Home
last modified time | relevance | path

Searched refs:VCLK (Results 1 – 17 of 17) sorted by relevance

/openbmc/linux/drivers/video/fbdev/sis/
H A Dinit.c2268 SiS_DoCalcDelay(struct SiS_Private *SiS_Pr, unsigned short MCLK, unsigned short VCLK, in SiS_DoCalcDelay() argument
2272 unsigned int longtemp = VCLK * colordepth; in SiS_DoCalcDelay()
2288 SiS_CalcDelay(struct SiS_Private *SiS_Pr, unsigned short VCLK, in SiS_CalcDelay() argument
2293 temp2 = SiS_DoCalcDelay(SiS_Pr, MCLK, VCLK, colordepth, 0); in SiS_CalcDelay()
2294 temp1 = SiS_DoCalcDelay(SiS_Pr, MCLK, VCLK, colordepth, 1); in SiS_CalcDelay()
2306 unsigned short temp, index, VCLK, MCLK, colorth; in SiS_SetCRT1FIFO_300() local
2313 VCLK = SiS_Pr->CSRClock; in SiS_SetCRT1FIFO_300()
2316 VCLK = SiS_Pr->SiS_VCLKData[index].CLOCK; in SiS_SetCRT1FIFO_300()
2330 ThresholdLow = SiS_CalcDelay(SiS_Pr, VCLK, colorth, MCLK) + 1; in SiS_SetCRT1FIFO_300()
2407 unsigned short i, data, VCLK, MCLK16, colorth = 0; in SiS_SetCRT1FIFO_630() local
[all …]
H A Dinit301.c5336 unsigned short VCLK = 0, MCLK, colorth = 0, data2 = 0; in SiS_SetCRT2FIFO_300() local
5356 VCLK = SiS_Pr->SiS_VCLKData[index].CLOCK; in SiS_SetCRT2FIFO_300()
5368 VCLK = SiS_Pr->CSRClock_CRT1; in SiS_SetCRT2FIFO_300()
5389 data2 = temp - ((colorth * VCLK) / MCLK); in SiS_SetCRT2FIFO_300()
5446 VCLK = SiS_Pr->SiS_VCLKData[index].CLOCK; in SiS_SetCRT2FIFO_300()
5451 VCLK = ROMAddr[0x229] | (ROMAddr[0x22a] << 8); in SiS_SetCRT2FIFO_300()
5460 VCLK = SiS_Pr->CSRClock; in SiS_SetCRT2FIFO_300()
5468 data = data * VCLK * colorth; in SiS_SetCRT2FIFO_300()
/openbmc/linux/drivers/gpu/drm/amd/pm/powerplay/inc/
H A Dpower_state.h144 uint32_t VCLK; member
/openbmc/linux/Documentation/gpu/
H A Dmeson.rst19 D | vd2 | VIU | | Video Post | | Video Encoders |<---|-----VCLK |
/openbmc/linux/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
H A Dprocesspptables.c758 ps->uvd_clocks.VCLK = le32_to_cpu(pnon_clock_info->ulVCLK); in init_non_clock_fields()
761 ps->uvd_clocks.VCLK = 0; in init_non_clock_fields()
H A Dsmu10_hwmgr.c933 smu10_ps->uvd_clocks.vclk = ps->uvd_clocks.VCLK; in smu10_dpm_get_pp_table_entry()
H A Dsmu7_hwmgr.c3636 power_state->uvd_clocks.VCLK = 0; in smu7_get_pp_table_entry_callback_func_v1()
3729 ps->uvd_clks.vclk = state->uvd_clocks.VCLK; in smu7_get_pp_table_entry_v1()
3877 ps->uvd_clks.vclk = state->uvd_clocks.VCLK; in smu7_get_pp_table_entry_v0()
H A Dsmu8_hwmgr.c1438 smu8_ps->uvd_clocks.vclk = ps->uvd_clocks.VCLK; in smu8_dpm_get_pp_table_entry()
H A Dvega10_hwmgr.c3184 power_state->uvd_clocks.VCLK = 0; in vega10_get_pp_table_entry_callback_func()
3264 vega10_ps->uvd_clks.vclk = state->uvd_clocks.VCLK; in vega10_get_pp_table_entry()
/openbmc/linux/drivers/gpu/drm/amd/pm/swsmu/smu12/
H A Drenoir_ppt.c121 CLK_MAP(VCLK, CLOCK_VCLK),
/openbmc/linux/drivers/gpu/drm/amd/pm/swsmu/smu13/
H A Daldebaran_ppt.c165 CLK_MAP(VCLK, PPCLK_VCLK),
H A Dsmu_v13_0_6_ppt.c144 CLK_MAP(VCLK, PPCLK_VCLK),
H A Dsmu_v13_0_7_ppt.c146 CLK_MAP(VCLK, PPCLK_VCLK_0),
H A Dsmu_v13_0_0_ppt.c175 CLK_MAP(VCLK, PPCLK_VCLK_0),
/openbmc/linux/drivers/gpu/drm/amd/pm/swsmu/smu11/
H A Darcturus_ppt.c172 CLK_MAP(VCLK, PPCLK_VCLK),
H A Dnavi10_ppt.c157 CLK_MAP(VCLK, PPCLK_VCLK),
H A Dsienna_cichlid_ppt.c169 CLK_MAP(VCLK, PPCLK_VCLK_0),