Home
last modified time | relevance | path

Searched refs:SSCG_PLL_REF_DIVR1_MASK (Results 1 – 2 of 2) sorted by relevance

/openbmc/u-boot/arch/arm/include/asm/arch-imx8m/
H A Dclock.h563 #define SSCG_PLL_REF_DIVR1_MASK (0x7 << 25) macro
565 #define SSCG_PLL_REF_DIVR1_VAL(n) (((n) << 25) & SSCG_PLL_REF_DIVR1_MASK)
/openbmc/u-boot/arch/arm/mach-imx/imx8m/
H A Dclock.c224 divr1 = (pll_cfg2 & SSCG_PLL_REF_DIVR1_MASK) >> in decode_sscg_pll()