Searched refs:PSW_MASK_32 (Results 1 – 8 of 8) sorted by relevance
121 PSW_MASK_64 | PSW_MASK_32)222 env->psw.mask = PSW_MASK_64 | PSW_MASK_32 | PSW_ASC_PRIMARY in setup_frame()288 env->psw.mask = PSW_MASK_64 | PSW_MASK_32 | PSW_ASC_PRIMARY in setup_rt_frame()327 mask |= PSW_MASK_32; in restore_sigregs()
54 switch (mask & (PSW_MASK_32 | PSW_MASK_64)) { in is_early_exception_psw()57 case PSW_MASK_32: in is_early_exception_psw()59 case PSW_MASK_32 | PSW_MASK_64: in is_early_exception_psw()
291 #undef PSW_MASK_32313 #define PSW_MASK_32 0x0000000080000000ULL macro349 QEMU_BUILD_BUG_ON(FLAG_MASK_32 != PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT);
125 ((env->psw.mask & PSW_MASK_32) ? (1 << 5) : 0) | in get_per_atmid()134 if (!(env->psw.mask & PSW_MASK_32)) { in wrap_address()
178 message_reg_len = (env->psw.mask & PSW_MASK_32) ? 32 : 24; in cpacf_sha512()256 buf_reg_len = (env->psw.mask & PSW_MASK_32) ? 32 : 24; in fill_buf_random()
732 if (!(env->psw.mask & PSW_MASK_32)) { in set_address_zero()747 if (!(env->psw.mask & PSW_MASK_32)) { in set_address()
50 #define IPL_PSW_MASK (PSW_MASK_32 | PSW_MASK_64)
1804 PSW_MASK_32; in init_thread()