Home
last modified time | relevance | path

Searched refs:GEN8_MASTER_IRQ (Results 1 – 5 of 5) sorted by relevance

/openbmc/linux/drivers/gpu/drm/i915/
H A Di915_irq.c354 master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; in cherryview_irq_handler()
375 intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); in cherryview_irq_handler()
400 intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); in cherryview_irq_handler()
495 raw_reg_write(regs, GEN8_MASTER_IRQ, 0); in gen8_master_intr_disable()
503 return raw_reg_read(regs, GEN8_MASTER_IRQ); in gen8_master_intr_disable()
508 raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); in gen8_master_intr_enable()
760 intel_uncore_write(uncore, GEN8_MASTER_IRQ, 0); in cherryview_irq_reset()
761 intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); in cherryview_irq_reset()
843 intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); in cherryview_irq_postinstall()
844 intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); in cherryview_irq_postinstall()
H A Dintel_gvt_mmio_table.c769 MMIO_D(GEN8_MASTER_IRQ); in iterate_bdw_plus_mmio()
H A Di915_reg.h4325 #define GEN8_MASTER_IRQ _MMIO(0x44200) macro
/openbmc/linux/drivers/gpu/drm/i915/gvt/
H A Dinterrupt.c497 DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(master, GEN8_MASTER_IRQ);
511 if (!(vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ)) & in gen8_check_pending_irq()
528 if (vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ)) in gen8_check_pending_irq()
H A Dhandlers.c2495 MMIO_DH(GEN8_MASTER_IRQ, D_BDW_PLUS, NULL, in init_bdw_mmio_info()