Home
last modified time | relevance | path

Searched refs:DCE_HWIP (Results 1 – 9 of 9) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/amdgpu/
H A Ddimgrey_cavefish_reg_init.c44 adev->reg_offset[DCE_HWIP][i] = (uint32_t *)(&(DCN_BASE.instance[i])); in dimgrey_cavefish_reg_base_init()
H A Dvega10_reg_init.c45 adev->reg_offset[DCE_HWIP][i] = (uint32_t *)(&(DCE_BASE.instance[i])); in vega10_reg_base_init()
H A Dvega20_reg_init.c44 adev->reg_offset[DCE_HWIP][i] = (uint32_t *)(&(DCE_BASE.instance[i])); in vega20_reg_base_init()
H A Dgmc_v9_0.c1386 switch (adev->ip_versions[DCE_HWIP][0]) { in gmc_v9_0_get_vbios_fb_size()
1829 if ((adev->ip_versions[DCE_HWIP][0] == IP_VERSION(1, 0, 0)) || in gmc_v9_0_save_registers()
1830 (adev->ip_versions[DCE_HWIP][0] == IP_VERSION(1, 0, 1))) in gmc_v9_0_save_registers()
2279 if ((adev->ip_versions[DCE_HWIP][0] == IP_VERSION(1, 0, 0)) || in gmc_v9_0_restore_registers()
2280 (adev->ip_versions[DCE_HWIP][0] == IP_VERSION(1, 0, 1))) { in gmc_v9_0_restore_registers()
H A Damdgpu_discovery.c196 [DCE_HWIP] = DMU_HWID,
1874 if (adev->ip_versions[DCE_HWIP][0]) { in amdgpu_discovery_set_display_ip_blocks()
1875 switch (adev->ip_versions[DCE_HWIP][0]) { in amdgpu_discovery_set_display_ip_blocks()
1901 adev->ip_versions[DCE_HWIP][0]); in amdgpu_discovery_set_display_ip_blocks()
2223 adev->ip_versions[DCE_HWIP][0] = IP_VERSION(1, 0, 1); in amdgpu_discovery_set_ip_blocks()
2239 adev->ip_versions[DCE_HWIP][0] = IP_VERSION(1, 0, 0); in amdgpu_discovery_set_ip_blocks()
H A Damdgpu.h658 DCE_HWIP, enumerator
H A Damdgpu_device.c6071 if (!adev->ip_versions[DCE_HWIP][0] || in amdgpu_device_wait_on_rreg()
/openbmc/linux/drivers/gpu/drm/amd/display/amdgpu_dm/
H A Damdgpu_dm_plane.c1076 if (((adev->ip_versions[DCE_HWIP][0] == IP_VERSION(1, 0, 0)) || in amdgpu_dm_plane_fill_dc_scaling_info()
1077 (adev->ip_versions[DCE_HWIP][0] == IP_VERSION(1, 0, 1))) && in amdgpu_dm_plane_fill_dc_scaling_info()
1517 if (dm->adev->ip_versions[DCE_HWIP][0] > IP_VERSION(3, 0, 1) && in amdgpu_dm_plane_init()
H A Damdgpu_dm.c1175 switch (adev->ip_versions[DCE_HWIP][0]) { in dm_dmub_hw_init()
1611 switch (adev->ip_versions[DCE_HWIP][0]) { in amdgpu_dm_init()
1636 switch (adev->ip_versions[DCE_HWIP][0]) { in amdgpu_dm_init()
1692 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; in amdgpu_dm_init()
2006 switch (adev->ip_versions[DCE_HWIP][0]) { in load_dmcu_fw()
2095 switch (adev->ip_versions[DCE_HWIP][0]) { in dm_dmub_sw_init()
2466 switch (adev->ip_versions[DCE_HWIP][0]) { in amdgpu_dm_smu_write_watermarks_table()
4442 switch (adev->ip_versions[DCE_HWIP][0]) { in amdgpu_dm_initialize_drm_device()
4459 adev->ip_versions[DCE_HWIP][0]); in amdgpu_dm_initialize_drm_device()
4464 switch (adev->ip_versions[DCE_HWIP][0]) { in amdgpu_dm_initialize_drm_device()
[all …]