Home
last modified time | relevance | path

Searched refs:CTX_PHY_REG (Results 1 – 8 of 8) sorted by relevance

/openbmc/u-boot/drivers/ddr/marvell/a38x/
H A Dddr3_debug.c612 CTX_PHY_REG(csindex), in ddr3_tip_print_stability_log()
972 reg = (direction == 0) ? CTX_PHY_REG(cs) : CRX_PHY_REG(cs); in ddr3_tip_run_sweep_test()
1137 CTX_PHY_REG(cs), MASK_ALL_BITS); in ddr3_tip_run_leveling_sweep_test()
1181 CTX_PHY_REG(cs), in ddr3_tip_run_leveling_sweep_test()
1232 CTX_PHY_REG(cs), in ddr3_tip_run_leveling_sweep_test()
1270 ddr3_tip_write_adll_value(dev_num, ctrl_adll1, CTX_PHY_REG(cs)); in ddr3_tip_run_leveling_sweep_test()
H A Dddr3_training_bist.c503 ddr3_tip_read_adll_value(0, wr_ctrl_adll, CTX_PHY_REG(cs), MASK_ALL_BITS); in mv_ddr_dm_vw_get()
546 DDR_PHY_DATA, CTX_PHY_REG(cs), adll_tap); in mv_ddr_dm_vw_get()
576 subphy, DDR_PHY_DATA, CTX_PHY_REG(cs), in mv_ddr_dm_vw_get()
H A Dddr3_training_leveling.c1192 CTX_PHY_REG(effective_cs), in ddr3_tip_dynamic_write_leveling_supp()
1212 CTX_PHY_REG(effective_cs), in ddr3_tip_dynamic_write_leveling_supp()
1217 CTX_PHY_REG(effective_cs), in ddr3_tip_dynamic_write_leveling_supp()
1238 CTX_PHY_REG(effective_cs), in ddr3_tip_dynamic_write_leveling_supp()
1243 CTX_PHY_REG(effective_cs), in ddr3_tip_dynamic_write_leveling_supp()
H A Dmv_ddr_regs.h401 #define CTX_PHY_REG(cs) (CTX_PHY_BASE + (cs) * 0x4) macro
H A Dddr3_training_ip_engine.c475 reg_data = CTX_PHY_REG(effective_cs); in ddr3_tip_ip_training()
1473 CTX_PHY_REG(effective_cs), in ddr3_tip_load_phy_values()
1495 CTX_PHY_REG(effective_cs), in ddr3_tip_load_phy_values()
H A Dddr3_training_pbs.c74 CTX_PHY_REG(effective_cs); in ddr3_tip_pbs()
855 CTX_PHY_REG(effective_cs); in ddr3_tip_pbs()
H A Dddr3_training_centralization.c94 reg_phy_off = CTX_PHY_REG(effective_cs); in ddr3_tip_centralization()
H A Dddr3_training.c1903 CTX_PHY_REG(effective_cs), phy_reg1_val)); in ddr3_tip_ddr3_reset_phy_regs()
1989 CTX_PHY_REG(effective_cs), reg_val1)); in ddr3_tip_adll_regs_bypass()