Searched refs:CLK_TOP_APLL1_DIV3 (Results 1 – 4 of 4) sorted by relevance
/openbmc/linux/include/dt-bindings/clock/ |
H A D | mediatek,mt6795-clk.h | 129 #define CLK_TOP_APLL1_DIV3 118 macro
|
H A D | mt8173-clk.h | 134 #define CLK_TOP_APLL1_DIV3 124 macro
|
/openbmc/linux/drivers/clk/mediatek/ |
H A D | clk-mt6795-topckgen.c | 514 DIV_GATE(CLK_TOP_APLL1_DIV3, "apll1_div3", "aud_1_sel", 0x12c, 11, 0x124, 8, 16),
|
H A D | clk-mt8173-topckgen.c | 609 DIV_GATE(CLK_TOP_APLL1_DIV3, "apll1_div3", "aud_1_sel", 0x12c, 11, 0x124, 8, 16),
|