Home
last modified time | relevance | path

Searched refs:CG_SPLL_FUNC_CNTL__SPLL_PWRON__SHIFT (Results 1 – 9 of 9) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
H A Dfiji_baco.c81 …, mmGCK_SMC_IND_DATA, CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK, CG_SPLL_FUNC_CNTL__SPLL_PWRON__SHIFT, 0,…
H A Dci_baco.c92 …, mmGCK_SMC_IND_DATA, CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK, CG_SPLL_FUNC_CNTL__SPLL_PWRON__SHIFT, 0,…
H A Dtonga_baco.c83 …, mmGCK_SMC_IND_DATA, CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK, CG_SPLL_FUNC_CNTL__SPLL_PWRON__SHIFT, 0,…
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/smu/
H A Dsmu_7_0_0_sh_mask.h104 #define CG_SPLL_FUNC_CNTL__SPLL_PWRON__SHIFT 0x1 macro
H A Dsmu_7_1_1_sh_mask.h104 #define CG_SPLL_FUNC_CNTL__SPLL_PWRON__SHIFT 0x1 macro
H A Dsmu_7_0_1_sh_mask.h104 #define CG_SPLL_FUNC_CNTL__SPLL_PWRON__SHIFT 0x1 macro
H A Dsmu_7_1_0_sh_mask.h104 #define CG_SPLL_FUNC_CNTL__SPLL_PWRON__SHIFT 0x1 macro
H A Dsmu_7_1_3_sh_mask.h128 #define CG_SPLL_FUNC_CNTL__SPLL_PWRON__SHIFT 0x1 macro
H A Dsmu_7_1_2_sh_mask.h104 #define CG_SPLL_FUNC_CNTL__SPLL_PWRON__SHIFT 0x1 macro