Home
last modified time | relevance | path

Searched refs:BIT27 (Results 1 – 12 of 12) sorted by relevance

/openbmc/linux/drivers/staging/rtl8723bs/include/
H A Drtl8723b_spec.h195 #define IMR_GTINT3_8723B BIT27 /* When GTIMER3 expires, this bit is set to 1 */
217 #define IMR_BCNDMAINT7_8723B BIT27 /* Beacon DMA Interrupt 7 */
H A Dhal_com_reg.h688 #define IMR_BCNDMAINT2 BIT27 /* Beacon DMA Interrupt 2 */
735 #define RCR_APP_BA_SSN BIT27 /* SSN of previous TXBA is appended as after original RXDESC as the…
1297 #define SDIO_HIMR_CTWEND_MSK BIT27
1319 #define SDIO_HISR_CTWEND BIT27
H A Dosdep_service.h44 #define BIT27 0x08000000 macro
/openbmc/linux/drivers/net/wireless/realtek/rtlwifi/btcoexist/
H A Dhalbt_precomp.h58 #define BIT27 0x08000000 macro
/openbmc/linux/drivers/staging/rtl8723bs/hal/
H A DHal8723BReg.h384 #define IMR_GTINT3_8723B BIT27 /* When GTIMER3 expires, this bit is set to 1 */
406 #define IMR_BCNDMAINT7_8723B BIT27 /* Beacon DMA Interrupt 7 */
H A Drtl8723b_phycfg.c657 …PHY_SetBBReg(Adapter, 0x818, (BIT26|BIT27), (pHalData->nCur40MhzPrimeSC == HAL_PRIME_CHNL_OFFSET_L… in phy_PostSetBwMode8723B()
H A DHalPhyRf_8723B.c642 !(regEAC & BIT27) && /* if Tx is OK, check whether Rx is OK */ in phy_PathA_RxIQK8723B()
922 !(regEAC & BIT27) && /* if Tx is OK, check whether Rx is OK */ in phy_PathB_RxIQK8723B()
/openbmc/linux/drivers/staging/rtl8192e/
H A Drtl819x_Qos.h37 #define BIT27 0x08000000 macro
/openbmc/linux/drivers/staging/rtl8192e/rtl8192e/
H A Dr8192E_hw.h105 #define IMR_TBDOK BIT27
/openbmc/linux/include/uapi/linux/
H A Dsynclink.h46 #define BIT27 0x08000000 macro
/openbmc/linux/drivers/scsi/
H A Ddc395x.h49 #define BIT27 0x08000000 macro
/openbmc/linux/drivers/scsi/lpfc/
H A Dlpfc_hw4.h794 #define LPFC_SLI4_INTR27 BIT27