Home
last modified time | relevance | path

Searched full:emc_mrw (Results 1 – 7 of 7) sorted by relevance

/openbmc/linux/drivers/memory/tegra/
H A Dtegra210-emc-cc-r21021.c924 tRPST = (last->emc_mrw & 0x80) >> 7; in tegra210_emc_r21021_set_clock()
994 emc_writel(emc, next->emc_mrw, EMC_MRW); in tegra210_emc_r21021_set_clock()
1078 emc_writel(emc, value, EMC_MRW); in tegra210_emc_r21021_set_clock()
1509 ccfifo_writel(emc, next->emc_mrw, EMC_MRW, 0); in tegra210_emc_r21021_set_clock()
1543 EMC_MRW, 0); in tegra210_emc_r21021_set_clock()
1550 ccfifo_writel(emc, value, EMC_MRW, 0); in tegra210_emc_r21021_set_clock()
H A Dtegra210-emc.h87 #define EMC_MRW 0xe8 macro
850 u32 emc_mrw; member
H A Dtegra30-emc.c88 #define EMC_MRW 0x0e8 macro
759 emc->regs + EMC_MRW); in emc_prepare_timing_change()
763 emc->regs + EMC_MRW); in emc_prepare_timing_change()
H A Dtegra124-emc.c110 #define EMC_MRW 0xe8 macro
795 emc_ccfifo_writel(emc, timing->emc_mode_1, EMC_MRW); in tegra_emc_prepare_timing_change()
/openbmc/u-boot/arch/arm/include/asm/arch-tegra20/
H A Demc.h67 u32 mrw; /* 0xE8: EMC_MRW */
/openbmc/linux/arch/arm/mach-tegra/
H A Dsleep-tegra30.S23 #define EMC_MRW 0xe8 macro
550 str r2, [r0, #EMC_MRW]
560 str r2, [r0, #EMC_MRW]
/openbmc/linux/Documentation/devicetree/bindings/memory-controllers/
H A Dnvidia,tegra124-emc.yaml119 value of the EMC_MRW register for this set of timings