/openbmc/linux/drivers/pinctrl/mediatek/ |
H A D | pinctrl-mt8516.c | 18 /* 0E4E8SR 4/8/12/16 */ 20 /* 0E2E4SR 2/4/6/8 */ 23 MTK_DRV_GRP(2, 16, 0, 2, 2) 27 MTK_PIN_DRV_GRP(0, 0xd00, 0, 0), 28 MTK_PIN_DRV_GRP(1, 0xd00, 0, 0), 29 MTK_PIN_DRV_GRP(2, 0xd00, 0, 0), 30 MTK_PIN_DRV_GRP(3, 0xd00, 0, 0), 31 MTK_PIN_DRV_GRP(4, 0xd00, 0, 0), 33 MTK_PIN_DRV_GRP(5, 0xd00, 4, 0), 34 MTK_PIN_DRV_GRP(6, 0xd00, 4, 0), [all …]
|
H A D | pinctrl-mt8167.c | 18 /* 0E4E8SR 4/8/12/16 */ 20 /* 0E2E4SR 2/4/6/8 */ 23 MTK_DRV_GRP(2, 16, 0, 2, 2) 27 MTK_PIN_DRV_GRP(0, 0xd00, 0, 0), 28 MTK_PIN_DRV_GRP(1, 0xd00, 0, 0), 29 MTK_PIN_DRV_GRP(2, 0xd00, 0, 0), 30 MTK_PIN_DRV_GRP(3, 0xd00, 0, 0), 31 MTK_PIN_DRV_GRP(4, 0xd00, 0, 0), 33 MTK_PIN_DRV_GRP(5, 0xd00, 4, 0), 34 MTK_PIN_DRV_GRP(6, 0xd00, 4, 0), [all …]
|
H A D | pinctrl-mt8127.c | 19 /* 0E4E8SR 4/8/12/16 */ 21 /* 0E2E4SR 2/4/6/8 */ 24 MTK_DRV_GRP(2, 16, 0, 2, 2) 28 MTK_PIN_DRV_GRP(0, 0xb00, 0, 1), 29 MTK_PIN_DRV_GRP(1, 0xb00, 0, 1), 30 MTK_PIN_DRV_GRP(2, 0xb00, 0, 1), 31 MTK_PIN_DRV_GRP(3, 0xb00, 0, 1), 32 MTK_PIN_DRV_GRP(4, 0xb00, 0, 1), 33 MTK_PIN_DRV_GRP(5, 0xb00, 0, 1), 34 MTK_PIN_DRV_GRP(6, 0xb00, 0, 1), [all …]
|
H A D | pinctrl-mt2701.c | 38 /* 0E4E8SR 4/8/12/16 */ 40 /* 0E2E4SR 2/4/6/8 */ 43 MTK_DRV_GRP(2, 16, 0, 2, 2) 47 MTK_PIN_DRV_GRP(0, 0xf50, 0, 1), 48 MTK_PIN_DRV_GRP(1, 0xf50, 0, 1), 49 MTK_PIN_DRV_GRP(2, 0xf50, 0, 1), 50 MTK_PIN_DRV_GRP(3, 0xf50, 0, 1), 51 MTK_PIN_DRV_GRP(4, 0xf50, 0, 1), 52 MTK_PIN_DRV_GRP(5, 0xf50, 0, 1), 53 MTK_PIN_DRV_GRP(6, 0xf50, 0, 1), [all …]
|
H A D | pinctrl-mt7623.c | 13 #define PIN_BOND_REG0 0xb10 14 #define PIN_BOND_REG1 0xf20 15 #define PIN_BOND_REG2 0xef0 16 #define BOND_PCIE_CLR (0x77 << 3) 17 #define BOND_I2S_CLR 0x3 18 #define BOND_MSDC0E_CLR 0x1 21 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 25 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 26 _x_bits, 16, 0) 29 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ [all …]
|
H A D | pinctrl-mt2712.c | 20 MTK_PIN_PUPD_SPEC_SR(18, 0xe50, 2, 1, 0), 21 MTK_PIN_PUPD_SPEC_SR(19, 0xe60, 12, 11, 10), 22 MTK_PIN_PUPD_SPEC_SR(20, 0xe50, 5, 4, 3), 23 MTK_PIN_PUPD_SPEC_SR(21, 0xe60, 15, 14, 13), 24 MTK_PIN_PUPD_SPEC_SR(22, 0xe50, 8, 7, 6), 25 MTK_PIN_PUPD_SPEC_SR(23, 0xe70, 2, 1, 0), 27 MTK_PIN_PUPD_SPEC_SR(30, 0xf30, 2, 1, 0), 28 MTK_PIN_PUPD_SPEC_SR(31, 0xf30, 6, 5, 4), 29 MTK_PIN_PUPD_SPEC_SR(32, 0xf30, 10, 9, 8), 30 MTK_PIN_PUPD_SPEC_SR(33, 0xf30, 14, 13, 12), [all …]
|
H A D | pinctrl-mt8173.c | 18 #define DRV_BASE 0xb00 21 MTK_PIN_PUPD_SPEC_SR(119, 0xe00, 2, 1, 0), /* KROW0 */ 22 MTK_PIN_PUPD_SPEC_SR(120, 0xe00, 6, 5, 4), /* KROW1 */ 23 MTK_PIN_PUPD_SPEC_SR(121, 0xe00, 10, 9, 8), /* KROW2 */ 24 MTK_PIN_PUPD_SPEC_SR(122, 0xe10, 2, 1, 0), /* KCOL0 */ 25 MTK_PIN_PUPD_SPEC_SR(123, 0xe10, 6, 5, 4), /* KCOL1 */ 26 MTK_PIN_PUPD_SPEC_SR(124, 0xe10, 10, 9, 8), /* KCOL2 */ 28 MTK_PIN_PUPD_SPEC_SR(67, 0xd10, 2, 1, 0), /* ms0 DS */ 29 MTK_PIN_PUPD_SPEC_SR(68, 0xd00, 2, 1, 0), /* ms0 RST */ 30 MTK_PIN_PUPD_SPEC_SR(66, 0xc10, 2, 1, 0), /* ms0 cmd */ [all …]
|
/openbmc/linux/arch/sh/kernel/cpu/sh4a/ |
H A D | setup-sh7757.c | 30 DEFINE_RES_MEM(0xfe4b0000, 0x100), /* SCIF2 */ 31 DEFINE_RES_IRQ(evt2irq(0x700)), 36 .id = 0, 50 DEFINE_RES_MEM(0xfe4c0000, 0x100), /* SCIF3 */ 51 DEFINE_RES_IRQ(evt2irq(0xb80)), 70 DEFINE_RES_MEM(0xfe4d0000, 0x100), /* SCIF4 */ 71 DEFINE_RES_IRQ(evt2irq(0xf00)), 89 DEFINE_RES_MEM(0xfe430000, 0x20), 90 DEFINE_RES_IRQ(evt2irq(0x580)), 91 DEFINE_RES_IRQ(evt2irq(0x5a0)), [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/soc/qcom/ |
H A D | qcom,rpmh-rsc.yaml | 78 enum: [ 0, 1, 2, 3 ] 97 - const: drv-0 115 '^regulators(-[0-9])?$': 133 // For a TCS whose RSC base address is 0x179C0000 and is at a DRV id of 134 // 2, the register offsets for DRV2 start at 0D00, the register 136 // DRV0: 0x179C0000 137 // DRV2: 0x179C0000 + 0x10000 = 0x179D0000 138 // DRV2: 0x179C0000 + 0x10000 * 2 = 0x179E0000 139 // TCS-OFFSET: 0xD00 145 reg = <0x179c0000 0x10000>, [all …]
|
/openbmc/linux/arch/arm64/boot/dts/exynos/ |
H A D | exynos7.dtsi | 45 #clock-cells = <0>; 50 #size-cells = <0>; 52 cpu_atlas0: cpu@0 { 55 reg = <0x0>; 57 i-cache-size = <0xc000>; 60 d-cache-size = <0x8000>; 69 reg = <0x1>; 71 i-cache-size = <0xc000>; 74 d-cache-size = <0x8000>; 83 reg = <0x2>; [all …]
|
/openbmc/u-boot/board/terasic/de0-nano-soc/qts/ |
H A D | sdram_config.h | 10 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 11 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0 12 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0 15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 18 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_AL 0 35 #define CONFIG_HPS_SDR_CTRLCFG_LOWPWRTIMING_AUTOPDCYCLES 0 43 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 44 #define CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR 0 45 #define CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR_BC 0 [all …]
|
/openbmc/u-boot/board/ebv/socrates/qts/ |
H A D | sdram_config.h | 10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0 17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0 20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 [all …]
|
/openbmc/u-boot/board/devboards/dbm-soc1/qts/ |
H A D | sdram_config.h | 10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0 17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0 20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 [all …]
|
/openbmc/u-boot/board/samtec/vining_fpga/qts/ |
H A D | sdram_config.h | 10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0 17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0 20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 [all …]
|
/openbmc/u-boot/board/sr1500/qts/ |
H A D | sdram_config.h | 10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0 17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0 20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 [all …]
|
/openbmc/u-boot/board/terasic/de1-soc/qts/ |
H A D | sdram_config.h | 10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0 17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0 20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 [all …]
|
/openbmc/u-boot/board/terasic/sockit/qts/ |
H A D | sdram_config.h | 10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0 17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0 20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 [all …]
|
/openbmc/u-boot/board/is1/qts/ |
H A D | sdram_config.h | 10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0 17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0 20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 [all …]
|
/openbmc/u-boot/board/altera/cyclone5-socdk/qts/ |
H A D | sdram_config.h | 10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 31 #define CONFIG_HPS_SDR_CTRLCFG_DRAMODT_READ 0 33 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_AL 0 [all …]
|
/openbmc/u-boot/board/terasic/de10-nano/qts/ |
H A D | sdram_config.h | 10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0 17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0 20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 [all …]
|
/openbmc/u-boot/board/altera/arria5-socdk/qts/ |
H A D | sdram_config.h | 10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 31 #define CONFIG_HPS_SDR_CTRLCFG_DRAMODT_READ 0 33 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_AL 0 [all …]
|
/openbmc/linux/tools/perf/arch/powerpc/util/ |
H A D | book3s_hv_exits.h | 10 {0x0, "RETURN_TO_HOST"}, \ 11 {0x100, "SYSTEM_RESET"}, \ 12 {0x200, "MACHINE_CHECK"}, \ 13 {0x300, "DATA_STORAGE"}, \ 14 {0x380, "DATA_SEGMENT"}, \ 15 {0x400, "INST_STORAGE"}, \ 16 {0x480, "INST_SEGMENT"}, \ 17 {0x500, "EXTERNAL"}, \ 18 {0x502, "EXTERNAL_HV"}, \ 19 {0x600, "ALIGNMENT"}, \ [all …]
|
/openbmc/linux/arch/powerpc/kvm/ |
H A D | trace_book3s.h | 10 {0x100, "SYSTEM_RESET"}, \ 11 {0x200, "MACHINE_CHECK"}, \ 12 {0x300, "DATA_STORAGE"}, \ 13 {0x380, "DATA_SEGMENT"}, \ 14 {0x400, "INST_STORAGE"}, \ 15 {0x480, "INST_SEGMENT"}, \ 16 {0x500, "EXTERNAL"}, \ 17 {0x502, "EXTERNAL_HV"}, \ 18 {0x600, "ALIGNMENT"}, \ 19 {0x700, "PROGRAM"}, \ [all …]
|
/openbmc/linux/drivers/net/ethernet/ti/icssg/ |
H A D | icssg_queues.c | 11 #define ICSSG_QUEUE_OFFSET 0xd00 12 #define ICSSG_QUEUE_PEEK_OFFSET 0xe00 13 #define ICSSG_QUEUE_CNT_OFFSET 0xe40 14 #define ICSSG_QUEUE_RESET_OFFSET 0xf40 45 return 0; in icssg_queue_level()
|
/openbmc/linux/drivers/bus/ |
H A D | omap_l3_noc.h | 16 #define CUSTOM_ERROR 0x2 17 #define STANDARD_ERROR 0x0 18 #define INBAND_ERROR 0x0 19 #define L3_APPLICATION_ERROR 0x0 20 #define L3_DEBUG_ERROR 0x1 23 #define L3_TARG_STDERRLOG_MAIN 0x48 24 #define L3_TARG_STDERRLOG_HDR 0x4c 25 #define L3_TARG_STDERRLOG_MSTADDR 0x50 26 #define L3_TARG_STDERRLOG_INFO 0x58 27 #define L3_TARG_STDERRLOG_SLVOFSLSB 0x5c [all …]
|