/openbmc/qemu/include/hw/arm/ |
H A D | fsl-imx6.h | 84 #define FSL_IMX6_MMDC_ADDR 0x10000000 85 #define FSL_IMX6_MMDC_SIZE 0xF0000000 86 #define FSL_IMX6_EIM_MEM_ADDR 0x08000000 87 #define FSL_IMX6_EIM_MEM_SIZE 0x8000000 88 #define FSL_IMX6_IPU_2_ADDR 0x02800000 89 #define FSL_IMX6_IPU_2_SIZE 0x400000 90 #define FSL_IMX6_IPU_1_ADDR 0x02400000 91 #define FSL_IMX6_IPU_1_SIZE 0x400000 92 #define FSL_IMX6_MIPI_HSI_ADDR 0x02208000 93 #define FSL_IMX6_MIPI_HSI_SIZE 0x4000 [all …]
|
H A D | fsl-imx31.h | 60 #define FSL_IMX31_SECURE_ROM_ADDR 0x00000000 61 #define FSL_IMX31_SECURE_ROM_SIZE 0x4000 62 #define FSL_IMX31_ROM_ADDR 0x00404000 63 #define FSL_IMX31_ROM_SIZE 0x4000 64 #define FSL_IMX31_IRAM_ALIAS_ADDR 0x10000000 65 #define FSL_IMX31_IRAM_ALIAS_SIZE 0xFFC0000 66 #define FSL_IMX31_IRAM_ADDR 0x1FFFC000 67 #define FSL_IMX31_IRAM_SIZE 0x4000 68 #define FSL_IMX31_I2C1_ADDR 0x43F80000 69 #define FSL_IMX31_I2C1_SIZE 0x4000 [all …]
|
H A D | fsl-imx25.h | 74 * 0x0000_0000 0x0000_3FFF 16 Kbytes ROM (36 Kbytes) 75 * 0x0000_4000 0x0040_3FFF 4 Mbytes Reserved 76 * 0x0040_4000 0x0040_8FFF 20 Kbytes ROM (36 Kbytes) 77 * 0x0040_9000 0x0FFF_FFFF 252 Mbytes (minus 36 Kbytes) Reserved 78 * 0x1000_0000 0x1FFF_FFFF 256 Mbytes Reserved 79 * 0x2000_0000 0x2FFF_FFFF 256 Mbytes Reserved 80 * 0x3000_0000 0x3FFF_FFFF 256 Mbytes Reserved 81 * 0x4000_0000 0x43EF_FFFF 63 Mbytes Reserved 82 * 0x43F0_0000 0x43F0_3FFF 16 Kbytes AIPS A control registers 83 * 0x43F0_4000 0x43F0_7FFF 16 Kbytes ARM926 platform MAX [all …]
|
/openbmc/linux/drivers/net/ipa/reg/ |
H A D | gsi_reg-v3.5.1.c | 12 0x0000c020 + 0x1000 * GSI_EE_AP); 15 0x0000c024 + 0x1000 * GSI_EE_AP); 18 [CHTYPE_PROTOCOL] = GENMASK(2, 0), 30 0x0001c000 + 0x4000 * GSI_EE_AP, 0x80); 33 [CH_R_LENGTH] = GENMASK(15, 0), 38 0x0001c004 + 0x4000 * GSI_EE_AP, 0x80); 40 REG_STRIDE(CH_C_CNTXT_2, ch_c_cntxt_2, 0x0001c008 + 0x4000 * GSI_EE_AP, 0x80); 42 REG_STRIDE(CH_C_CNTXT_3, ch_c_cntxt_3, 0x0001c00c + 0x4000 * GSI_EE_AP, 0x80); 45 [WRR_WEIGHT] = GENMASK(3, 0), 52 REG_STRIDE_FIELDS(CH_C_QOS, ch_c_qos, 0x0001c05c + 0x4000 * GSI_EE_AP, 0x80); [all …]
|
H A D | gsi_reg-v3.1.c | 12 0x0000c020 + 0x1000 * GSI_EE_AP); 15 0x0000c024 + 0x1000 * GSI_EE_AP); 18 [CHTYPE_PROTOCOL] = GENMASK(2, 0), 30 0x0001c000 + 0x4000 * GSI_EE_AP, 0x80); 33 [CH_R_LENGTH] = GENMASK(15, 0), 38 0x0001c004 + 0x4000 * GSI_EE_AP, 0x80); 40 REG_STRIDE(CH_C_CNTXT_2, ch_c_cntxt_2, 0x0001c008 + 0x4000 * GSI_EE_AP, 0x80); 42 REG_STRIDE(CH_C_CNTXT_3, ch_c_cntxt_3, 0x0001c00c + 0x4000 * GSI_EE_AP, 0x80); 45 [WRR_WEIGHT] = GENMASK(3, 0), 52 REG_STRIDE_FIELDS(CH_C_QOS, ch_c_qos, 0x0001c05c + 0x4000 * GSI_EE_AP, 0x80); [all …]
|
H A D | gsi_reg-v4.0.c | 12 0x0000c020 + 0x1000 * GSI_EE_AP); 15 0x0000c024 + 0x1000 * GSI_EE_AP); 18 [CHTYPE_PROTOCOL] = GENMASK(2, 0), 30 0x0001c000 + 0x4000 * GSI_EE_AP, 0x80); 33 [CH_R_LENGTH] = GENMASK(15, 0), 38 0x0001c004 + 0x4000 * GSI_EE_AP, 0x80); 40 REG_STRIDE(CH_C_CNTXT_2, ch_c_cntxt_2, 0x0001c008 + 0x4000 * GSI_EE_AP, 0x80); 42 REG_STRIDE(CH_C_CNTXT_3, ch_c_cntxt_3, 0x0001c00c + 0x4000 * GSI_EE_AP, 0x80); 45 [WRR_WEIGHT] = GENMASK(3, 0), 53 REG_STRIDE_FIELDS(CH_C_QOS, ch_c_qos, 0x0001c05c + 0x4000 * GSI_EE_AP, 0x80); [all …]
|
H A D | gsi_reg-v4.11.c | 12 0x0000c020 + 0x1000 * GSI_EE_AP); 15 0x0000c024 + 0x1000 * GSI_EE_AP); 18 [CHTYPE_PROTOCOL] = GENMASK(2, 0), 30 0x0000f000 + 0x4000 * GSI_EE_AP, 0x80); 33 [CH_R_LENGTH] = GENMASK(19, 0), 38 0x0000f004 + 0x4000 * GSI_EE_AP, 0x80); 40 REG_STRIDE(CH_C_CNTXT_2, ch_c_cntxt_2, 0x0000f008 + 0x4000 * GSI_EE_AP, 0x80); 42 REG_STRIDE(CH_C_CNTXT_3, ch_c_cntxt_3, 0x0000f00c + 0x4000 * GSI_EE_AP, 0x80); 45 [WRR_WEIGHT] = GENMASK(3, 0), 56 REG_STRIDE_FIELDS(CH_C_QOS, ch_c_qos, 0x0000f05c + 0x4000 * GSI_EE_AP, 0x80); [all …]
|
H A D | gsi_reg-v4.9.c | 12 0x0000c020 + 0x1000 * GSI_EE_AP); 15 0x0000c024 + 0x1000 * GSI_EE_AP); 18 [CHTYPE_PROTOCOL] = GENMASK(2, 0), 30 0x0000f000 + 0x4000 * GSI_EE_AP, 0x80); 33 [CH_R_LENGTH] = GENMASK(19, 0), 38 0x0000f004 + 0x4000 * GSI_EE_AP, 0x80); 40 REG_STRIDE(CH_C_CNTXT_2, ch_c_cntxt_2, 0x0000f008 + 0x4000 * GSI_EE_AP, 0x80); 42 REG_STRIDE(CH_C_CNTXT_3, ch_c_cntxt_3, 0x0000f00c + 0x4000 * GSI_EE_AP, 0x80); 45 [WRR_WEIGHT] = GENMASK(3, 0), 56 REG_STRIDE_FIELDS(CH_C_QOS, ch_c_qos, 0x0000f05c + 0x4000 * GSI_EE_AP, 0x80); [all …]
|
H A D | gsi_reg-v4.5.c | 12 0x0000c020 + 0x1000 * GSI_EE_AP); 15 0x0000c024 + 0x1000 * GSI_EE_AP); 18 [CHTYPE_PROTOCOL] = GENMASK(2, 0), 30 0x0000f000 + 0x4000 * GSI_EE_AP, 0x80); 33 [CH_R_LENGTH] = GENMASK(15, 0), 38 0x0000f004 + 0x4000 * GSI_EE_AP, 0x80); 40 REG_STRIDE(CH_C_CNTXT_2, ch_c_cntxt_2, 0x0000f008 + 0x4000 * GSI_EE_AP, 0x80); 42 REG_STRIDE(CH_C_CNTXT_3, ch_c_cntxt_3, 0x0000f00c + 0x4000 * GSI_EE_AP, 0x80); 45 [WRR_WEIGHT] = GENMASK(3, 0), 55 REG_STRIDE_FIELDS(CH_C_QOS, ch_c_qos, 0x0000f05c + 0x4000 * GSI_EE_AP, 0x80); [all …]
|
/openbmc/linux/arch/arm64/boot/dts/freescale/ |
H A D | qoriq-bman-portals.dtsi | 14 bman-portal@0 { 20 reg = <0x0 0x4000>, <0x4000000 0x4000>; 26 reg = <0x10000 0x4000>, <0x4010000 0x4000>; 32 reg = <0x20000 0x4000>, <0x4020000 0x4000>; 38 reg = <0x30000 0x4000>, <0x4030000 0x4000>; 44 reg = <0x40000 0x4000>, <0x4040000 0x4000>; 50 reg = <0x50000 0x4000>, <0x4050000 0x4000>; 56 reg = <0x60000 0x4000>, <0x4060000 0x4000>; 62 reg = <0x70000 0x4000>, <0x4070000 0x4000>; 68 reg = <0x80000 0x4000>, <0x4080000 0x4000>; [all …]
|
H A D | qoriq-qman-portals.dtsi | 14 qportal0: qman-portal@0 { 20 reg = <0x0 0x4000>, <0x4000000 0x4000>; 22 cell-index = <0>; 27 reg = <0x10000 0x4000>, <0x4010000 0x4000>; 34 reg = <0x20000 0x4000>, <0x4020000 0x4000>; 41 reg = <0x30000 0x4000>, <0x4030000 0x4000>; 48 reg = <0x40000 0x4000>, <0x4040000 0x4000>; 55 reg = <0x50000 0x4000>, <0x4050000 0x4000>; 62 reg = <0x60000 0x4000>, <0x4060000 0x4000>; 69 reg = <0x70000 0x4000>, <0x4070000 0x4000>; [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/fsl/ |
H A D | t4240si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 54 interrupts = <25 2 0 0>; 57 /* controller at 0x240000 */ 59 compatible = "fsl,t4240-pcie", "fsl,qoriq-pcie-v3.0"; 63 bus-range = <0x0 0xff>; 64 interrupts = <20 2 0 0>; 65 pcie@0 { 70 reg = <0 0 0 0 0>; [all …]
|
H A D | b4860si-post.dtsi | 37 /* controller at 0x200000 */ 64 dcsr-epu@0 { 79 reg = <0x13000 0x1000>; 96 reg = <0x108000 0x1000 0x109000 0x1000>; 101 reg = <0x110000 0x1000 0x111000 0x1000>; 106 reg = <0x118000 0x1000 0x119000 0x1000>; 113 reg = <0x38000 0x4000>, <0x100e000 0x1000>; 114 interrupts = <133 2 0 0>; 118 reg = <0x3c000 0x4000>, <0x100f000 0x1000>; 119 interrupts = <135 2 0 0>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx25.dtsi | 47 #size-cells = <0>; 49 cpu@0 { 52 reg = <0>; 60 reg = <0x68000000 0x8000000>; 66 #clock-cells = <0>; 82 reg = <0x43f00000 0x100000>; 87 reg = <0x43f00000 0x4000>; 92 #size-cells = <0>; 94 reg = <0x43f80000 0x4000>; 103 #size-cells = <0>; [all …]
|
H A D | imx50.dtsi | 48 #size-cells = <0>; 49 cpu@0 { 52 reg = <0x0>; 60 reg = <0x0fffc000 0x4000>; 66 #clock-cells = <0>; 72 #clock-cells = <0>; 78 #clock-cells = <0>; 79 clock-frequency = <0>; 84 #clock-cells = <0>; 89 usbphy0: usbphy-0 { [all …]
|
H A D | imx31.dtsi | 35 #size-cells = <0>; 37 cpu@0 { 40 reg = <0>; 48 reg = <0x68000000 0x100000>; 60 reg = <0x1fffc000 0x4000>; 63 ranges = <0 0x1fffc000 0x4000>; 70 reg = <0x43f00000 0x100000>; 75 reg = <0x43f80000 0x4000>; 79 #size-cells = <0>; 85 reg = <0x43f84000 0x4000>; [all …]
|
H A D | imx6sll.dtsi | 47 #size-cells = <0>; 49 cpu0: cpu@0 { 52 reg = <0>; 82 #clock-cells = <0>; 89 #clock-cells = <0>; 96 #clock-cells = <0>; 97 clock-frequency = <0>; 103 #clock-cells = <0>; 104 clock-frequency = <0>; 117 reg = <0x00900000 0x20000>; [all …]
|
H A D | imx6ul.dtsi | 58 #size-cells = <0>; 60 cpu0: cpu@0 { 63 reg = <0>; 108 #clock-cells = <0>; 115 #clock-cells = <0>; 122 #clock-cells = <0>; 123 clock-frequency = <0>; 129 #clock-cells = <0>; 130 clock-frequency = <0>; 149 reg = <0x00900000 0x20000>; [all …]
|
H A D | imx6qdl.dtsi | 59 #clock-cells = <0>; 65 #clock-cells = <0>; 66 clock-frequency = <0>; 71 #clock-cells = <0>; 78 #size-cells = <0>; 83 lvds-channel@0 { 85 #size-cells = <0>; 86 reg = <0>; 89 port@0 { 90 reg = <0>; [all …]
|
H A D | imx53.dtsi | 51 #size-cells = <0>; 52 cpu0: cpu@0 { 55 reg = <0x0>; 84 reg = <0x0fffc000 0x4000>; 90 #clock-cells = <0>; 96 #clock-cells = <0>; 102 #clock-cells = <0>; 103 clock-frequency = <0>; 108 #clock-cells = <0>; 119 usbphy0: usbphy-0 { [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | imx6sx.dtsi | 56 #size-cells = <0>; 58 cpu0: cpu@0 { 61 reg = <0>; 94 reg = <0x00a01000 0x1000>, 95 <0x00a00100 0x100>; 101 #size-cells = <0>; 103 ckil: clock@0 { 105 reg = <0>; 106 #clock-cells = <0>; 114 #clock-cells = <0>; [all …]
|
H A D | imx6sll.dtsi | 44 #size-cells = <0>; 46 cpu0: cpu@0 { 49 reg = <0>; 85 reg = <0x00a01000 0x1000>, 86 <0x00a00100 0x100>; 92 #size-cells = <0>; 94 ckil: clock@0 { 96 reg = <0>; 97 #clock-cells = <0>; 105 #clock-cells = <0>; [all …]
|
H A D | imx6ul.dtsi | 55 #size-cells = <0>; 57 cpu0: cpu@0 { 60 reg = <0>; 98 reg = <0x00a01000 0x1000>, 99 <0x00a02000 0x1000>, 100 <0x00a04000 0x2000>, 101 <0x00a06000 0x2000>; 106 #clock-cells = <0>; 113 #clock-cells = <0>; 120 #clock-cells = <0>; [all …]
|
H A D | imx6ull.dtsi | 53 #size-cells = <0>; 55 cpu0: cpu@0 { 58 reg = <0>; 90 reg = <0x00a01000 0x1000>, 91 <0x00a02000 0x100>; 96 #size-cells = <0>; 98 ckil: clock@0 { 100 reg = <0>; 101 #clock-cells = <0>; 109 #clock-cells = <0>; [all …]
|
H A D | imx6qdl.dtsi | 56 #clock-cells = <0>; 62 #clock-cells = <0>; 63 clock-frequency = <0>; 68 #clock-cells = <0>; 76 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>; 84 #size-cells = <0>; 89 lvds-channel@0 { 91 #size-cells = <0>; 92 reg = <0>; 95 port@0 { [all …]
|