/openbmc/u-boot/include/configs/ |
H A D | rk3328_common.h | 17 #define CONFIG_SYS_INIT_SP_ADDR 0x00300000 18 #define CONFIG_SYS_LOAD_ADDR 0x00800800 26 #define CONFIG_SYS_SDRAM_BASE 0 27 #define SDRAM_MAX_SIZE 0xff000000 32 "scriptaddr=0x00500000\0" \ 33 "pxefile_addr_r=0x00600000\0" \ 34 "fdt_addr_r=0x01f00000\0" \ 35 "kernel_addr_r=0x02080000\0" \ 36 "ramdisk_addr_r=0x04000000\0" 41 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
|
H A D | rk3399_common.h | 19 #define CONFIG_SYS_INIT_SP_ADDR 0x00300000 20 #define CONFIG_SYS_LOAD_ADDR 0x00800800 21 #define CONFIG_SPL_STACK 0xff8effff 22 #define CONFIG_SPL_TEXT_BASE 0xff8c2000 23 #define CONFIG_SPL_MAX_SIZE 0x30000 - 0x2000 25 #define CONFIG_SPL_BSS_START_ADDR 0xff8e0000 26 #define CONFIG_SPL_BSS_MAX_SIZE 0x10000 38 #define CONFIG_SYS_SDRAM_BASE 0 39 #define SDRAM_MAX_SIZE 0xf8000000 44 "scriptaddr=0x00500000\0" \ [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/timer/ |
H A D | nvidia,tegra186-timer.yaml | 45 One per each timer channels 0 through 9. 57 One per each timer channels 0 through 15. 73 reg = <0x03010000 0x000e0000>; 74 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 92 reg = <0x02080000 0x00121000>; 93 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
|
/openbmc/qemu/include/hw/arm/ |
H A D | fsl-imx6ul.h | 97 FSL_IMX6UL_MMDC_ADDR = 0x80000000, 100 FSL_IMX6UL_QSPI1_MEM_ADDR = 0x60000000, 103 FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000, 106 FSL_IMX6UL_EIM_CS_ADDR = 0x50000000, 109 FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000, 112 FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000, 116 FSL_IMX6UL_UART6_ADDR = 0x021FC000, 118 FSL_IMX6UL_I2C4_ADDR = 0x021F8000, 120 FSL_IMX6UL_UART5_ADDR = 0x021F4000, 121 FSL_IMX6UL_UART4_ADDR = 0x021F0000, [all …]
|
H A D | fsl-imx6.h | 84 #define FSL_IMX6_MMDC_ADDR 0x10000000 85 #define FSL_IMX6_MMDC_SIZE 0xF0000000 86 #define FSL_IMX6_EIM_MEM_ADDR 0x08000000 87 #define FSL_IMX6_EIM_MEM_SIZE 0x8000000 88 #define FSL_IMX6_IPU_2_ADDR 0x02800000 89 #define FSL_IMX6_IPU_2_SIZE 0x400000 90 #define FSL_IMX6_IPU_1_ADDR 0x02400000 91 #define FSL_IMX6_IPU_1_SIZE 0x400000 92 #define FSL_IMX6_MIPI_HSI_ADDR 0x02208000 93 #define FSL_IMX6_MIPI_HSI_SIZE 0x4000 [all …]
|
/openbmc/linux/lib/crypto/ |
H A D | des.c | 31 0x00, 0x00, 0x40, 0x04, 0x10, 0x10, 0x50, 0x14, 32 0x04, 0x40, 0x44, 0x44, 0x14, 0x50, 0x54, 0x54, 33 0x02, 0x02, 0x42, 0x06, 0x12, 0x12, 0x52, 0x16, 34 0x06, 0x42, 0x46, 0x46, 0x16, 0x52, 0x56, 0x56, 35 0x80, 0x08, 0xc0, 0x0c, 0x90, 0x18, 0xd0, 0x1c, 36 0x84, 0x48, 0xc4, 0x4c, 0x94, 0x58, 0xd4, 0x5c, 37 0x82, 0x0a, 0xc2, 0x0e, 0x92, 0x1a, 0xd2, 0x1e, 38 0x86, 0x4a, 0xc6, 0x4e, 0x96, 0x5a, 0xd6, 0x5e, 39 0x20, 0x20, 0x60, 0x24, 0x30, 0x30, 0x70, 0x34, 40 0x24, 0x60, 0x64, 0x64, 0x34, 0x70, 0x74, 0x74, [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/ |
H A D | fsp2.dts | 19 dcr-parent = <&{/cpus/cpu@0}>; 29 #size-cells = <0>; 31 cpu@0 { 34 reg = <0x0>; 35 clock-frequency = <0>; /* Filled in by cuboot */ 36 timebase-frequency = <0>; /* Filled in by cuboot */ 48 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by 55 #clock-cells = <0>; 62 #address-cells = <0>; 63 #size-cells = <0>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/qcom/ |
H A D | qcom-msm8660.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 24 reg = <0>; 45 reg = <0x0 0x0>; 50 interrupts = <1 9 0x304>; 56 #clock-cells = <0>; 63 #clock-cells = <0>; 70 #clock-cells = <0>; 83 io-channels = <&pm8058_xoadc 0x00 0x01>, /* Battery */ 84 <&pm8058_xoadc 0x00 0x02>, /* DC in (charger) */ [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | imx6sll.dtsi | 44 #size-cells = <0>; 46 cpu0: cpu@0 { 49 reg = <0>; 85 reg = <0x00a01000 0x1000>, 86 <0x00a00100 0x100>; 92 #size-cells = <0>; 94 ckil: clock@0 { 96 reg = <0>; 97 #clock-cells = <0>; 105 #clock-cells = <0>; [all …]
|
H A D | imx6ul.dtsi | 55 #size-cells = <0>; 57 cpu0: cpu@0 { 60 reg = <0>; 98 reg = <0x00a01000 0x1000>, 99 <0x00a02000 0x1000>, 100 <0x00a04000 0x2000>, 101 <0x00a06000 0x2000>; 106 #clock-cells = <0>; 113 #clock-cells = <0>; 120 #clock-cells = <0>; [all …]
|
H A D | imx6sl.dtsi | 24 memory { device_type = "memory"; reg = <0 0>; }; 48 #size-cells = <0>; 50 cpu@0 { 53 reg = <0x0>; 83 reg = <0x00a01000 0x1000>, 84 <0x00a00100 0x100>; 90 #size-cells = <0>; 94 #clock-cells = <0>; 100 #clock-cells = <0>; 114 reg = <0x00900000 0x20000>; [all …]
|
H A D | imx6qdl.dtsi | 56 #clock-cells = <0>; 62 #clock-cells = <0>; 63 clock-frequency = <0>; 68 #clock-cells = <0>; 76 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>; 84 #size-cells = <0>; 89 lvds-channel@0 { 91 #size-cells = <0>; 92 reg = <0>; 95 port@0 { [all …]
|
H A D | imx6sx.dtsi | 56 #size-cells = <0>; 58 cpu0: cpu@0 { 61 reg = <0>; 94 reg = <0x00a01000 0x1000>, 95 <0x00a00100 0x100>; 101 #size-cells = <0>; 103 ckil: clock@0 { 105 reg = <0>; 106 #clock-cells = <0>; 114 #clock-cells = <0>; [all …]
|
H A D | imx6ull.dtsi | 53 #size-cells = <0>; 55 cpu0: cpu@0 { 58 reg = <0>; 90 reg = <0x00a01000 0x1000>, 91 <0x00a02000 0x100>; 96 #size-cells = <0>; 98 ckil: clock@0 { 100 reg = <0>; 101 #clock-cells = <0>; 109 #clock-cells = <0>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx6sll.dtsi | 47 #size-cells = <0>; 49 cpu0: cpu@0 { 52 reg = <0>; 82 #clock-cells = <0>; 89 #clock-cells = <0>; 96 #clock-cells = <0>; 97 clock-frequency = <0>; 103 #clock-cells = <0>; 104 clock-frequency = <0>; 117 reg = <0x00900000 0x20000>; [all …]
|
H A D | imx6sl.dtsi | 51 #size-cells = <0>; 53 cpu0: cpu@0 { 56 reg = <0x0>; 86 #clock-cells = <0>; 92 #clock-cells = <0>; 100 interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>; 105 #phy-cells = <0>; 117 reg = <0x00900000 0x20000>; 118 ranges = <0 0x00900000 0x20000>; 128 reg = <0x00a01000 0x1000>, [all …]
|
H A D | imx6ul.dtsi | 58 #size-cells = <0>; 60 cpu0: cpu@0 { 63 reg = <0>; 108 #clock-cells = <0>; 115 #clock-cells = <0>; 122 #clock-cells = <0>; 123 clock-frequency = <0>; 129 #clock-cells = <0>; 130 clock-frequency = <0>; 149 reg = <0x00900000 0x20000>; [all …]
|
H A D | imx6qdl.dtsi | 59 #clock-cells = <0>; 65 #clock-cells = <0>; 66 clock-frequency = <0>; 71 #clock-cells = <0>; 78 #size-cells = <0>; 83 lvds-channel@0 { 85 #size-cells = <0>; 86 reg = <0>; 89 port@0 { 90 reg = <0>; [all …]
|
H A D | imx6sx.dtsi | 61 #size-cells = <0>; 63 cpu0: cpu@0 { 66 reg = <0>; 100 #clock-cells = <0>; 107 #clock-cells = <0>; 114 #clock-cells = <0>; 115 clock-frequency = <0>; 121 #clock-cells = <0>; 122 clock-frequency = <0>; 128 #clock-cells = <0>; [all …]
|
/openbmc/linux/arch/arm64/boot/dts/nvidia/ |
H A D | tegra234.dtsi | 19 bus@0 { 24 ranges = <0x0 0x0 0x0 0x0 0x100 0x0>; 28 reg = <0x0 0x00100000 0x0 0xf000>, 29 <0x0 0x0010f000 0x0 0x1000>; 35 reg = <0x0 0x02080000 0x0 0x00121000>; 36 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 58 reg = <0x0 0x02200000 0x0 0x10000>, 59 <0x0 0x02210000 0x0 0x10000>; 112 gpio-ranges = <&pinmux 0 0 164>; 117 reg = <0x0 0x2430000 0x0 0x19100>; [all …]
|