1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3 * Driver for the NVIDIA Tegra pinmux
4 *
5 * Copyright (c) 2011-2012, NVIDIA CORPORATION. All rights reserved.
6 *
7 * Derived from code:
8 * Copyright (C) 2010 Google, Inc.
9 * Copyright (C) 2010 NVIDIA Corporation
10 * Copyright (C) 2009-2011 ST-Ericsson AB
11 */
12
13 #include <linux/err.h>
14 #include <linux/init.h>
15 #include <linux/io.h>
16 #include <linux/of.h>
17 #include <linux/platform_device.h>
18 #include <linux/seq_file.h>
19 #include <linux/slab.h>
20
21 #include <linux/pinctrl/machine.h>
22 #include <linux/pinctrl/pinconf.h>
23 #include <linux/pinctrl/pinctrl.h>
24 #include <linux/pinctrl/pinmux.h>
25
26 #include "../core.h"
27 #include "../pinctrl-utils.h"
28 #include "pinctrl-tegra.h"
29
pmx_readl(struct tegra_pmx * pmx,u32 bank,u32 reg)30 static inline u32 pmx_readl(struct tegra_pmx *pmx, u32 bank, u32 reg)
31 {
32 return readl(pmx->regs[bank] + reg);
33 }
34
pmx_writel(struct tegra_pmx * pmx,u32 val,u32 bank,u32 reg)35 static inline void pmx_writel(struct tegra_pmx *pmx, u32 val, u32 bank, u32 reg)
36 {
37 writel_relaxed(val, pmx->regs[bank] + reg);
38 /* make sure pinmux register write completed */
39 pmx_readl(pmx, bank, reg);
40 }
41
tegra_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)42 static int tegra_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
43 {
44 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
45
46 return pmx->soc->ngroups;
47 }
48
tegra_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned group)49 static const char *tegra_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
50 unsigned group)
51 {
52 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
53
54 return pmx->soc->groups[group].name;
55 }
56
tegra_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)57 static int tegra_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
58 unsigned group,
59 const unsigned **pins,
60 unsigned *num_pins)
61 {
62 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
63
64 *pins = pmx->soc->groups[group].pins;
65 *num_pins = pmx->soc->groups[group].npins;
66
67 return 0;
68 }
69
70 #ifdef CONFIG_DEBUG_FS
tegra_pinctrl_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)71 static void tegra_pinctrl_pin_dbg_show(struct pinctrl_dev *pctldev,
72 struct seq_file *s,
73 unsigned offset)
74 {
75 seq_printf(s, " %s", dev_name(pctldev->dev));
76 }
77 #endif
78
79 static const struct cfg_param {
80 const char *property;
81 enum tegra_pinconf_param param;
82 } cfg_params[] = {
83 {"nvidia,pull", TEGRA_PINCONF_PARAM_PULL},
84 {"nvidia,tristate", TEGRA_PINCONF_PARAM_TRISTATE},
85 {"nvidia,enable-input", TEGRA_PINCONF_PARAM_ENABLE_INPUT},
86 {"nvidia,open-drain", TEGRA_PINCONF_PARAM_OPEN_DRAIN},
87 {"nvidia,lock", TEGRA_PINCONF_PARAM_LOCK},
88 {"nvidia,io-reset", TEGRA_PINCONF_PARAM_IORESET},
89 {"nvidia,rcv-sel", TEGRA_PINCONF_PARAM_RCV_SEL},
90 {"nvidia,io-hv", TEGRA_PINCONF_PARAM_RCV_SEL},
91 {"nvidia,high-speed-mode", TEGRA_PINCONF_PARAM_HIGH_SPEED_MODE},
92 {"nvidia,schmitt", TEGRA_PINCONF_PARAM_SCHMITT},
93 {"nvidia,low-power-mode", TEGRA_PINCONF_PARAM_LOW_POWER_MODE},
94 {"nvidia,pull-down-strength", TEGRA_PINCONF_PARAM_DRIVE_DOWN_STRENGTH},
95 {"nvidia,pull-up-strength", TEGRA_PINCONF_PARAM_DRIVE_UP_STRENGTH},
96 {"nvidia,slew-rate-falling", TEGRA_PINCONF_PARAM_SLEW_RATE_FALLING},
97 {"nvidia,slew-rate-rising", TEGRA_PINCONF_PARAM_SLEW_RATE_RISING},
98 {"nvidia,drive-type", TEGRA_PINCONF_PARAM_DRIVE_TYPE},
99 };
100
tegra_pinctrl_dt_subnode_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps)101 static int tegra_pinctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
102 struct device_node *np,
103 struct pinctrl_map **map,
104 unsigned *reserved_maps,
105 unsigned *num_maps)
106 {
107 struct device *dev = pctldev->dev;
108 int ret, i;
109 const char *function;
110 u32 val;
111 unsigned long config;
112 unsigned long *configs = NULL;
113 unsigned num_configs = 0;
114 unsigned reserve;
115 struct property *prop;
116 const char *group;
117
118 ret = of_property_read_string(np, "nvidia,function", &function);
119 if (ret < 0) {
120 /* EINVAL=missing, which is fine since it's optional */
121 if (ret != -EINVAL)
122 dev_err(dev,
123 "could not parse property nvidia,function\n");
124 function = NULL;
125 }
126
127 for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
128 ret = of_property_read_u32(np, cfg_params[i].property, &val);
129 if (!ret) {
130 config = TEGRA_PINCONF_PACK(cfg_params[i].param, val);
131 ret = pinctrl_utils_add_config(pctldev, &configs,
132 &num_configs, config);
133 if (ret < 0)
134 goto exit;
135 /* EINVAL=missing, which is fine since it's optional */
136 } else if (ret != -EINVAL) {
137 dev_err(dev, "could not parse property %s\n",
138 cfg_params[i].property);
139 }
140 }
141
142 reserve = 0;
143 if (function != NULL)
144 reserve++;
145 if (num_configs)
146 reserve++;
147 ret = of_property_count_strings(np, "nvidia,pins");
148 if (ret < 0) {
149 dev_err(dev, "could not parse property nvidia,pins\n");
150 goto exit;
151 }
152 reserve *= ret;
153
154 ret = pinctrl_utils_reserve_map(pctldev, map, reserved_maps,
155 num_maps, reserve);
156 if (ret < 0)
157 goto exit;
158
159 of_property_for_each_string(np, "nvidia,pins", prop, group) {
160 if (function) {
161 ret = pinctrl_utils_add_map_mux(pctldev, map,
162 reserved_maps, num_maps, group,
163 function);
164 if (ret < 0)
165 goto exit;
166 }
167
168 if (num_configs) {
169 ret = pinctrl_utils_add_map_configs(pctldev, map,
170 reserved_maps, num_maps, group,
171 configs, num_configs,
172 PIN_MAP_TYPE_CONFIGS_GROUP);
173 if (ret < 0)
174 goto exit;
175 }
176 }
177
178 ret = 0;
179
180 exit:
181 kfree(configs);
182 return ret;
183 }
184
tegra_pinctrl_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,unsigned * num_maps)185 static int tegra_pinctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
186 struct device_node *np_config,
187 struct pinctrl_map **map,
188 unsigned *num_maps)
189 {
190 unsigned reserved_maps;
191 struct device_node *np;
192 int ret;
193
194 reserved_maps = 0;
195 *map = NULL;
196 *num_maps = 0;
197
198 for_each_child_of_node(np_config, np) {
199 ret = tegra_pinctrl_dt_subnode_to_map(pctldev, np, map,
200 &reserved_maps, num_maps);
201 if (ret < 0) {
202 pinctrl_utils_free_map(pctldev, *map,
203 *num_maps);
204 of_node_put(np);
205 return ret;
206 }
207 }
208
209 return 0;
210 }
211
212 static const struct pinctrl_ops tegra_pinctrl_ops = {
213 .get_groups_count = tegra_pinctrl_get_groups_count,
214 .get_group_name = tegra_pinctrl_get_group_name,
215 .get_group_pins = tegra_pinctrl_get_group_pins,
216 #ifdef CONFIG_DEBUG_FS
217 .pin_dbg_show = tegra_pinctrl_pin_dbg_show,
218 #endif
219 .dt_node_to_map = tegra_pinctrl_dt_node_to_map,
220 .dt_free_map = pinctrl_utils_free_map,
221 };
222
tegra_pinctrl_get_funcs_count(struct pinctrl_dev * pctldev)223 static int tegra_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)
224 {
225 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
226
227 return pmx->soc->nfunctions;
228 }
229
tegra_pinctrl_get_func_name(struct pinctrl_dev * pctldev,unsigned function)230 static const char *tegra_pinctrl_get_func_name(struct pinctrl_dev *pctldev,
231 unsigned function)
232 {
233 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
234
235 return pmx->functions[function].name;
236 }
237
tegra_pinctrl_get_func_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_groups)238 static int tegra_pinctrl_get_func_groups(struct pinctrl_dev *pctldev,
239 unsigned function,
240 const char * const **groups,
241 unsigned * const num_groups)
242 {
243 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
244
245 *groups = pmx->functions[function].groups;
246 *num_groups = pmx->functions[function].ngroups;
247
248 return 0;
249 }
250
tegra_pinctrl_set_mux(struct pinctrl_dev * pctldev,unsigned function,unsigned group)251 static int tegra_pinctrl_set_mux(struct pinctrl_dev *pctldev,
252 unsigned function,
253 unsigned group)
254 {
255 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
256 const struct tegra_pingroup *g;
257 int i;
258 u32 val;
259
260 g = &pmx->soc->groups[group];
261
262 if (WARN_ON(g->mux_reg < 0))
263 return -EINVAL;
264
265 for (i = 0; i < ARRAY_SIZE(g->funcs); i++) {
266 if (g->funcs[i] == function)
267 break;
268 }
269 if (WARN_ON(i == ARRAY_SIZE(g->funcs)))
270 return -EINVAL;
271
272 val = pmx_readl(pmx, g->mux_bank, g->mux_reg);
273 val &= ~(0x3 << g->mux_bit);
274 val |= i << g->mux_bit;
275 /* Set the SFIO/GPIO selection to SFIO when under pinmux control*/
276 if (pmx->soc->sfsel_in_mux)
277 val |= (1 << g->sfsel_bit);
278 pmx_writel(pmx, val, g->mux_bank, g->mux_reg);
279
280 return 0;
281 }
282
tegra_pinctrl_get_group_index(struct pinctrl_dev * pctldev,unsigned int offset)283 static int tegra_pinctrl_get_group_index(struct pinctrl_dev *pctldev,
284 unsigned int offset)
285 {
286 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
287 unsigned int group, num_pins, j;
288 const unsigned int *pins;
289 int ret;
290
291 for (group = 0; group < pmx->soc->ngroups; ++group) {
292 ret = tegra_pinctrl_get_group_pins(pctldev, group, &pins, &num_pins);
293 if (ret < 0)
294 continue;
295 for (j = 0; j < num_pins; j++) {
296 if (offset == pins[j])
297 return group;
298 }
299 }
300
301 return -EINVAL;
302 }
303
tegra_pinctrl_get_group(struct pinctrl_dev * pctldev,unsigned int offset,int group_index)304 static const struct tegra_pingroup *tegra_pinctrl_get_group(struct pinctrl_dev *pctldev,
305 unsigned int offset,
306 int group_index)
307 {
308 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
309
310 if (group_index < 0 || group_index >= pmx->soc->ngroups)
311 return NULL;
312
313 return &pmx->soc->groups[group_index];
314 }
315
tegra_pinctrl_get_group_config(struct pinctrl_dev * pctldev,unsigned int offset,int group_index)316 static struct tegra_pingroup_config *tegra_pinctrl_get_group_config(struct pinctrl_dev *pctldev,
317 unsigned int offset,
318 int group_index)
319 {
320 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
321
322 if (group_index < 0)
323 return NULL;
324
325 return &pmx->pingroup_configs[group_index];
326 }
327
tegra_pinctrl_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)328 static int tegra_pinctrl_gpio_request_enable(struct pinctrl_dev *pctldev,
329 struct pinctrl_gpio_range *range,
330 unsigned int offset)
331 {
332 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
333 const struct tegra_pingroup *group;
334 struct tegra_pingroup_config *config;
335 int group_index;
336 u32 value;
337
338 if (!pmx->soc->sfsel_in_mux)
339 return 0;
340
341 group_index = tegra_pinctrl_get_group_index(pctldev, offset);
342 group = tegra_pinctrl_get_group(pctldev, offset, group_index);
343
344 if (!group)
345 return -EINVAL;
346
347 if (group->mux_reg < 0 || group->sfsel_bit < 0)
348 return -EINVAL;
349
350 config = tegra_pinctrl_get_group_config(pctldev, offset, group_index);
351 if (!config)
352 return -EINVAL;
353 value = pmx_readl(pmx, group->mux_bank, group->mux_reg);
354 config->is_sfsel = (value & BIT(group->sfsel_bit)) != 0;
355 value &= ~BIT(group->sfsel_bit);
356 pmx_writel(pmx, value, group->mux_bank, group->mux_reg);
357
358 return 0;
359 }
360
tegra_pinctrl_gpio_disable_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)361 static void tegra_pinctrl_gpio_disable_free(struct pinctrl_dev *pctldev,
362 struct pinctrl_gpio_range *range,
363 unsigned int offset)
364 {
365 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
366 const struct tegra_pingroup *group;
367 struct tegra_pingroup_config *config;
368 int group_index;
369 u32 value;
370
371 if (!pmx->soc->sfsel_in_mux)
372 return;
373
374 group_index = tegra_pinctrl_get_group_index(pctldev, offset);
375 group = tegra_pinctrl_get_group(pctldev, offset, group_index);
376
377 if (!group)
378 return;
379
380 if (group->mux_reg < 0 || group->sfsel_bit < 0)
381 return;
382
383 config = tegra_pinctrl_get_group_config(pctldev, offset, group_index);
384 if (!config)
385 return;
386 value = pmx_readl(pmx, group->mux_bank, group->mux_reg);
387 if (config->is_sfsel)
388 value |= BIT(group->sfsel_bit);
389 pmx_writel(pmx, value, group->mux_bank, group->mux_reg);
390 }
391
392 static const struct pinmux_ops tegra_pinmux_ops = {
393 .get_functions_count = tegra_pinctrl_get_funcs_count,
394 .get_function_name = tegra_pinctrl_get_func_name,
395 .get_function_groups = tegra_pinctrl_get_func_groups,
396 .set_mux = tegra_pinctrl_set_mux,
397 .gpio_request_enable = tegra_pinctrl_gpio_request_enable,
398 .gpio_disable_free = tegra_pinctrl_gpio_disable_free,
399 };
400
tegra_pinconf_reg(struct tegra_pmx * pmx,const struct tegra_pingroup * g,enum tegra_pinconf_param param,bool report_err,s8 * bank,s32 * reg,s8 * bit,s8 * width)401 static int tegra_pinconf_reg(struct tegra_pmx *pmx,
402 const struct tegra_pingroup *g,
403 enum tegra_pinconf_param param,
404 bool report_err,
405 s8 *bank, s32 *reg, s8 *bit, s8 *width)
406 {
407 switch (param) {
408 case TEGRA_PINCONF_PARAM_PULL:
409 *bank = g->pupd_bank;
410 *reg = g->pupd_reg;
411 *bit = g->pupd_bit;
412 *width = 2;
413 break;
414 case TEGRA_PINCONF_PARAM_TRISTATE:
415 *bank = g->tri_bank;
416 *reg = g->tri_reg;
417 *bit = g->tri_bit;
418 *width = 1;
419 break;
420 case TEGRA_PINCONF_PARAM_ENABLE_INPUT:
421 *bank = g->mux_bank;
422 *reg = g->mux_reg;
423 *bit = g->einput_bit;
424 *width = 1;
425 break;
426 case TEGRA_PINCONF_PARAM_OPEN_DRAIN:
427 *bank = g->mux_bank;
428 *reg = g->mux_reg;
429 *bit = g->odrain_bit;
430 *width = 1;
431 break;
432 case TEGRA_PINCONF_PARAM_LOCK:
433 *bank = g->mux_bank;
434 *reg = g->mux_reg;
435 *bit = g->lock_bit;
436 *width = 1;
437 break;
438 case TEGRA_PINCONF_PARAM_IORESET:
439 *bank = g->mux_bank;
440 *reg = g->mux_reg;
441 *bit = g->ioreset_bit;
442 *width = 1;
443 break;
444 case TEGRA_PINCONF_PARAM_RCV_SEL:
445 *bank = g->mux_bank;
446 *reg = g->mux_reg;
447 *bit = g->rcv_sel_bit;
448 *width = 1;
449 break;
450 case TEGRA_PINCONF_PARAM_HIGH_SPEED_MODE:
451 if (pmx->soc->hsm_in_mux) {
452 *bank = g->mux_bank;
453 *reg = g->mux_reg;
454 } else {
455 *bank = g->drv_bank;
456 *reg = g->drv_reg;
457 }
458 *bit = g->hsm_bit;
459 *width = 1;
460 break;
461 case TEGRA_PINCONF_PARAM_SCHMITT:
462 if (pmx->soc->schmitt_in_mux) {
463 *bank = g->mux_bank;
464 *reg = g->mux_reg;
465 } else {
466 *bank = g->drv_bank;
467 *reg = g->drv_reg;
468 }
469 *bit = g->schmitt_bit;
470 *width = 1;
471 break;
472 case TEGRA_PINCONF_PARAM_LOW_POWER_MODE:
473 *bank = g->drv_bank;
474 *reg = g->drv_reg;
475 *bit = g->lpmd_bit;
476 *width = 2;
477 break;
478 case TEGRA_PINCONF_PARAM_DRIVE_DOWN_STRENGTH:
479 *bank = g->drv_bank;
480 *reg = g->drv_reg;
481 *bit = g->drvdn_bit;
482 *width = g->drvdn_width;
483 break;
484 case TEGRA_PINCONF_PARAM_DRIVE_UP_STRENGTH:
485 *bank = g->drv_bank;
486 *reg = g->drv_reg;
487 *bit = g->drvup_bit;
488 *width = g->drvup_width;
489 break;
490 case TEGRA_PINCONF_PARAM_SLEW_RATE_FALLING:
491 *bank = g->drv_bank;
492 *reg = g->drv_reg;
493 *bit = g->slwf_bit;
494 *width = g->slwf_width;
495 break;
496 case TEGRA_PINCONF_PARAM_SLEW_RATE_RISING:
497 *bank = g->drv_bank;
498 *reg = g->drv_reg;
499 *bit = g->slwr_bit;
500 *width = g->slwr_width;
501 break;
502 case TEGRA_PINCONF_PARAM_DRIVE_TYPE:
503 if (pmx->soc->drvtype_in_mux) {
504 *bank = g->mux_bank;
505 *reg = g->mux_reg;
506 } else {
507 *bank = g->drv_bank;
508 *reg = g->drv_reg;
509 }
510 *bit = g->drvtype_bit;
511 *width = 2;
512 break;
513 default:
514 dev_err(pmx->dev, "Invalid config param %04x\n", param);
515 return -ENOTSUPP;
516 }
517
518 if (*reg < 0 || *bit < 0) {
519 if (report_err) {
520 const char *prop = "unknown";
521 int i;
522
523 for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
524 if (cfg_params[i].param == param) {
525 prop = cfg_params[i].property;
526 break;
527 }
528 }
529
530 dev_err(pmx->dev,
531 "Config param %04x (%s) not supported on group %s\n",
532 param, prop, g->name);
533 }
534 return -ENOTSUPP;
535 }
536
537 return 0;
538 }
539
tegra_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)540 static int tegra_pinconf_get(struct pinctrl_dev *pctldev,
541 unsigned pin, unsigned long *config)
542 {
543 dev_err(pctldev->dev, "pin_config_get op not supported\n");
544 return -ENOTSUPP;
545 }
546
tegra_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)547 static int tegra_pinconf_set(struct pinctrl_dev *pctldev,
548 unsigned pin, unsigned long *configs,
549 unsigned num_configs)
550 {
551 dev_err(pctldev->dev, "pin_config_set op not supported\n");
552 return -ENOTSUPP;
553 }
554
tegra_pinconf_group_get(struct pinctrl_dev * pctldev,unsigned group,unsigned long * config)555 static int tegra_pinconf_group_get(struct pinctrl_dev *pctldev,
556 unsigned group, unsigned long *config)
557 {
558 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
559 enum tegra_pinconf_param param = TEGRA_PINCONF_UNPACK_PARAM(*config);
560 u16 arg;
561 const struct tegra_pingroup *g;
562 int ret;
563 s8 bank, bit, width;
564 s32 reg;
565 u32 val, mask;
566
567 g = &pmx->soc->groups[group];
568
569 ret = tegra_pinconf_reg(pmx, g, param, true, &bank, ®, &bit,
570 &width);
571 if (ret < 0)
572 return ret;
573
574 val = pmx_readl(pmx, bank, reg);
575 mask = (1 << width) - 1;
576 arg = (val >> bit) & mask;
577
578 *config = TEGRA_PINCONF_PACK(param, arg);
579
580 return 0;
581 }
582
tegra_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned group,unsigned long * configs,unsigned num_configs)583 static int tegra_pinconf_group_set(struct pinctrl_dev *pctldev,
584 unsigned group, unsigned long *configs,
585 unsigned num_configs)
586 {
587 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
588 enum tegra_pinconf_param param;
589 u16 arg;
590 const struct tegra_pingroup *g;
591 int ret, i;
592 s8 bank, bit, width;
593 s32 reg;
594 u32 val, mask;
595
596 g = &pmx->soc->groups[group];
597
598 for (i = 0; i < num_configs; i++) {
599 param = TEGRA_PINCONF_UNPACK_PARAM(configs[i]);
600 arg = TEGRA_PINCONF_UNPACK_ARG(configs[i]);
601
602 ret = tegra_pinconf_reg(pmx, g, param, true, &bank, ®, &bit,
603 &width);
604 if (ret < 0)
605 return ret;
606
607 val = pmx_readl(pmx, bank, reg);
608
609 /* LOCK can't be cleared */
610 if (param == TEGRA_PINCONF_PARAM_LOCK) {
611 if ((val & BIT(bit)) && !arg) {
612 dev_err(pctldev->dev, "LOCK bit cannot be cleared\n");
613 return -EINVAL;
614 }
615 }
616
617 /* Special-case Boolean values; allow any non-zero as true */
618 if (width == 1)
619 arg = !!arg;
620
621 /* Range-check user-supplied value */
622 mask = (1 << width) - 1;
623 if (arg & ~mask) {
624 dev_err(pctldev->dev,
625 "config %lx: %x too big for %d bit register\n",
626 configs[i], arg, width);
627 return -EINVAL;
628 }
629
630 /* Update register */
631 val &= ~(mask << bit);
632 val |= arg << bit;
633 pmx_writel(pmx, val, bank, reg);
634 } /* for each config */
635
636 return 0;
637 }
638
639 #ifdef CONFIG_DEBUG_FS
tegra_pinconf_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)640 static void tegra_pinconf_dbg_show(struct pinctrl_dev *pctldev,
641 struct seq_file *s, unsigned offset)
642 {
643 }
644
strip_prefix(const char * s)645 static const char *strip_prefix(const char *s)
646 {
647 const char *comma = strchr(s, ',');
648 if (!comma)
649 return s;
650
651 return comma + 1;
652 }
653
tegra_pinconf_group_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned group)654 static void tegra_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
655 struct seq_file *s, unsigned group)
656 {
657 struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
658 const struct tegra_pingroup *g;
659 int i, ret;
660 s8 bank, bit, width;
661 s32 reg;
662 u32 val;
663
664 g = &pmx->soc->groups[group];
665
666 for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
667 ret = tegra_pinconf_reg(pmx, g, cfg_params[i].param, false,
668 &bank, ®, &bit, &width);
669 if (ret < 0)
670 continue;
671
672 val = pmx_readl(pmx, bank, reg);
673 val >>= bit;
674 val &= (1 << width) - 1;
675
676 seq_printf(s, "\n\t%s=%u",
677 strip_prefix(cfg_params[i].property), val);
678 }
679 }
680
tegra_pinconf_config_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned long config)681 static void tegra_pinconf_config_dbg_show(struct pinctrl_dev *pctldev,
682 struct seq_file *s,
683 unsigned long config)
684 {
685 enum tegra_pinconf_param param = TEGRA_PINCONF_UNPACK_PARAM(config);
686 u16 arg = TEGRA_PINCONF_UNPACK_ARG(config);
687 const char *pname = "unknown";
688 int i;
689
690 for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
691 if (cfg_params[i].param == param) {
692 pname = cfg_params[i].property;
693 break;
694 }
695 }
696
697 seq_printf(s, "%s=%d", strip_prefix(pname), arg);
698 }
699 #endif
700
701 static const struct pinconf_ops tegra_pinconf_ops = {
702 .pin_config_get = tegra_pinconf_get,
703 .pin_config_set = tegra_pinconf_set,
704 .pin_config_group_get = tegra_pinconf_group_get,
705 .pin_config_group_set = tegra_pinconf_group_set,
706 #ifdef CONFIG_DEBUG_FS
707 .pin_config_dbg_show = tegra_pinconf_dbg_show,
708 .pin_config_group_dbg_show = tegra_pinconf_group_dbg_show,
709 .pin_config_config_dbg_show = tegra_pinconf_config_dbg_show,
710 #endif
711 };
712
tegra_pinctrl_clear_parked_bits(struct tegra_pmx * pmx)713 static void tegra_pinctrl_clear_parked_bits(struct tegra_pmx *pmx)
714 {
715 int i = 0;
716 const struct tegra_pingroup *g;
717 u32 val;
718
719 for (i = 0; i < pmx->soc->ngroups; ++i) {
720 g = &pmx->soc->groups[i];
721 if (g->parked_bitmask > 0) {
722 unsigned int bank, reg;
723
724 if (g->mux_reg != -1) {
725 bank = g->mux_bank;
726 reg = g->mux_reg;
727 } else {
728 bank = g->drv_bank;
729 reg = g->drv_reg;
730 }
731
732 val = pmx_readl(pmx, bank, reg);
733 val &= ~g->parked_bitmask;
734 pmx_writel(pmx, val, bank, reg);
735 }
736 }
737 }
738
tegra_pinctrl_get_bank_size(struct device * dev,unsigned int bank_id)739 static size_t tegra_pinctrl_get_bank_size(struct device *dev,
740 unsigned int bank_id)
741 {
742 struct platform_device *pdev = to_platform_device(dev);
743 struct resource *res;
744
745 res = platform_get_resource(pdev, IORESOURCE_MEM, bank_id);
746
747 return resource_size(res) / 4;
748 }
749
tegra_pinctrl_suspend(struct device * dev)750 static int tegra_pinctrl_suspend(struct device *dev)
751 {
752 struct tegra_pmx *pmx = dev_get_drvdata(dev);
753 u32 *backup_regs = pmx->backup_regs;
754 u32 __iomem *regs;
755 size_t bank_size;
756 unsigned int i, k;
757
758 for (i = 0; i < pmx->nbanks; i++) {
759 bank_size = tegra_pinctrl_get_bank_size(dev, i);
760 regs = pmx->regs[i];
761 for (k = 0; k < bank_size; k++)
762 *backup_regs++ = readl_relaxed(regs++);
763 }
764
765 return pinctrl_force_sleep(pmx->pctl);
766 }
767
tegra_pinctrl_resume(struct device * dev)768 static int tegra_pinctrl_resume(struct device *dev)
769 {
770 struct tegra_pmx *pmx = dev_get_drvdata(dev);
771 u32 *backup_regs = pmx->backup_regs;
772 u32 __iomem *regs;
773 size_t bank_size;
774 unsigned int i, k;
775
776 for (i = 0; i < pmx->nbanks; i++) {
777 bank_size = tegra_pinctrl_get_bank_size(dev, i);
778 regs = pmx->regs[i];
779 for (k = 0; k < bank_size; k++)
780 writel_relaxed(*backup_regs++, regs++);
781 }
782
783 /* flush all the prior writes */
784 readl_relaxed(pmx->regs[0]);
785 /* wait for pinctrl register read to complete */
786 rmb();
787 return 0;
788 }
789
790 DEFINE_NOIRQ_DEV_PM_OPS(tegra_pinctrl_pm, tegra_pinctrl_suspend, tegra_pinctrl_resume);
791
tegra_pinctrl_gpio_node_has_range(struct tegra_pmx * pmx)792 static bool tegra_pinctrl_gpio_node_has_range(struct tegra_pmx *pmx)
793 {
794 struct device_node *np;
795 bool has_prop = false;
796
797 np = of_find_compatible_node(NULL, NULL, pmx->soc->gpio_compatible);
798 if (!np)
799 return has_prop;
800
801 has_prop = of_find_property(np, "gpio-ranges", NULL);
802
803 of_node_put(np);
804
805 return has_prop;
806 }
807
tegra_pinctrl_probe(struct platform_device * pdev,const struct tegra_pinctrl_soc_data * soc_data)808 int tegra_pinctrl_probe(struct platform_device *pdev,
809 const struct tegra_pinctrl_soc_data *soc_data)
810 {
811 struct tegra_pmx *pmx;
812 struct resource *res;
813 int i;
814 const char **group_pins;
815 int fn, gn, gfn;
816 unsigned long backup_regs_size = 0;
817
818 pmx = devm_kzalloc(&pdev->dev, sizeof(*pmx), GFP_KERNEL);
819 if (!pmx)
820 return -ENOMEM;
821
822 pmx->dev = &pdev->dev;
823 pmx->soc = soc_data;
824
825 pmx->pingroup_configs = devm_kcalloc(&pdev->dev,
826 pmx->soc->ngroups, sizeof(*pmx->pingroup_configs),
827 GFP_KERNEL);
828 if (!pmx->pingroup_configs)
829 return -ENOMEM;
830
831 /*
832 * Each mux group will appear in 4 functions' list of groups.
833 * This over-allocates slightly, since not all groups are mux groups.
834 */
835 pmx->group_pins = devm_kcalloc(&pdev->dev, pmx->soc->ngroups * 4,
836 sizeof(*pmx->group_pins), GFP_KERNEL);
837 if (!pmx->group_pins)
838 return -ENOMEM;
839
840 pmx->functions = devm_kcalloc(&pdev->dev, pmx->soc->nfunctions,
841 sizeof(*pmx->functions), GFP_KERNEL);
842 if (!pmx->functions)
843 return -ENOMEM;
844
845 group_pins = pmx->group_pins;
846
847 for (fn = 0; fn < pmx->soc->nfunctions; fn++) {
848 struct tegra_function *func = &pmx->functions[fn];
849
850 func->name = pmx->soc->functions[fn];
851 func->groups = group_pins;
852
853 for (gn = 0; gn < pmx->soc->ngroups; gn++) {
854 const struct tegra_pingroup *g = &pmx->soc->groups[gn];
855
856 if (g->mux_reg == -1)
857 continue;
858
859 for (gfn = 0; gfn < 4; gfn++)
860 if (g->funcs[gfn] == fn)
861 break;
862 if (gfn == 4)
863 continue;
864
865 BUG_ON(group_pins - pmx->group_pins >=
866 pmx->soc->ngroups * 4);
867 *group_pins++ = g->name;
868 func->ngroups++;
869 }
870 }
871
872 pmx->gpio_range.name = "Tegra GPIOs";
873 pmx->gpio_range.id = 0;
874 pmx->gpio_range.base = 0;
875 pmx->gpio_range.npins = pmx->soc->ngpios;
876
877 pmx->desc.pctlops = &tegra_pinctrl_ops;
878 pmx->desc.pmxops = &tegra_pinmux_ops;
879 pmx->desc.confops = &tegra_pinconf_ops;
880 pmx->desc.owner = THIS_MODULE;
881 pmx->desc.name = dev_name(&pdev->dev);
882 pmx->desc.pins = pmx->soc->pins;
883 pmx->desc.npins = pmx->soc->npins;
884
885 for (i = 0; ; i++) {
886 res = platform_get_resource(pdev, IORESOURCE_MEM, i);
887 if (!res)
888 break;
889 backup_regs_size += resource_size(res);
890 }
891 pmx->nbanks = i;
892
893 pmx->regs = devm_kcalloc(&pdev->dev, pmx->nbanks, sizeof(*pmx->regs),
894 GFP_KERNEL);
895 if (!pmx->regs)
896 return -ENOMEM;
897
898 pmx->backup_regs = devm_kzalloc(&pdev->dev, backup_regs_size,
899 GFP_KERNEL);
900 if (!pmx->backup_regs)
901 return -ENOMEM;
902
903 for (i = 0; i < pmx->nbanks; i++) {
904 pmx->regs[i] = devm_platform_ioremap_resource(pdev, i);
905 if (IS_ERR(pmx->regs[i]))
906 return PTR_ERR(pmx->regs[i]);
907 }
908
909 pmx->pctl = devm_pinctrl_register(&pdev->dev, &pmx->desc, pmx);
910 if (IS_ERR(pmx->pctl)) {
911 dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
912 return PTR_ERR(pmx->pctl);
913 }
914
915 tegra_pinctrl_clear_parked_bits(pmx);
916
917 if (pmx->soc->ngpios > 0 && !tegra_pinctrl_gpio_node_has_range(pmx))
918 pinctrl_add_gpio_range(pmx->pctl, &pmx->gpio_range);
919
920 platform_set_drvdata(pdev, pmx);
921
922 dev_dbg(&pdev->dev, "Probed Tegra pinctrl driver\n");
923
924 return 0;
925 }
926