1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
4 *
5 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
6 *
7 * Thanks to the following companies for their support:
8 *
9 * - JMicron (hardware and technical support)
10 */
11
12 #include <linux/bitfield.h>
13 #include <linux/delay.h>
14 #include <linux/dmaengine.h>
15 #include <linux/ktime.h>
16 #include <linux/highmem.h>
17 #include <linux/io.h>
18 #include <linux/module.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/slab.h>
21 #include <linux/scatterlist.h>
22 #include <linux/sizes.h>
23 #include <linux/regulator/consumer.h>
24 #include <linux/pm_runtime.h>
25 #include <linux/of.h>
26
27 #include <linux/leds.h>
28
29 #include <linux/mmc/mmc.h>
30 #include <linux/mmc/host.h>
31 #include <linux/mmc/card.h>
32 #include <linux/mmc/sdio.h>
33 #include <linux/mmc/slot-gpio.h>
34
35 #include "sdhci.h"
36
37 #define DRIVER_NAME "sdhci"
38
39 #define DBG(f, x...) \
40 pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
41
42 #define SDHCI_DUMP(f, x...) \
43 pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
44
45 #define MAX_TUNING_LOOP 40
46
47 static unsigned int debug_quirks = 0;
48 static unsigned int debug_quirks2;
49
50 static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
51
52 static bool sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd);
53
sdhci_dumpregs(struct sdhci_host * host)54 void sdhci_dumpregs(struct sdhci_host *host)
55 {
56 SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");
57
58 SDHCI_DUMP("Sys addr: 0x%08x | Version: 0x%08x\n",
59 sdhci_readl(host, SDHCI_DMA_ADDRESS),
60 sdhci_readw(host, SDHCI_HOST_VERSION));
61 SDHCI_DUMP("Blk size: 0x%08x | Blk cnt: 0x%08x\n",
62 sdhci_readw(host, SDHCI_BLOCK_SIZE),
63 sdhci_readw(host, SDHCI_BLOCK_COUNT));
64 SDHCI_DUMP("Argument: 0x%08x | Trn mode: 0x%08x\n",
65 sdhci_readl(host, SDHCI_ARGUMENT),
66 sdhci_readw(host, SDHCI_TRANSFER_MODE));
67 SDHCI_DUMP("Present: 0x%08x | Host ctl: 0x%08x\n",
68 sdhci_readl(host, SDHCI_PRESENT_STATE),
69 sdhci_readb(host, SDHCI_HOST_CONTROL));
70 SDHCI_DUMP("Power: 0x%08x | Blk gap: 0x%08x\n",
71 sdhci_readb(host, SDHCI_POWER_CONTROL),
72 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
73 SDHCI_DUMP("Wake-up: 0x%08x | Clock: 0x%08x\n",
74 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
75 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
76 SDHCI_DUMP("Timeout: 0x%08x | Int stat: 0x%08x\n",
77 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
78 sdhci_readl(host, SDHCI_INT_STATUS));
79 SDHCI_DUMP("Int enab: 0x%08x | Sig enab: 0x%08x\n",
80 sdhci_readl(host, SDHCI_INT_ENABLE),
81 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
82 SDHCI_DUMP("ACmd stat: 0x%08x | Slot int: 0x%08x\n",
83 sdhci_readw(host, SDHCI_AUTO_CMD_STATUS),
84 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
85 SDHCI_DUMP("Caps: 0x%08x | Caps_1: 0x%08x\n",
86 sdhci_readl(host, SDHCI_CAPABILITIES),
87 sdhci_readl(host, SDHCI_CAPABILITIES_1));
88 SDHCI_DUMP("Cmd: 0x%08x | Max curr: 0x%08x\n",
89 sdhci_readw(host, SDHCI_COMMAND),
90 sdhci_readl(host, SDHCI_MAX_CURRENT));
91 SDHCI_DUMP("Resp[0]: 0x%08x | Resp[1]: 0x%08x\n",
92 sdhci_readl(host, SDHCI_RESPONSE),
93 sdhci_readl(host, SDHCI_RESPONSE + 4));
94 SDHCI_DUMP("Resp[2]: 0x%08x | Resp[3]: 0x%08x\n",
95 sdhci_readl(host, SDHCI_RESPONSE + 8),
96 sdhci_readl(host, SDHCI_RESPONSE + 12));
97 SDHCI_DUMP("Host ctl2: 0x%08x\n",
98 sdhci_readw(host, SDHCI_HOST_CONTROL2));
99
100 if (host->flags & SDHCI_USE_ADMA) {
101 if (host->flags & SDHCI_USE_64_BIT_DMA) {
102 SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
103 sdhci_readl(host, SDHCI_ADMA_ERROR),
104 sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
105 sdhci_readl(host, SDHCI_ADMA_ADDRESS));
106 } else {
107 SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
108 sdhci_readl(host, SDHCI_ADMA_ERROR),
109 sdhci_readl(host, SDHCI_ADMA_ADDRESS));
110 }
111 }
112
113 if (host->ops->dump_vendor_regs)
114 host->ops->dump_vendor_regs(host);
115
116 SDHCI_DUMP("============================================\n");
117 }
118 EXPORT_SYMBOL_GPL(sdhci_dumpregs);
119
120 /*****************************************************************************\
121 * *
122 * Low level functions *
123 * *
124 \*****************************************************************************/
125
sdhci_do_enable_v4_mode(struct sdhci_host * host)126 static void sdhci_do_enable_v4_mode(struct sdhci_host *host)
127 {
128 u16 ctrl2;
129
130 ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
131 if (ctrl2 & SDHCI_CTRL_V4_MODE)
132 return;
133
134 ctrl2 |= SDHCI_CTRL_V4_MODE;
135 sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
136 }
137
138 /*
139 * This can be called before sdhci_add_host() by Vendor's host controller
140 * driver to enable v4 mode if supported.
141 */
sdhci_enable_v4_mode(struct sdhci_host * host)142 void sdhci_enable_v4_mode(struct sdhci_host *host)
143 {
144 host->v4_mode = true;
145 sdhci_do_enable_v4_mode(host);
146 }
147 EXPORT_SYMBOL_GPL(sdhci_enable_v4_mode);
148
sdhci_data_line_cmd(struct mmc_command * cmd)149 static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
150 {
151 return cmd->data || cmd->flags & MMC_RSP_BUSY;
152 }
153
sdhci_set_card_detection(struct sdhci_host * host,bool enable)154 static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
155 {
156 u32 present;
157
158 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
159 !mmc_card_is_removable(host->mmc) || mmc_can_gpio_cd(host->mmc))
160 return;
161
162 if (enable) {
163 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
164 SDHCI_CARD_PRESENT;
165
166 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
167 SDHCI_INT_CARD_INSERT;
168 } else {
169 host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
170 }
171
172 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
173 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
174 }
175
sdhci_enable_card_detection(struct sdhci_host * host)176 static void sdhci_enable_card_detection(struct sdhci_host *host)
177 {
178 sdhci_set_card_detection(host, true);
179 }
180
sdhci_disable_card_detection(struct sdhci_host * host)181 static void sdhci_disable_card_detection(struct sdhci_host *host)
182 {
183 sdhci_set_card_detection(host, false);
184 }
185
sdhci_runtime_pm_bus_on(struct sdhci_host * host)186 static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
187 {
188 if (host->bus_on)
189 return;
190 host->bus_on = true;
191 pm_runtime_get_noresume(mmc_dev(host->mmc));
192 }
193
sdhci_runtime_pm_bus_off(struct sdhci_host * host)194 static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
195 {
196 if (!host->bus_on)
197 return;
198 host->bus_on = false;
199 pm_runtime_put_noidle(mmc_dev(host->mmc));
200 }
201
sdhci_reset(struct sdhci_host * host,u8 mask)202 void sdhci_reset(struct sdhci_host *host, u8 mask)
203 {
204 ktime_t timeout;
205
206 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
207
208 if (mask & SDHCI_RESET_ALL) {
209 host->clock = 0;
210 /* Reset-all turns off SD Bus Power */
211 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
212 sdhci_runtime_pm_bus_off(host);
213 }
214
215 /* Wait max 100 ms */
216 timeout = ktime_add_ms(ktime_get(), 100);
217
218 /* hw clears the bit when it's done */
219 while (1) {
220 bool timedout = ktime_after(ktime_get(), timeout);
221
222 if (!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask))
223 break;
224 if (timedout) {
225 pr_err("%s: Reset 0x%x never completed.\n",
226 mmc_hostname(host->mmc), (int)mask);
227 sdhci_err_stats_inc(host, CTRL_TIMEOUT);
228 sdhci_dumpregs(host);
229 return;
230 }
231 udelay(10);
232 }
233 }
234 EXPORT_SYMBOL_GPL(sdhci_reset);
235
sdhci_do_reset(struct sdhci_host * host,u8 mask)236 static bool sdhci_do_reset(struct sdhci_host *host, u8 mask)
237 {
238 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
239 struct mmc_host *mmc = host->mmc;
240
241 if (!mmc->ops->get_cd(mmc))
242 return false;
243 }
244
245 host->ops->reset(host, mask);
246
247 return true;
248 }
249
sdhci_reset_for_all(struct sdhci_host * host)250 static void sdhci_reset_for_all(struct sdhci_host *host)
251 {
252 if (sdhci_do_reset(host, SDHCI_RESET_ALL)) {
253 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
254 if (host->ops->enable_dma)
255 host->ops->enable_dma(host);
256 }
257 /* Resetting the controller clears many */
258 host->preset_enabled = false;
259 }
260 }
261
262 enum sdhci_reset_reason {
263 SDHCI_RESET_FOR_INIT,
264 SDHCI_RESET_FOR_REQUEST_ERROR,
265 SDHCI_RESET_FOR_REQUEST_ERROR_DATA_ONLY,
266 SDHCI_RESET_FOR_TUNING_ABORT,
267 SDHCI_RESET_FOR_CARD_REMOVED,
268 SDHCI_RESET_FOR_CQE_RECOVERY,
269 };
270
sdhci_reset_for_reason(struct sdhci_host * host,enum sdhci_reset_reason reason)271 static void sdhci_reset_for_reason(struct sdhci_host *host, enum sdhci_reset_reason reason)
272 {
273 if (host->quirks2 & SDHCI_QUIRK2_ISSUE_CMD_DAT_RESET_TOGETHER) {
274 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
275 return;
276 }
277
278 switch (reason) {
279 case SDHCI_RESET_FOR_INIT:
280 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
281 break;
282 case SDHCI_RESET_FOR_REQUEST_ERROR:
283 case SDHCI_RESET_FOR_TUNING_ABORT:
284 case SDHCI_RESET_FOR_CARD_REMOVED:
285 case SDHCI_RESET_FOR_CQE_RECOVERY:
286 sdhci_do_reset(host, SDHCI_RESET_CMD);
287 sdhci_do_reset(host, SDHCI_RESET_DATA);
288 break;
289 case SDHCI_RESET_FOR_REQUEST_ERROR_DATA_ONLY:
290 sdhci_do_reset(host, SDHCI_RESET_DATA);
291 break;
292 }
293 }
294
295 #define sdhci_reset_for(h, r) sdhci_reset_for_reason((h), SDHCI_RESET_FOR_##r)
296
sdhci_set_default_irqs(struct sdhci_host * host)297 static void sdhci_set_default_irqs(struct sdhci_host *host)
298 {
299 host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
300 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
301 SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
302 SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
303 SDHCI_INT_RESPONSE;
304
305 if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
306 host->tuning_mode == SDHCI_TUNING_MODE_3)
307 host->ier |= SDHCI_INT_RETUNE;
308
309 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
310 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
311 }
312
sdhci_config_dma(struct sdhci_host * host)313 static void sdhci_config_dma(struct sdhci_host *host)
314 {
315 u8 ctrl;
316 u16 ctrl2;
317
318 if (host->version < SDHCI_SPEC_200)
319 return;
320
321 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
322
323 /*
324 * Always adjust the DMA selection as some controllers
325 * (e.g. JMicron) can't do PIO properly when the selection
326 * is ADMA.
327 */
328 ctrl &= ~SDHCI_CTRL_DMA_MASK;
329 if (!(host->flags & SDHCI_REQ_USE_DMA))
330 goto out;
331
332 /* Note if DMA Select is zero then SDMA is selected */
333 if (host->flags & SDHCI_USE_ADMA)
334 ctrl |= SDHCI_CTRL_ADMA32;
335
336 if (host->flags & SDHCI_USE_64_BIT_DMA) {
337 /*
338 * If v4 mode, all supported DMA can be 64-bit addressing if
339 * controller supports 64-bit system address, otherwise only
340 * ADMA can support 64-bit addressing.
341 */
342 if (host->v4_mode) {
343 ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
344 ctrl2 |= SDHCI_CTRL_64BIT_ADDR;
345 sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
346 } else if (host->flags & SDHCI_USE_ADMA) {
347 /*
348 * Don't need to undo SDHCI_CTRL_ADMA32 in order to
349 * set SDHCI_CTRL_ADMA64.
350 */
351 ctrl |= SDHCI_CTRL_ADMA64;
352 }
353 }
354
355 out:
356 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
357 }
358
sdhci_init(struct sdhci_host * host,int soft)359 static void sdhci_init(struct sdhci_host *host, int soft)
360 {
361 struct mmc_host *mmc = host->mmc;
362 unsigned long flags;
363
364 if (soft)
365 sdhci_reset_for(host, INIT);
366 else
367 sdhci_reset_for_all(host);
368
369 if (host->v4_mode)
370 sdhci_do_enable_v4_mode(host);
371
372 spin_lock_irqsave(&host->lock, flags);
373 sdhci_set_default_irqs(host);
374 spin_unlock_irqrestore(&host->lock, flags);
375
376 host->cqe_on = false;
377
378 if (soft) {
379 /* force clock reconfiguration */
380 host->clock = 0;
381 host->reinit_uhs = true;
382 mmc->ops->set_ios(mmc, &mmc->ios);
383 }
384 }
385
sdhci_reinit(struct sdhci_host * host)386 static void sdhci_reinit(struct sdhci_host *host)
387 {
388 u32 cd = host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
389
390 sdhci_init(host, 0);
391 sdhci_enable_card_detection(host);
392
393 /*
394 * A change to the card detect bits indicates a change in present state,
395 * refer sdhci_set_card_detection(). A card detect interrupt might have
396 * been missed while the host controller was being reset, so trigger a
397 * rescan to check.
398 */
399 if (cd != (host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT)))
400 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
401 }
402
__sdhci_led_activate(struct sdhci_host * host)403 static void __sdhci_led_activate(struct sdhci_host *host)
404 {
405 u8 ctrl;
406
407 if (host->quirks & SDHCI_QUIRK_NO_LED)
408 return;
409
410 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
411 ctrl |= SDHCI_CTRL_LED;
412 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
413 }
414
__sdhci_led_deactivate(struct sdhci_host * host)415 static void __sdhci_led_deactivate(struct sdhci_host *host)
416 {
417 u8 ctrl;
418
419 if (host->quirks & SDHCI_QUIRK_NO_LED)
420 return;
421
422 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
423 ctrl &= ~SDHCI_CTRL_LED;
424 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
425 }
426
427 #if IS_REACHABLE(CONFIG_LEDS_CLASS)
sdhci_led_control(struct led_classdev * led,enum led_brightness brightness)428 static void sdhci_led_control(struct led_classdev *led,
429 enum led_brightness brightness)
430 {
431 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
432 unsigned long flags;
433
434 spin_lock_irqsave(&host->lock, flags);
435
436 if (host->runtime_suspended)
437 goto out;
438
439 if (brightness == LED_OFF)
440 __sdhci_led_deactivate(host);
441 else
442 __sdhci_led_activate(host);
443 out:
444 spin_unlock_irqrestore(&host->lock, flags);
445 }
446
sdhci_led_register(struct sdhci_host * host)447 static int sdhci_led_register(struct sdhci_host *host)
448 {
449 struct mmc_host *mmc = host->mmc;
450
451 if (host->quirks & SDHCI_QUIRK_NO_LED)
452 return 0;
453
454 snprintf(host->led_name, sizeof(host->led_name),
455 "%s::", mmc_hostname(mmc));
456
457 host->led.name = host->led_name;
458 host->led.brightness = LED_OFF;
459 host->led.default_trigger = mmc_hostname(mmc);
460 host->led.brightness_set = sdhci_led_control;
461
462 return led_classdev_register(mmc_dev(mmc), &host->led);
463 }
464
sdhci_led_unregister(struct sdhci_host * host)465 static void sdhci_led_unregister(struct sdhci_host *host)
466 {
467 if (host->quirks & SDHCI_QUIRK_NO_LED)
468 return;
469
470 led_classdev_unregister(&host->led);
471 }
472
sdhci_led_activate(struct sdhci_host * host)473 static inline void sdhci_led_activate(struct sdhci_host *host)
474 {
475 }
476
sdhci_led_deactivate(struct sdhci_host * host)477 static inline void sdhci_led_deactivate(struct sdhci_host *host)
478 {
479 }
480
481 #else
482
sdhci_led_register(struct sdhci_host * host)483 static inline int sdhci_led_register(struct sdhci_host *host)
484 {
485 return 0;
486 }
487
sdhci_led_unregister(struct sdhci_host * host)488 static inline void sdhci_led_unregister(struct sdhci_host *host)
489 {
490 }
491
sdhci_led_activate(struct sdhci_host * host)492 static inline void sdhci_led_activate(struct sdhci_host *host)
493 {
494 __sdhci_led_activate(host);
495 }
496
sdhci_led_deactivate(struct sdhci_host * host)497 static inline void sdhci_led_deactivate(struct sdhci_host *host)
498 {
499 __sdhci_led_deactivate(host);
500 }
501
502 #endif
503
sdhci_mod_timer(struct sdhci_host * host,struct mmc_request * mrq,unsigned long timeout)504 static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
505 unsigned long timeout)
506 {
507 if (sdhci_data_line_cmd(mrq->cmd))
508 mod_timer(&host->data_timer, timeout);
509 else
510 mod_timer(&host->timer, timeout);
511 }
512
sdhci_del_timer(struct sdhci_host * host,struct mmc_request * mrq)513 static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
514 {
515 if (sdhci_data_line_cmd(mrq->cmd))
516 del_timer(&host->data_timer);
517 else
518 del_timer(&host->timer);
519 }
520
sdhci_has_requests(struct sdhci_host * host)521 static inline bool sdhci_has_requests(struct sdhci_host *host)
522 {
523 return host->cmd || host->data_cmd;
524 }
525
526 /*****************************************************************************\
527 * *
528 * Core functions *
529 * *
530 \*****************************************************************************/
531
sdhci_read_block_pio(struct sdhci_host * host)532 static void sdhci_read_block_pio(struct sdhci_host *host)
533 {
534 size_t blksize, len, chunk;
535 u32 scratch;
536 u8 *buf;
537
538 DBG("PIO reading\n");
539
540 blksize = host->data->blksz;
541 chunk = 0;
542
543 while (blksize) {
544 BUG_ON(!sg_miter_next(&host->sg_miter));
545
546 len = min(host->sg_miter.length, blksize);
547
548 blksize -= len;
549 host->sg_miter.consumed = len;
550
551 buf = host->sg_miter.addr;
552
553 while (len) {
554 if (chunk == 0) {
555 scratch = sdhci_readl(host, SDHCI_BUFFER);
556 chunk = 4;
557 }
558
559 *buf = scratch & 0xFF;
560
561 buf++;
562 scratch >>= 8;
563 chunk--;
564 len--;
565 }
566 }
567
568 sg_miter_stop(&host->sg_miter);
569 }
570
sdhci_write_block_pio(struct sdhci_host * host)571 static void sdhci_write_block_pio(struct sdhci_host *host)
572 {
573 size_t blksize, len, chunk;
574 u32 scratch;
575 u8 *buf;
576
577 DBG("PIO writing\n");
578
579 blksize = host->data->blksz;
580 chunk = 0;
581 scratch = 0;
582
583 while (blksize) {
584 BUG_ON(!sg_miter_next(&host->sg_miter));
585
586 len = min(host->sg_miter.length, blksize);
587
588 blksize -= len;
589 host->sg_miter.consumed = len;
590
591 buf = host->sg_miter.addr;
592
593 while (len) {
594 scratch |= (u32)*buf << (chunk * 8);
595
596 buf++;
597 chunk++;
598 len--;
599
600 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
601 sdhci_writel(host, scratch, SDHCI_BUFFER);
602 chunk = 0;
603 scratch = 0;
604 }
605 }
606 }
607
608 sg_miter_stop(&host->sg_miter);
609 }
610
sdhci_transfer_pio(struct sdhci_host * host)611 static void sdhci_transfer_pio(struct sdhci_host *host)
612 {
613 u32 mask;
614
615 if (host->blocks == 0)
616 return;
617
618 if (host->data->flags & MMC_DATA_READ)
619 mask = SDHCI_DATA_AVAILABLE;
620 else
621 mask = SDHCI_SPACE_AVAILABLE;
622
623 /*
624 * Some controllers (JMicron JMB38x) mess up the buffer bits
625 * for transfers < 4 bytes. As long as it is just one block,
626 * we can ignore the bits.
627 */
628 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
629 (host->data->blocks == 1))
630 mask = ~0;
631
632 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
633 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
634 udelay(100);
635
636 if (host->data->flags & MMC_DATA_READ)
637 sdhci_read_block_pio(host);
638 else
639 sdhci_write_block_pio(host);
640
641 host->blocks--;
642 if (host->blocks == 0)
643 break;
644 }
645
646 DBG("PIO transfer complete.\n");
647 }
648
sdhci_pre_dma_transfer(struct sdhci_host * host,struct mmc_data * data,int cookie)649 static int sdhci_pre_dma_transfer(struct sdhci_host *host,
650 struct mmc_data *data, int cookie)
651 {
652 int sg_count;
653
654 /*
655 * If the data buffers are already mapped, return the previous
656 * dma_map_sg() result.
657 */
658 if (data->host_cookie == COOKIE_PRE_MAPPED)
659 return data->sg_count;
660
661 /* Bounce write requests to the bounce buffer */
662 if (host->bounce_buffer) {
663 unsigned int length = data->blksz * data->blocks;
664
665 if (length > host->bounce_buffer_size) {
666 pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
667 mmc_hostname(host->mmc), length,
668 host->bounce_buffer_size);
669 return -EIO;
670 }
671 if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
672 /* Copy the data to the bounce buffer */
673 if (host->ops->copy_to_bounce_buffer) {
674 host->ops->copy_to_bounce_buffer(host,
675 data, length);
676 } else {
677 sg_copy_to_buffer(data->sg, data->sg_len,
678 host->bounce_buffer, length);
679 }
680 }
681 /* Switch ownership to the DMA */
682 dma_sync_single_for_device(mmc_dev(host->mmc),
683 host->bounce_addr,
684 host->bounce_buffer_size,
685 mmc_get_dma_dir(data));
686 /* Just a dummy value */
687 sg_count = 1;
688 } else {
689 /* Just access the data directly from memory */
690 sg_count = dma_map_sg(mmc_dev(host->mmc),
691 data->sg, data->sg_len,
692 mmc_get_dma_dir(data));
693 }
694
695 if (sg_count == 0)
696 return -ENOSPC;
697
698 data->sg_count = sg_count;
699 data->host_cookie = cookie;
700
701 return sg_count;
702 }
703
sdhci_kmap_atomic(struct scatterlist * sg)704 static char *sdhci_kmap_atomic(struct scatterlist *sg)
705 {
706 return kmap_local_page(sg_page(sg)) + sg->offset;
707 }
708
sdhci_kunmap_atomic(void * buffer)709 static void sdhci_kunmap_atomic(void *buffer)
710 {
711 kunmap_local(buffer);
712 }
713
sdhci_adma_write_desc(struct sdhci_host * host,void ** desc,dma_addr_t addr,int len,unsigned int cmd)714 void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
715 dma_addr_t addr, int len, unsigned int cmd)
716 {
717 struct sdhci_adma2_64_desc *dma_desc = *desc;
718
719 /* 32-bit and 64-bit descriptors have these members in same position */
720 dma_desc->cmd = cpu_to_le16(cmd);
721 dma_desc->len = cpu_to_le16(len);
722 dma_desc->addr_lo = cpu_to_le32(lower_32_bits(addr));
723
724 if (host->flags & SDHCI_USE_64_BIT_DMA)
725 dma_desc->addr_hi = cpu_to_le32(upper_32_bits(addr));
726
727 *desc += host->desc_sz;
728 }
729 EXPORT_SYMBOL_GPL(sdhci_adma_write_desc);
730
__sdhci_adma_write_desc(struct sdhci_host * host,void ** desc,dma_addr_t addr,int len,unsigned int cmd)731 static inline void __sdhci_adma_write_desc(struct sdhci_host *host,
732 void **desc, dma_addr_t addr,
733 int len, unsigned int cmd)
734 {
735 if (host->ops->adma_write_desc)
736 host->ops->adma_write_desc(host, desc, addr, len, cmd);
737 else
738 sdhci_adma_write_desc(host, desc, addr, len, cmd);
739 }
740
sdhci_adma_mark_end(void * desc)741 static void sdhci_adma_mark_end(void *desc)
742 {
743 struct sdhci_adma2_64_desc *dma_desc = desc;
744
745 /* 32-bit and 64-bit descriptors have 'cmd' in same position */
746 dma_desc->cmd |= cpu_to_le16(ADMA2_END);
747 }
748
sdhci_adma_table_pre(struct sdhci_host * host,struct mmc_data * data,int sg_count)749 static void sdhci_adma_table_pre(struct sdhci_host *host,
750 struct mmc_data *data, int sg_count)
751 {
752 struct scatterlist *sg;
753 dma_addr_t addr, align_addr;
754 void *desc, *align;
755 char *buffer;
756 int len, offset, i;
757
758 /*
759 * The spec does not specify endianness of descriptor table.
760 * We currently guess that it is LE.
761 */
762
763 host->sg_count = sg_count;
764
765 desc = host->adma_table;
766 align = host->align_buffer;
767
768 align_addr = host->align_addr;
769
770 for_each_sg(data->sg, sg, host->sg_count, i) {
771 addr = sg_dma_address(sg);
772 len = sg_dma_len(sg);
773
774 /*
775 * The SDHCI specification states that ADMA addresses must
776 * be 32-bit aligned. If they aren't, then we use a bounce
777 * buffer for the (up to three) bytes that screw up the
778 * alignment.
779 */
780 offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
781 SDHCI_ADMA2_MASK;
782 if (offset) {
783 if (data->flags & MMC_DATA_WRITE) {
784 buffer = sdhci_kmap_atomic(sg);
785 memcpy(align, buffer, offset);
786 sdhci_kunmap_atomic(buffer);
787 }
788
789 /* tran, valid */
790 __sdhci_adma_write_desc(host, &desc, align_addr,
791 offset, ADMA2_TRAN_VALID);
792
793 BUG_ON(offset > 65536);
794
795 align += SDHCI_ADMA2_ALIGN;
796 align_addr += SDHCI_ADMA2_ALIGN;
797
798 addr += offset;
799 len -= offset;
800 }
801
802 /*
803 * The block layer forces a minimum segment size of PAGE_SIZE,
804 * so 'len' can be too big here if PAGE_SIZE >= 64KiB. Write
805 * multiple descriptors, noting that the ADMA table is sized
806 * for 4KiB chunks anyway, so it will be big enough.
807 */
808 while (len > host->max_adma) {
809 int n = 32 * 1024; /* 32KiB*/
810
811 __sdhci_adma_write_desc(host, &desc, addr, n, ADMA2_TRAN_VALID);
812 addr += n;
813 len -= n;
814 }
815
816 /* tran, valid */
817 if (len)
818 __sdhci_adma_write_desc(host, &desc, addr, len,
819 ADMA2_TRAN_VALID);
820
821 /*
822 * If this triggers then we have a calculation bug
823 * somewhere. :/
824 */
825 WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
826 }
827
828 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
829 /* Mark the last descriptor as the terminating descriptor */
830 if (desc != host->adma_table) {
831 desc -= host->desc_sz;
832 sdhci_adma_mark_end(desc);
833 }
834 } else {
835 /* Add a terminating entry - nop, end, valid */
836 __sdhci_adma_write_desc(host, &desc, 0, 0, ADMA2_NOP_END_VALID);
837 }
838 }
839
sdhci_adma_table_post(struct sdhci_host * host,struct mmc_data * data)840 static void sdhci_adma_table_post(struct sdhci_host *host,
841 struct mmc_data *data)
842 {
843 struct scatterlist *sg;
844 int i, size;
845 void *align;
846 char *buffer;
847
848 if (data->flags & MMC_DATA_READ) {
849 bool has_unaligned = false;
850
851 /* Do a quick scan of the SG list for any unaligned mappings */
852 for_each_sg(data->sg, sg, host->sg_count, i)
853 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
854 has_unaligned = true;
855 break;
856 }
857
858 if (has_unaligned) {
859 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
860 data->sg_len, DMA_FROM_DEVICE);
861
862 align = host->align_buffer;
863
864 for_each_sg(data->sg, sg, host->sg_count, i) {
865 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
866 size = SDHCI_ADMA2_ALIGN -
867 (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
868
869 buffer = sdhci_kmap_atomic(sg);
870 memcpy(buffer, align, size);
871 sdhci_kunmap_atomic(buffer);
872
873 align += SDHCI_ADMA2_ALIGN;
874 }
875 }
876 }
877 }
878 }
879
sdhci_set_adma_addr(struct sdhci_host * host,dma_addr_t addr)880 static void sdhci_set_adma_addr(struct sdhci_host *host, dma_addr_t addr)
881 {
882 sdhci_writel(host, lower_32_bits(addr), SDHCI_ADMA_ADDRESS);
883 if (host->flags & SDHCI_USE_64_BIT_DMA)
884 sdhci_writel(host, upper_32_bits(addr), SDHCI_ADMA_ADDRESS_HI);
885 }
886
sdhci_sdma_address(struct sdhci_host * host)887 static dma_addr_t sdhci_sdma_address(struct sdhci_host *host)
888 {
889 if (host->bounce_buffer)
890 return host->bounce_addr;
891 else
892 return sg_dma_address(host->data->sg);
893 }
894
sdhci_set_sdma_addr(struct sdhci_host * host,dma_addr_t addr)895 static void sdhci_set_sdma_addr(struct sdhci_host *host, dma_addr_t addr)
896 {
897 if (host->v4_mode)
898 sdhci_set_adma_addr(host, addr);
899 else
900 sdhci_writel(host, addr, SDHCI_DMA_ADDRESS);
901 }
902
sdhci_target_timeout(struct sdhci_host * host,struct mmc_command * cmd,struct mmc_data * data)903 static unsigned int sdhci_target_timeout(struct sdhci_host *host,
904 struct mmc_command *cmd,
905 struct mmc_data *data)
906 {
907 unsigned int target_timeout;
908
909 /* timeout in us */
910 if (!data) {
911 target_timeout = cmd->busy_timeout * 1000;
912 } else {
913 target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
914 if (host->clock && data->timeout_clks) {
915 unsigned long long val;
916
917 /*
918 * data->timeout_clks is in units of clock cycles.
919 * host->clock is in Hz. target_timeout is in us.
920 * Hence, us = 1000000 * cycles / Hz. Round up.
921 */
922 val = 1000000ULL * data->timeout_clks;
923 if (do_div(val, host->clock))
924 target_timeout++;
925 target_timeout += val;
926 }
927 }
928
929 return target_timeout;
930 }
931
sdhci_calc_sw_timeout(struct sdhci_host * host,struct mmc_command * cmd)932 static void sdhci_calc_sw_timeout(struct sdhci_host *host,
933 struct mmc_command *cmd)
934 {
935 struct mmc_data *data = cmd->data;
936 struct mmc_host *mmc = host->mmc;
937 struct mmc_ios *ios = &mmc->ios;
938 unsigned char bus_width = 1 << ios->bus_width;
939 unsigned int blksz;
940 unsigned int freq;
941 u64 target_timeout;
942 u64 transfer_time;
943
944 target_timeout = sdhci_target_timeout(host, cmd, data);
945 target_timeout *= NSEC_PER_USEC;
946
947 if (data) {
948 blksz = data->blksz;
949 freq = mmc->actual_clock ? : host->clock;
950 transfer_time = (u64)blksz * NSEC_PER_SEC * (8 / bus_width);
951 do_div(transfer_time, freq);
952 /* multiply by '2' to account for any unknowns */
953 transfer_time = transfer_time * 2;
954 /* calculate timeout for the entire data */
955 host->data_timeout = data->blocks * target_timeout +
956 transfer_time;
957 } else {
958 host->data_timeout = target_timeout;
959 }
960
961 if (host->data_timeout)
962 host->data_timeout += MMC_CMD_TRANSFER_TIME;
963 }
964
sdhci_calc_timeout(struct sdhci_host * host,struct mmc_command * cmd,bool * too_big)965 static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
966 bool *too_big)
967 {
968 u8 count;
969 struct mmc_data *data;
970 unsigned target_timeout, current_timeout;
971
972 *too_big = false;
973
974 /*
975 * If the host controller provides us with an incorrect timeout
976 * value, just skip the check and use the maximum. The hardware may take
977 * longer to time out, but that's much better than having a too-short
978 * timeout value.
979 */
980 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
981 return host->max_timeout_count;
982
983 /* Unspecified command, assume max */
984 if (cmd == NULL)
985 return host->max_timeout_count;
986
987 data = cmd->data;
988 /* Unspecified timeout, assume max */
989 if (!data && !cmd->busy_timeout)
990 return host->max_timeout_count;
991
992 /* timeout in us */
993 target_timeout = sdhci_target_timeout(host, cmd, data);
994
995 /*
996 * Figure out needed cycles.
997 * We do this in steps in order to fit inside a 32 bit int.
998 * The first step is the minimum timeout, which will have a
999 * minimum resolution of 6 bits:
1000 * (1) 2^13*1000 > 2^22,
1001 * (2) host->timeout_clk < 2^16
1002 * =>
1003 * (1) / (2) > 2^6
1004 */
1005 count = 0;
1006 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
1007 while (current_timeout < target_timeout) {
1008 count++;
1009 current_timeout <<= 1;
1010 if (count > host->max_timeout_count) {
1011 if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
1012 DBG("Too large timeout 0x%x requested for CMD%d!\n",
1013 count, cmd->opcode);
1014 count = host->max_timeout_count;
1015 *too_big = true;
1016 break;
1017 }
1018 }
1019
1020 return count;
1021 }
1022
sdhci_set_transfer_irqs(struct sdhci_host * host)1023 static void sdhci_set_transfer_irqs(struct sdhci_host *host)
1024 {
1025 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
1026 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
1027
1028 if (host->flags & SDHCI_REQ_USE_DMA)
1029 host->ier = (host->ier & ~pio_irqs) | dma_irqs;
1030 else
1031 host->ier = (host->ier & ~dma_irqs) | pio_irqs;
1032
1033 if (host->flags & (SDHCI_AUTO_CMD23 | SDHCI_AUTO_CMD12))
1034 host->ier |= SDHCI_INT_AUTO_CMD_ERR;
1035 else
1036 host->ier &= ~SDHCI_INT_AUTO_CMD_ERR;
1037
1038 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1039 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1040 }
1041
sdhci_set_data_timeout_irq(struct sdhci_host * host,bool enable)1042 void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
1043 {
1044 if (enable)
1045 host->ier |= SDHCI_INT_DATA_TIMEOUT;
1046 else
1047 host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
1048 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1049 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1050 }
1051 EXPORT_SYMBOL_GPL(sdhci_set_data_timeout_irq);
1052
__sdhci_set_timeout(struct sdhci_host * host,struct mmc_command * cmd)1053 void __sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1054 {
1055 bool too_big = false;
1056 u8 count = sdhci_calc_timeout(host, cmd, &too_big);
1057
1058 if (too_big &&
1059 host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
1060 sdhci_calc_sw_timeout(host, cmd);
1061 sdhci_set_data_timeout_irq(host, false);
1062 } else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
1063 sdhci_set_data_timeout_irq(host, true);
1064 }
1065
1066 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
1067 }
1068 EXPORT_SYMBOL_GPL(__sdhci_set_timeout);
1069
sdhci_set_timeout(struct sdhci_host * host,struct mmc_command * cmd)1070 static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1071 {
1072 if (host->ops->set_timeout)
1073 host->ops->set_timeout(host, cmd);
1074 else
1075 __sdhci_set_timeout(host, cmd);
1076 }
1077
sdhci_initialize_data(struct sdhci_host * host,struct mmc_data * data)1078 static void sdhci_initialize_data(struct sdhci_host *host,
1079 struct mmc_data *data)
1080 {
1081 WARN_ON(host->data);
1082
1083 /* Sanity checks */
1084 BUG_ON(data->blksz * data->blocks > 524288);
1085 BUG_ON(data->blksz > host->mmc->max_blk_size);
1086 BUG_ON(data->blocks > 65535);
1087
1088 host->data = data;
1089 host->data_early = 0;
1090 host->data->bytes_xfered = 0;
1091 }
1092
sdhci_set_block_info(struct sdhci_host * host,struct mmc_data * data)1093 static inline void sdhci_set_block_info(struct sdhci_host *host,
1094 struct mmc_data *data)
1095 {
1096 /* Set the DMA boundary value and block size */
1097 sdhci_writew(host,
1098 SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
1099 SDHCI_BLOCK_SIZE);
1100 /*
1101 * For Version 4.10 onwards, if v4 mode is enabled, 32-bit Block Count
1102 * can be supported, in that case 16-bit block count register must be 0.
1103 */
1104 if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
1105 (host->quirks2 & SDHCI_QUIRK2_USE_32BIT_BLK_CNT)) {
1106 if (sdhci_readw(host, SDHCI_BLOCK_COUNT))
1107 sdhci_writew(host, 0, SDHCI_BLOCK_COUNT);
1108 sdhci_writew(host, data->blocks, SDHCI_32BIT_BLK_CNT);
1109 } else {
1110 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
1111 }
1112 }
1113
sdhci_prepare_data(struct sdhci_host * host,struct mmc_command * cmd)1114 static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
1115 {
1116 struct mmc_data *data = cmd->data;
1117
1118 sdhci_initialize_data(host, data);
1119
1120 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1121 struct scatterlist *sg;
1122 unsigned int length_mask, offset_mask;
1123 int i;
1124
1125 host->flags |= SDHCI_REQ_USE_DMA;
1126
1127 /*
1128 * FIXME: This doesn't account for merging when mapping the
1129 * scatterlist.
1130 *
1131 * The assumption here being that alignment and lengths are
1132 * the same after DMA mapping to device address space.
1133 */
1134 length_mask = 0;
1135 offset_mask = 0;
1136 if (host->flags & SDHCI_USE_ADMA) {
1137 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
1138 length_mask = 3;
1139 /*
1140 * As we use up to 3 byte chunks to work
1141 * around alignment problems, we need to
1142 * check the offset as well.
1143 */
1144 offset_mask = 3;
1145 }
1146 } else {
1147 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
1148 length_mask = 3;
1149 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
1150 offset_mask = 3;
1151 }
1152
1153 if (unlikely(length_mask | offset_mask)) {
1154 for_each_sg(data->sg, sg, data->sg_len, i) {
1155 if (sg->length & length_mask) {
1156 DBG("Reverting to PIO because of transfer size (%d)\n",
1157 sg->length);
1158 host->flags &= ~SDHCI_REQ_USE_DMA;
1159 break;
1160 }
1161 if (sg->offset & offset_mask) {
1162 DBG("Reverting to PIO because of bad alignment\n");
1163 host->flags &= ~SDHCI_REQ_USE_DMA;
1164 break;
1165 }
1166 }
1167 }
1168 }
1169
1170 sdhci_config_dma(host);
1171
1172 if (host->flags & SDHCI_REQ_USE_DMA) {
1173 int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1174
1175 if (sg_cnt <= 0) {
1176 /*
1177 * This only happens when someone fed
1178 * us an invalid request.
1179 */
1180 WARN_ON(1);
1181 host->flags &= ~SDHCI_REQ_USE_DMA;
1182 } else if (host->flags & SDHCI_USE_ADMA) {
1183 sdhci_adma_table_pre(host, data, sg_cnt);
1184 sdhci_set_adma_addr(host, host->adma_addr);
1185 } else {
1186 WARN_ON(sg_cnt != 1);
1187 sdhci_set_sdma_addr(host, sdhci_sdma_address(host));
1188 }
1189 }
1190
1191 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1192 int flags;
1193
1194 flags = SG_MITER_ATOMIC;
1195 if (host->data->flags & MMC_DATA_READ)
1196 flags |= SG_MITER_TO_SG;
1197 else
1198 flags |= SG_MITER_FROM_SG;
1199 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1200 host->blocks = data->blocks;
1201 }
1202
1203 sdhci_set_transfer_irqs(host);
1204
1205 sdhci_set_block_info(host, data);
1206 }
1207
1208 #if IS_ENABLED(CONFIG_MMC_SDHCI_EXTERNAL_DMA)
1209
sdhci_external_dma_init(struct sdhci_host * host)1210 static int sdhci_external_dma_init(struct sdhci_host *host)
1211 {
1212 int ret = 0;
1213 struct mmc_host *mmc = host->mmc;
1214
1215 host->tx_chan = dma_request_chan(mmc_dev(mmc), "tx");
1216 if (IS_ERR(host->tx_chan)) {
1217 ret = PTR_ERR(host->tx_chan);
1218 if (ret != -EPROBE_DEFER)
1219 pr_warn("Failed to request TX DMA channel.\n");
1220 host->tx_chan = NULL;
1221 return ret;
1222 }
1223
1224 host->rx_chan = dma_request_chan(mmc_dev(mmc), "rx");
1225 if (IS_ERR(host->rx_chan)) {
1226 if (host->tx_chan) {
1227 dma_release_channel(host->tx_chan);
1228 host->tx_chan = NULL;
1229 }
1230
1231 ret = PTR_ERR(host->rx_chan);
1232 if (ret != -EPROBE_DEFER)
1233 pr_warn("Failed to request RX DMA channel.\n");
1234 host->rx_chan = NULL;
1235 }
1236
1237 return ret;
1238 }
1239
sdhci_external_dma_channel(struct sdhci_host * host,struct mmc_data * data)1240 static struct dma_chan *sdhci_external_dma_channel(struct sdhci_host *host,
1241 struct mmc_data *data)
1242 {
1243 return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
1244 }
1245
sdhci_external_dma_setup(struct sdhci_host * host,struct mmc_command * cmd)1246 static int sdhci_external_dma_setup(struct sdhci_host *host,
1247 struct mmc_command *cmd)
1248 {
1249 int ret, i;
1250 enum dma_transfer_direction dir;
1251 struct dma_async_tx_descriptor *desc;
1252 struct mmc_data *data = cmd->data;
1253 struct dma_chan *chan;
1254 struct dma_slave_config cfg;
1255 dma_cookie_t cookie;
1256 int sg_cnt;
1257
1258 if (!host->mapbase)
1259 return -EINVAL;
1260
1261 memset(&cfg, 0, sizeof(cfg));
1262 cfg.src_addr = host->mapbase + SDHCI_BUFFER;
1263 cfg.dst_addr = host->mapbase + SDHCI_BUFFER;
1264 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1265 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1266 cfg.src_maxburst = data->blksz / 4;
1267 cfg.dst_maxburst = data->blksz / 4;
1268
1269 /* Sanity check: all the SG entries must be aligned by block size. */
1270 for (i = 0; i < data->sg_len; i++) {
1271 if ((data->sg + i)->length % data->blksz)
1272 return -EINVAL;
1273 }
1274
1275 chan = sdhci_external_dma_channel(host, data);
1276
1277 ret = dmaengine_slave_config(chan, &cfg);
1278 if (ret)
1279 return ret;
1280
1281 sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1282 if (sg_cnt <= 0)
1283 return -EINVAL;
1284
1285 dir = data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM;
1286 desc = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len, dir,
1287 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1288 if (!desc)
1289 return -EINVAL;
1290
1291 desc->callback = NULL;
1292 desc->callback_param = NULL;
1293
1294 cookie = dmaengine_submit(desc);
1295 if (dma_submit_error(cookie))
1296 ret = cookie;
1297
1298 return ret;
1299 }
1300
sdhci_external_dma_release(struct sdhci_host * host)1301 static void sdhci_external_dma_release(struct sdhci_host *host)
1302 {
1303 if (host->tx_chan) {
1304 dma_release_channel(host->tx_chan);
1305 host->tx_chan = NULL;
1306 }
1307
1308 if (host->rx_chan) {
1309 dma_release_channel(host->rx_chan);
1310 host->rx_chan = NULL;
1311 }
1312
1313 sdhci_switch_external_dma(host, false);
1314 }
1315
__sdhci_external_dma_prepare_data(struct sdhci_host * host,struct mmc_command * cmd)1316 static void __sdhci_external_dma_prepare_data(struct sdhci_host *host,
1317 struct mmc_command *cmd)
1318 {
1319 struct mmc_data *data = cmd->data;
1320
1321 sdhci_initialize_data(host, data);
1322
1323 host->flags |= SDHCI_REQ_USE_DMA;
1324 sdhci_set_transfer_irqs(host);
1325
1326 sdhci_set_block_info(host, data);
1327 }
1328
sdhci_external_dma_prepare_data(struct sdhci_host * host,struct mmc_command * cmd)1329 static void sdhci_external_dma_prepare_data(struct sdhci_host *host,
1330 struct mmc_command *cmd)
1331 {
1332 if (!sdhci_external_dma_setup(host, cmd)) {
1333 __sdhci_external_dma_prepare_data(host, cmd);
1334 } else {
1335 sdhci_external_dma_release(host);
1336 pr_err("%s: Cannot use external DMA, switch to the DMA/PIO which standard SDHCI provides.\n",
1337 mmc_hostname(host->mmc));
1338 sdhci_prepare_data(host, cmd);
1339 }
1340 }
1341
sdhci_external_dma_pre_transfer(struct sdhci_host * host,struct mmc_command * cmd)1342 static void sdhci_external_dma_pre_transfer(struct sdhci_host *host,
1343 struct mmc_command *cmd)
1344 {
1345 struct dma_chan *chan;
1346
1347 if (!cmd->data)
1348 return;
1349
1350 chan = sdhci_external_dma_channel(host, cmd->data);
1351 if (chan)
1352 dma_async_issue_pending(chan);
1353 }
1354
1355 #else
1356
sdhci_external_dma_init(struct sdhci_host * host)1357 static inline int sdhci_external_dma_init(struct sdhci_host *host)
1358 {
1359 return -EOPNOTSUPP;
1360 }
1361
sdhci_external_dma_release(struct sdhci_host * host)1362 static inline void sdhci_external_dma_release(struct sdhci_host *host)
1363 {
1364 }
1365
sdhci_external_dma_prepare_data(struct sdhci_host * host,struct mmc_command * cmd)1366 static inline void sdhci_external_dma_prepare_data(struct sdhci_host *host,
1367 struct mmc_command *cmd)
1368 {
1369 /* This should never happen */
1370 WARN_ON_ONCE(1);
1371 }
1372
sdhci_external_dma_pre_transfer(struct sdhci_host * host,struct mmc_command * cmd)1373 static inline void sdhci_external_dma_pre_transfer(struct sdhci_host *host,
1374 struct mmc_command *cmd)
1375 {
1376 }
1377
sdhci_external_dma_channel(struct sdhci_host * host,struct mmc_data * data)1378 static inline struct dma_chan *sdhci_external_dma_channel(struct sdhci_host *host,
1379 struct mmc_data *data)
1380 {
1381 return NULL;
1382 }
1383
1384 #endif
1385
sdhci_switch_external_dma(struct sdhci_host * host,bool en)1386 void sdhci_switch_external_dma(struct sdhci_host *host, bool en)
1387 {
1388 host->use_external_dma = en;
1389 }
1390 EXPORT_SYMBOL_GPL(sdhci_switch_external_dma);
1391
sdhci_auto_cmd12(struct sdhci_host * host,struct mmc_request * mrq)1392 static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
1393 struct mmc_request *mrq)
1394 {
1395 return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
1396 !mrq->cap_cmd_during_tfr;
1397 }
1398
sdhci_auto_cmd23(struct sdhci_host * host,struct mmc_request * mrq)1399 static inline bool sdhci_auto_cmd23(struct sdhci_host *host,
1400 struct mmc_request *mrq)
1401 {
1402 return mrq->sbc && (host->flags & SDHCI_AUTO_CMD23);
1403 }
1404
sdhci_manual_cmd23(struct sdhci_host * host,struct mmc_request * mrq)1405 static inline bool sdhci_manual_cmd23(struct sdhci_host *host,
1406 struct mmc_request *mrq)
1407 {
1408 return mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23);
1409 }
1410
sdhci_auto_cmd_select(struct sdhci_host * host,struct mmc_command * cmd,u16 * mode)1411 static inline void sdhci_auto_cmd_select(struct sdhci_host *host,
1412 struct mmc_command *cmd,
1413 u16 *mode)
1414 {
1415 bool use_cmd12 = sdhci_auto_cmd12(host, cmd->mrq) &&
1416 (cmd->opcode != SD_IO_RW_EXTENDED);
1417 bool use_cmd23 = sdhci_auto_cmd23(host, cmd->mrq);
1418 u16 ctrl2;
1419
1420 /*
1421 * In case of Version 4.10 or later, use of 'Auto CMD Auto
1422 * Select' is recommended rather than use of 'Auto CMD12
1423 * Enable' or 'Auto CMD23 Enable'. We require Version 4 Mode
1424 * here because some controllers (e.g sdhci-of-dwmshc) expect it.
1425 */
1426 if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
1427 (use_cmd12 || use_cmd23)) {
1428 *mode |= SDHCI_TRNS_AUTO_SEL;
1429
1430 ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1431 if (use_cmd23)
1432 ctrl2 |= SDHCI_CMD23_ENABLE;
1433 else
1434 ctrl2 &= ~SDHCI_CMD23_ENABLE;
1435 sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
1436
1437 return;
1438 }
1439
1440 /*
1441 * If we are sending CMD23, CMD12 never gets sent
1442 * on successful completion (so no Auto-CMD12).
1443 */
1444 if (use_cmd12)
1445 *mode |= SDHCI_TRNS_AUTO_CMD12;
1446 else if (use_cmd23)
1447 *mode |= SDHCI_TRNS_AUTO_CMD23;
1448 }
1449
sdhci_set_transfer_mode(struct sdhci_host * host,struct mmc_command * cmd)1450 static void sdhci_set_transfer_mode(struct sdhci_host *host,
1451 struct mmc_command *cmd)
1452 {
1453 u16 mode = 0;
1454 struct mmc_data *data = cmd->data;
1455
1456 if (data == NULL) {
1457 if (host->quirks2 &
1458 SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
1459 /* must not clear SDHCI_TRANSFER_MODE when tuning */
1460 if (!mmc_op_tuning(cmd->opcode))
1461 sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1462 } else {
1463 /* clear Auto CMD settings for no data CMDs */
1464 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
1465 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1466 SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1467 }
1468 return;
1469 }
1470
1471 WARN_ON(!host->data);
1472
1473 if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
1474 mode = SDHCI_TRNS_BLK_CNT_EN;
1475
1476 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1477 mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1478 sdhci_auto_cmd_select(host, cmd, &mode);
1479 if (sdhci_auto_cmd23(host, cmd->mrq))
1480 sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1481 }
1482
1483 if (data->flags & MMC_DATA_READ)
1484 mode |= SDHCI_TRNS_READ;
1485 if (host->flags & SDHCI_REQ_USE_DMA)
1486 mode |= SDHCI_TRNS_DMA;
1487
1488 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1489 }
1490
sdhci_needs_reset(struct sdhci_host * host,struct mmc_request * mrq)1491 static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
1492 {
1493 return (!(host->flags & SDHCI_DEVICE_DEAD) &&
1494 ((mrq->cmd && mrq->cmd->error) ||
1495 (mrq->sbc && mrq->sbc->error) ||
1496 (mrq->data && mrq->data->stop && mrq->data->stop->error) ||
1497 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
1498 }
1499
sdhci_set_mrq_done(struct sdhci_host * host,struct mmc_request * mrq)1500 static void sdhci_set_mrq_done(struct sdhci_host *host, struct mmc_request *mrq)
1501 {
1502 int i;
1503
1504 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
1505 if (host->mrqs_done[i] == mrq) {
1506 WARN_ON(1);
1507 return;
1508 }
1509 }
1510
1511 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
1512 if (!host->mrqs_done[i]) {
1513 host->mrqs_done[i] = mrq;
1514 break;
1515 }
1516 }
1517
1518 WARN_ON(i >= SDHCI_MAX_MRQS);
1519 }
1520
__sdhci_finish_mrq(struct sdhci_host * host,struct mmc_request * mrq)1521 static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
1522 {
1523 if (host->cmd && host->cmd->mrq == mrq)
1524 host->cmd = NULL;
1525
1526 if (host->data_cmd && host->data_cmd->mrq == mrq)
1527 host->data_cmd = NULL;
1528
1529 if (host->deferred_cmd && host->deferred_cmd->mrq == mrq)
1530 host->deferred_cmd = NULL;
1531
1532 if (host->data && host->data->mrq == mrq)
1533 host->data = NULL;
1534
1535 if (sdhci_needs_reset(host, mrq))
1536 host->pending_reset = true;
1537
1538 sdhci_set_mrq_done(host, mrq);
1539
1540 sdhci_del_timer(host, mrq);
1541
1542 if (!sdhci_has_requests(host))
1543 sdhci_led_deactivate(host);
1544 }
1545
sdhci_finish_mrq(struct sdhci_host * host,struct mmc_request * mrq)1546 static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
1547 {
1548 __sdhci_finish_mrq(host, mrq);
1549
1550 queue_work(host->complete_wq, &host->complete_work);
1551 }
1552
__sdhci_finish_data(struct sdhci_host * host,bool sw_data_timeout)1553 static void __sdhci_finish_data(struct sdhci_host *host, bool sw_data_timeout)
1554 {
1555 struct mmc_command *data_cmd = host->data_cmd;
1556 struct mmc_data *data = host->data;
1557
1558 host->data = NULL;
1559 host->data_cmd = NULL;
1560
1561 /*
1562 * The controller needs a reset of internal state machines upon error
1563 * conditions.
1564 */
1565 if (data->error) {
1566 if (!host->cmd || host->cmd == data_cmd)
1567 sdhci_reset_for(host, REQUEST_ERROR);
1568 else
1569 sdhci_reset_for(host, REQUEST_ERROR_DATA_ONLY);
1570 }
1571
1572 if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
1573 (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
1574 sdhci_adma_table_post(host, data);
1575
1576 /*
1577 * The specification states that the block count register must
1578 * be updated, but it does not specify at what point in the
1579 * data flow. That makes the register entirely useless to read
1580 * back so we have to assume that nothing made it to the card
1581 * in the event of an error.
1582 */
1583 if (data->error)
1584 data->bytes_xfered = 0;
1585 else
1586 data->bytes_xfered = data->blksz * data->blocks;
1587
1588 /*
1589 * Need to send CMD12 if -
1590 * a) open-ended multiblock transfer not using auto CMD12 (no CMD23)
1591 * b) error in multiblock transfer
1592 */
1593 if (data->stop &&
1594 ((!data->mrq->sbc && !sdhci_auto_cmd12(host, data->mrq)) ||
1595 data->error)) {
1596 /*
1597 * 'cap_cmd_during_tfr' request must not use the command line
1598 * after mmc_command_done() has been called. It is upper layer's
1599 * responsibility to send the stop command if required.
1600 */
1601 if (data->mrq->cap_cmd_during_tfr) {
1602 __sdhci_finish_mrq(host, data->mrq);
1603 } else {
1604 /* Avoid triggering warning in sdhci_send_command() */
1605 host->cmd = NULL;
1606 if (!sdhci_send_command(host, data->stop)) {
1607 if (sw_data_timeout) {
1608 /*
1609 * This is anyway a sw data timeout, so
1610 * give up now.
1611 */
1612 data->stop->error = -EIO;
1613 __sdhci_finish_mrq(host, data->mrq);
1614 } else {
1615 WARN_ON(host->deferred_cmd);
1616 host->deferred_cmd = data->stop;
1617 }
1618 }
1619 }
1620 } else {
1621 __sdhci_finish_mrq(host, data->mrq);
1622 }
1623 }
1624
sdhci_finish_data(struct sdhci_host * host)1625 static void sdhci_finish_data(struct sdhci_host *host)
1626 {
1627 __sdhci_finish_data(host, false);
1628 }
1629
sdhci_send_command(struct sdhci_host * host,struct mmc_command * cmd)1630 static bool sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1631 {
1632 int flags;
1633 u32 mask;
1634 unsigned long timeout;
1635
1636 WARN_ON(host->cmd);
1637
1638 /* Initially, a command has no error */
1639 cmd->error = 0;
1640
1641 if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
1642 cmd->opcode == MMC_STOP_TRANSMISSION)
1643 cmd->flags |= MMC_RSP_BUSY;
1644
1645 mask = SDHCI_CMD_INHIBIT;
1646 if (sdhci_data_line_cmd(cmd))
1647 mask |= SDHCI_DATA_INHIBIT;
1648
1649 /* We shouldn't wait for data inihibit for stop commands, even
1650 though they might use busy signaling */
1651 if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1652 mask &= ~SDHCI_DATA_INHIBIT;
1653
1654 if (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask)
1655 return false;
1656
1657 host->cmd = cmd;
1658 host->data_timeout = 0;
1659 if (sdhci_data_line_cmd(cmd)) {
1660 WARN_ON(host->data_cmd);
1661 host->data_cmd = cmd;
1662 sdhci_set_timeout(host, cmd);
1663 }
1664
1665 if (cmd->data) {
1666 if (host->use_external_dma)
1667 sdhci_external_dma_prepare_data(host, cmd);
1668 else
1669 sdhci_prepare_data(host, cmd);
1670 }
1671
1672 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1673
1674 sdhci_set_transfer_mode(host, cmd);
1675
1676 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1677 WARN_ONCE(1, "Unsupported response type!\n");
1678 /*
1679 * This does not happen in practice because 136-bit response
1680 * commands never have busy waiting, so rather than complicate
1681 * the error path, just remove busy waiting and continue.
1682 */
1683 cmd->flags &= ~MMC_RSP_BUSY;
1684 }
1685
1686 if (!(cmd->flags & MMC_RSP_PRESENT))
1687 flags = SDHCI_CMD_RESP_NONE;
1688 else if (cmd->flags & MMC_RSP_136)
1689 flags = SDHCI_CMD_RESP_LONG;
1690 else if (cmd->flags & MMC_RSP_BUSY)
1691 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1692 else
1693 flags = SDHCI_CMD_RESP_SHORT;
1694
1695 if (cmd->flags & MMC_RSP_CRC)
1696 flags |= SDHCI_CMD_CRC;
1697 if (cmd->flags & MMC_RSP_OPCODE)
1698 flags |= SDHCI_CMD_INDEX;
1699
1700 /* CMD19 is special in that the Data Present Select should be set */
1701 if (cmd->data || mmc_op_tuning(cmd->opcode))
1702 flags |= SDHCI_CMD_DATA;
1703
1704 timeout = jiffies;
1705 if (host->data_timeout)
1706 timeout += nsecs_to_jiffies(host->data_timeout);
1707 else if (!cmd->data && cmd->busy_timeout > 9000)
1708 timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1709 else
1710 timeout += 10 * HZ;
1711 sdhci_mod_timer(host, cmd->mrq, timeout);
1712
1713 if (host->use_external_dma)
1714 sdhci_external_dma_pre_transfer(host, cmd);
1715
1716 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1717
1718 return true;
1719 }
1720
sdhci_present_error(struct sdhci_host * host,struct mmc_command * cmd,bool present)1721 static bool sdhci_present_error(struct sdhci_host *host,
1722 struct mmc_command *cmd, bool present)
1723 {
1724 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1725 cmd->error = -ENOMEDIUM;
1726 return true;
1727 }
1728
1729 return false;
1730 }
1731
sdhci_send_command_retry(struct sdhci_host * host,struct mmc_command * cmd,unsigned long flags)1732 static bool sdhci_send_command_retry(struct sdhci_host *host,
1733 struct mmc_command *cmd,
1734 unsigned long flags)
1735 __releases(host->lock)
1736 __acquires(host->lock)
1737 {
1738 struct mmc_command *deferred_cmd = host->deferred_cmd;
1739 int timeout = 10; /* Approx. 10 ms */
1740 bool present;
1741
1742 while (!sdhci_send_command(host, cmd)) {
1743 if (!timeout--) {
1744 pr_err("%s: Controller never released inhibit bit(s).\n",
1745 mmc_hostname(host->mmc));
1746 sdhci_err_stats_inc(host, CTRL_TIMEOUT);
1747 sdhci_dumpregs(host);
1748 cmd->error = -EIO;
1749 return false;
1750 }
1751
1752 spin_unlock_irqrestore(&host->lock, flags);
1753
1754 usleep_range(1000, 1250);
1755
1756 present = host->mmc->ops->get_cd(host->mmc);
1757
1758 spin_lock_irqsave(&host->lock, flags);
1759
1760 /* A deferred command might disappear, handle that */
1761 if (cmd == deferred_cmd && cmd != host->deferred_cmd)
1762 return true;
1763
1764 if (sdhci_present_error(host, cmd, present))
1765 return false;
1766 }
1767
1768 if (cmd == host->deferred_cmd)
1769 host->deferred_cmd = NULL;
1770
1771 return true;
1772 }
1773
sdhci_read_rsp_136(struct sdhci_host * host,struct mmc_command * cmd)1774 static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
1775 {
1776 int i, reg;
1777
1778 for (i = 0; i < 4; i++) {
1779 reg = SDHCI_RESPONSE + (3 - i) * 4;
1780 cmd->resp[i] = sdhci_readl(host, reg);
1781 }
1782
1783 if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
1784 return;
1785
1786 /* CRC is stripped so we need to do some shifting */
1787 for (i = 0; i < 4; i++) {
1788 cmd->resp[i] <<= 8;
1789 if (i != 3)
1790 cmd->resp[i] |= cmd->resp[i + 1] >> 24;
1791 }
1792 }
1793
sdhci_finish_command(struct sdhci_host * host)1794 static void sdhci_finish_command(struct sdhci_host *host)
1795 {
1796 struct mmc_command *cmd = host->cmd;
1797
1798 host->cmd = NULL;
1799
1800 if (cmd->flags & MMC_RSP_PRESENT) {
1801 if (cmd->flags & MMC_RSP_136) {
1802 sdhci_read_rsp_136(host, cmd);
1803 } else {
1804 cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1805 }
1806 }
1807
1808 if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
1809 mmc_command_done(host->mmc, cmd->mrq);
1810
1811 /*
1812 * The host can send and interrupt when the busy state has
1813 * ended, allowing us to wait without wasting CPU cycles.
1814 * The busy signal uses DAT0 so this is similar to waiting
1815 * for data to complete.
1816 *
1817 * Note: The 1.0 specification is a bit ambiguous about this
1818 * feature so there might be some problems with older
1819 * controllers.
1820 */
1821 if (cmd->flags & MMC_RSP_BUSY) {
1822 if (cmd->data) {
1823 DBG("Cannot wait for busy signal when also doing a data transfer");
1824 } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1825 cmd == host->data_cmd) {
1826 /* Command complete before busy is ended */
1827 return;
1828 }
1829 }
1830
1831 /* Finished CMD23, now send actual command. */
1832 if (cmd == cmd->mrq->sbc) {
1833 if (!sdhci_send_command(host, cmd->mrq->cmd)) {
1834 WARN_ON(host->deferred_cmd);
1835 host->deferred_cmd = cmd->mrq->cmd;
1836 }
1837 } else {
1838
1839 /* Processed actual command. */
1840 if (host->data && host->data_early)
1841 sdhci_finish_data(host);
1842
1843 if (!cmd->data)
1844 __sdhci_finish_mrq(host, cmd->mrq);
1845 }
1846 }
1847
sdhci_get_preset_value(struct sdhci_host * host)1848 static u16 sdhci_get_preset_value(struct sdhci_host *host)
1849 {
1850 u16 preset = 0;
1851
1852 switch (host->timing) {
1853 case MMC_TIMING_MMC_HS:
1854 case MMC_TIMING_SD_HS:
1855 preset = sdhci_readw(host, SDHCI_PRESET_FOR_HIGH_SPEED);
1856 break;
1857 case MMC_TIMING_UHS_SDR12:
1858 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1859 break;
1860 case MMC_TIMING_UHS_SDR25:
1861 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1862 break;
1863 case MMC_TIMING_UHS_SDR50:
1864 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1865 break;
1866 case MMC_TIMING_UHS_SDR104:
1867 case MMC_TIMING_MMC_HS200:
1868 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1869 break;
1870 case MMC_TIMING_UHS_DDR50:
1871 case MMC_TIMING_MMC_DDR52:
1872 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1873 break;
1874 case MMC_TIMING_MMC_HS400:
1875 preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1876 break;
1877 default:
1878 pr_warn("%s: Invalid UHS-I mode selected\n",
1879 mmc_hostname(host->mmc));
1880 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1881 break;
1882 }
1883 return preset;
1884 }
1885
sdhci_calc_clk(struct sdhci_host * host,unsigned int clock,unsigned int * actual_clock)1886 u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
1887 unsigned int *actual_clock)
1888 {
1889 int div = 0; /* Initialized for compiler warning */
1890 int real_div = div, clk_mul = 1;
1891 u16 clk = 0;
1892 bool switch_base_clk = false;
1893
1894 if (host->version >= SDHCI_SPEC_300) {
1895 if (host->preset_enabled) {
1896 u16 pre_val;
1897
1898 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1899 pre_val = sdhci_get_preset_value(host);
1900 div = FIELD_GET(SDHCI_PRESET_SDCLK_FREQ_MASK, pre_val);
1901 if (host->clk_mul &&
1902 (pre_val & SDHCI_PRESET_CLKGEN_SEL)) {
1903 clk = SDHCI_PROG_CLOCK_MODE;
1904 real_div = div + 1;
1905 clk_mul = host->clk_mul;
1906 } else {
1907 real_div = max_t(int, 1, div << 1);
1908 }
1909 goto clock_set;
1910 }
1911
1912 /*
1913 * Check if the Host Controller supports Programmable Clock
1914 * Mode.
1915 */
1916 if (host->clk_mul) {
1917 for (div = 1; div <= 1024; div++) {
1918 if ((host->max_clk * host->clk_mul / div)
1919 <= clock)
1920 break;
1921 }
1922 if ((host->max_clk * host->clk_mul / div) <= clock) {
1923 /*
1924 * Set Programmable Clock Mode in the Clock
1925 * Control register.
1926 */
1927 clk = SDHCI_PROG_CLOCK_MODE;
1928 real_div = div;
1929 clk_mul = host->clk_mul;
1930 div--;
1931 } else {
1932 /*
1933 * Divisor can be too small to reach clock
1934 * speed requirement. Then use the base clock.
1935 */
1936 switch_base_clk = true;
1937 }
1938 }
1939
1940 if (!host->clk_mul || switch_base_clk) {
1941 /* Version 3.00 divisors must be a multiple of 2. */
1942 if (host->max_clk <= clock)
1943 div = 1;
1944 else {
1945 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1946 div += 2) {
1947 if ((host->max_clk / div) <= clock)
1948 break;
1949 }
1950 }
1951 real_div = div;
1952 div >>= 1;
1953 if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1954 && !div && host->max_clk <= 25000000)
1955 div = 1;
1956 }
1957 } else {
1958 /* Version 2.00 divisors must be a power of 2. */
1959 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1960 if ((host->max_clk / div) <= clock)
1961 break;
1962 }
1963 real_div = div;
1964 div >>= 1;
1965 }
1966
1967 clock_set:
1968 if (real_div)
1969 *actual_clock = (host->max_clk * clk_mul) / real_div;
1970 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1971 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1972 << SDHCI_DIVIDER_HI_SHIFT;
1973
1974 return clk;
1975 }
1976 EXPORT_SYMBOL_GPL(sdhci_calc_clk);
1977
sdhci_enable_clk(struct sdhci_host * host,u16 clk)1978 void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1979 {
1980 ktime_t timeout;
1981
1982 clk |= SDHCI_CLOCK_INT_EN;
1983 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1984
1985 /* Wait max 150 ms */
1986 timeout = ktime_add_ms(ktime_get(), 150);
1987 while (1) {
1988 bool timedout = ktime_after(ktime_get(), timeout);
1989
1990 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1991 if (clk & SDHCI_CLOCK_INT_STABLE)
1992 break;
1993 if (timedout) {
1994 pr_err("%s: Internal clock never stabilised.\n",
1995 mmc_hostname(host->mmc));
1996 sdhci_err_stats_inc(host, CTRL_TIMEOUT);
1997 sdhci_dumpregs(host);
1998 return;
1999 }
2000 udelay(10);
2001 }
2002
2003 if (host->version >= SDHCI_SPEC_410 && host->v4_mode) {
2004 clk |= SDHCI_CLOCK_PLL_EN;
2005 clk &= ~SDHCI_CLOCK_INT_STABLE;
2006 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
2007
2008 /* Wait max 150 ms */
2009 timeout = ktime_add_ms(ktime_get(), 150);
2010 while (1) {
2011 bool timedout = ktime_after(ktime_get(), timeout);
2012
2013 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
2014 if (clk & SDHCI_CLOCK_INT_STABLE)
2015 break;
2016 if (timedout) {
2017 pr_err("%s: PLL clock never stabilised.\n",
2018 mmc_hostname(host->mmc));
2019 sdhci_err_stats_inc(host, CTRL_TIMEOUT);
2020 sdhci_dumpregs(host);
2021 return;
2022 }
2023 udelay(10);
2024 }
2025 }
2026
2027 clk |= SDHCI_CLOCK_CARD_EN;
2028 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
2029 }
2030 EXPORT_SYMBOL_GPL(sdhci_enable_clk);
2031
sdhci_set_clock(struct sdhci_host * host,unsigned int clock)2032 void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
2033 {
2034 u16 clk;
2035
2036 host->mmc->actual_clock = 0;
2037
2038 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
2039 if (clk & SDHCI_CLOCK_CARD_EN)
2040 sdhci_writew(host, clk & ~SDHCI_CLOCK_CARD_EN,
2041 SDHCI_CLOCK_CONTROL);
2042
2043 if (clock == 0) {
2044 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
2045 return;
2046 }
2047
2048 clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
2049 sdhci_enable_clk(host, clk);
2050 }
2051 EXPORT_SYMBOL_GPL(sdhci_set_clock);
2052
sdhci_set_power_reg(struct sdhci_host * host,unsigned char mode,unsigned short vdd)2053 static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
2054 unsigned short vdd)
2055 {
2056 struct mmc_host *mmc = host->mmc;
2057
2058 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
2059
2060 if (mode != MMC_POWER_OFF)
2061 sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
2062 else
2063 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2064 }
2065
sdhci_set_power_noreg(struct sdhci_host * host,unsigned char mode,unsigned short vdd)2066 void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
2067 unsigned short vdd)
2068 {
2069 u8 pwr = 0;
2070
2071 if (mode != MMC_POWER_OFF) {
2072 switch (1 << vdd) {
2073 case MMC_VDD_165_195:
2074 /*
2075 * Without a regulator, SDHCI does not support 2.0v
2076 * so we only get here if the driver deliberately
2077 * added the 2.0v range to ocr_avail. Map it to 1.8v
2078 * for the purpose of turning on the power.
2079 */
2080 case MMC_VDD_20_21:
2081 pwr = SDHCI_POWER_180;
2082 break;
2083 case MMC_VDD_29_30:
2084 case MMC_VDD_30_31:
2085 pwr = SDHCI_POWER_300;
2086 break;
2087 case MMC_VDD_32_33:
2088 case MMC_VDD_33_34:
2089 /*
2090 * 3.4 ~ 3.6V are valid only for those platforms where it's
2091 * known that the voltage range is supported by hardware.
2092 */
2093 case MMC_VDD_34_35:
2094 case MMC_VDD_35_36:
2095 pwr = SDHCI_POWER_330;
2096 break;
2097 default:
2098 WARN(1, "%s: Invalid vdd %#x\n",
2099 mmc_hostname(host->mmc), vdd);
2100 break;
2101 }
2102 }
2103
2104 if (host->pwr == pwr)
2105 return;
2106
2107 host->pwr = pwr;
2108
2109 if (pwr == 0) {
2110 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2111 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
2112 sdhci_runtime_pm_bus_off(host);
2113 } else {
2114 /*
2115 * Spec says that we should clear the power reg before setting
2116 * a new value. Some controllers don't seem to like this though.
2117 */
2118 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
2119 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2120
2121 /*
2122 * At least the Marvell CaFe chip gets confused if we set the
2123 * voltage and set turn on power at the same time, so set the
2124 * voltage first.
2125 */
2126 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
2127 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
2128
2129 pwr |= SDHCI_POWER_ON;
2130
2131 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
2132
2133 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
2134 sdhci_runtime_pm_bus_on(host);
2135
2136 /*
2137 * Some controllers need an extra 10ms delay of 10ms before
2138 * they can apply clock after applying power
2139 */
2140 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
2141 mdelay(10);
2142 }
2143 }
2144 EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
2145
sdhci_set_power(struct sdhci_host * host,unsigned char mode,unsigned short vdd)2146 void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
2147 unsigned short vdd)
2148 {
2149 if (IS_ERR(host->mmc->supply.vmmc))
2150 sdhci_set_power_noreg(host, mode, vdd);
2151 else
2152 sdhci_set_power_reg(host, mode, vdd);
2153 }
2154 EXPORT_SYMBOL_GPL(sdhci_set_power);
2155
2156 /*
2157 * Some controllers need to configure a valid bus voltage on their power
2158 * register regardless of whether an external regulator is taking care of power
2159 * supply. This helper function takes care of it if set as the controller's
2160 * sdhci_ops.set_power callback.
2161 */
sdhci_set_power_and_bus_voltage(struct sdhci_host * host,unsigned char mode,unsigned short vdd)2162 void sdhci_set_power_and_bus_voltage(struct sdhci_host *host,
2163 unsigned char mode,
2164 unsigned short vdd)
2165 {
2166 if (!IS_ERR(host->mmc->supply.vmmc)) {
2167 struct mmc_host *mmc = host->mmc;
2168
2169 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
2170 }
2171 sdhci_set_power_noreg(host, mode, vdd);
2172 }
2173 EXPORT_SYMBOL_GPL(sdhci_set_power_and_bus_voltage);
2174
2175 /*****************************************************************************\
2176 * *
2177 * MMC callbacks *
2178 * *
2179 \*****************************************************************************/
2180
sdhci_request(struct mmc_host * mmc,struct mmc_request * mrq)2181 void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
2182 {
2183 struct sdhci_host *host = mmc_priv(mmc);
2184 struct mmc_command *cmd;
2185 unsigned long flags;
2186 bool present;
2187
2188 /* Firstly check card presence */
2189 present = mmc->ops->get_cd(mmc);
2190
2191 spin_lock_irqsave(&host->lock, flags);
2192
2193 sdhci_led_activate(host);
2194
2195 if (sdhci_present_error(host, mrq->cmd, present))
2196 goto out_finish;
2197
2198 cmd = sdhci_manual_cmd23(host, mrq) ? mrq->sbc : mrq->cmd;
2199
2200 if (!sdhci_send_command_retry(host, cmd, flags))
2201 goto out_finish;
2202
2203 spin_unlock_irqrestore(&host->lock, flags);
2204
2205 return;
2206
2207 out_finish:
2208 sdhci_finish_mrq(host, mrq);
2209 spin_unlock_irqrestore(&host->lock, flags);
2210 }
2211 EXPORT_SYMBOL_GPL(sdhci_request);
2212
sdhci_request_atomic(struct mmc_host * mmc,struct mmc_request * mrq)2213 int sdhci_request_atomic(struct mmc_host *mmc, struct mmc_request *mrq)
2214 {
2215 struct sdhci_host *host = mmc_priv(mmc);
2216 struct mmc_command *cmd;
2217 unsigned long flags;
2218 int ret = 0;
2219
2220 spin_lock_irqsave(&host->lock, flags);
2221
2222 if (sdhci_present_error(host, mrq->cmd, true)) {
2223 sdhci_finish_mrq(host, mrq);
2224 goto out_finish;
2225 }
2226
2227 cmd = sdhci_manual_cmd23(host, mrq) ? mrq->sbc : mrq->cmd;
2228
2229 /*
2230 * The HSQ may send a command in interrupt context without polling
2231 * the busy signaling, which means we should return BUSY if controller
2232 * has not released inhibit bits to allow HSQ trying to send request
2233 * again in non-atomic context. So we should not finish this request
2234 * here.
2235 */
2236 if (!sdhci_send_command(host, cmd))
2237 ret = -EBUSY;
2238 else
2239 sdhci_led_activate(host);
2240
2241 out_finish:
2242 spin_unlock_irqrestore(&host->lock, flags);
2243 return ret;
2244 }
2245 EXPORT_SYMBOL_GPL(sdhci_request_atomic);
2246
sdhci_set_bus_width(struct sdhci_host * host,int width)2247 void sdhci_set_bus_width(struct sdhci_host *host, int width)
2248 {
2249 u8 ctrl;
2250
2251 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
2252 if (width == MMC_BUS_WIDTH_8) {
2253 ctrl &= ~SDHCI_CTRL_4BITBUS;
2254 ctrl |= SDHCI_CTRL_8BITBUS;
2255 } else {
2256 if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
2257 ctrl &= ~SDHCI_CTRL_8BITBUS;
2258 if (width == MMC_BUS_WIDTH_4)
2259 ctrl |= SDHCI_CTRL_4BITBUS;
2260 else
2261 ctrl &= ~SDHCI_CTRL_4BITBUS;
2262 }
2263 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2264 }
2265 EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
2266
sdhci_set_uhs_signaling(struct sdhci_host * host,unsigned timing)2267 void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
2268 {
2269 u16 ctrl_2;
2270
2271 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2272 /* Select Bus Speed Mode for host */
2273 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
2274 if ((timing == MMC_TIMING_MMC_HS200) ||
2275 (timing == MMC_TIMING_UHS_SDR104))
2276 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
2277 else if (timing == MMC_TIMING_UHS_SDR12)
2278 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
2279 else if (timing == MMC_TIMING_UHS_SDR25)
2280 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
2281 else if (timing == MMC_TIMING_UHS_SDR50)
2282 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
2283 else if ((timing == MMC_TIMING_UHS_DDR50) ||
2284 (timing == MMC_TIMING_MMC_DDR52))
2285 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
2286 else if (timing == MMC_TIMING_MMC_HS400)
2287 ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
2288 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
2289 }
2290 EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
2291
sdhci_timing_has_preset(unsigned char timing)2292 static bool sdhci_timing_has_preset(unsigned char timing)
2293 {
2294 switch (timing) {
2295 case MMC_TIMING_UHS_SDR12:
2296 case MMC_TIMING_UHS_SDR25:
2297 case MMC_TIMING_UHS_SDR50:
2298 case MMC_TIMING_UHS_SDR104:
2299 case MMC_TIMING_UHS_DDR50:
2300 case MMC_TIMING_MMC_DDR52:
2301 return true;
2302 }
2303 return false;
2304 }
2305
sdhci_preset_needed(struct sdhci_host * host,unsigned char timing)2306 static bool sdhci_preset_needed(struct sdhci_host *host, unsigned char timing)
2307 {
2308 return !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
2309 sdhci_timing_has_preset(timing);
2310 }
2311
sdhci_presetable_values_change(struct sdhci_host * host,struct mmc_ios * ios)2312 static bool sdhci_presetable_values_change(struct sdhci_host *host, struct mmc_ios *ios)
2313 {
2314 /*
2315 * Preset Values are: Driver Strength, Clock Generator and SDCLK/RCLK
2316 * Frequency. Check if preset values need to be enabled, or the Driver
2317 * Strength needs updating. Note, clock changes are handled separately.
2318 */
2319 return !host->preset_enabled &&
2320 (sdhci_preset_needed(host, ios->timing) || host->drv_type != ios->drv_type);
2321 }
2322
sdhci_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)2323 void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
2324 {
2325 struct sdhci_host *host = mmc_priv(mmc);
2326 bool reinit_uhs = host->reinit_uhs;
2327 bool turning_on_clk = false;
2328 u8 ctrl;
2329
2330 host->reinit_uhs = false;
2331
2332 if (ios->power_mode == MMC_POWER_UNDEFINED)
2333 return;
2334
2335 if (host->flags & SDHCI_DEVICE_DEAD) {
2336 if (!IS_ERR(mmc->supply.vmmc) &&
2337 ios->power_mode == MMC_POWER_OFF)
2338 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
2339 return;
2340 }
2341
2342 /*
2343 * Reset the chip on each power off.
2344 * Should clear out any weird states.
2345 */
2346 if (ios->power_mode == MMC_POWER_OFF) {
2347 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
2348 sdhci_reinit(host);
2349 }
2350
2351 if (host->version >= SDHCI_SPEC_300 &&
2352 (ios->power_mode == MMC_POWER_UP) &&
2353 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
2354 sdhci_enable_preset_value(host, false);
2355
2356 if (!ios->clock || ios->clock != host->clock) {
2357 turning_on_clk = ios->clock && !host->clock;
2358
2359 host->ops->set_clock(host, ios->clock);
2360 host->clock = ios->clock;
2361
2362 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
2363 host->clock) {
2364 host->timeout_clk = mmc->actual_clock ?
2365 mmc->actual_clock / 1000 :
2366 host->clock / 1000;
2367 mmc->max_busy_timeout =
2368 host->ops->get_max_timeout_count ?
2369 host->ops->get_max_timeout_count(host) :
2370 1 << 27;
2371 mmc->max_busy_timeout /= host->timeout_clk;
2372 }
2373 }
2374
2375 if (host->ops->set_power)
2376 host->ops->set_power(host, ios->power_mode, ios->vdd);
2377 else
2378 sdhci_set_power(host, ios->power_mode, ios->vdd);
2379
2380 if (host->ops->platform_send_init_74_clocks)
2381 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
2382
2383 host->ops->set_bus_width(host, ios->bus_width);
2384
2385 /*
2386 * Special case to avoid multiple clock changes during voltage
2387 * switching.
2388 */
2389 if (!reinit_uhs &&
2390 turning_on_clk &&
2391 host->timing == ios->timing &&
2392 host->version >= SDHCI_SPEC_300 &&
2393 !sdhci_presetable_values_change(host, ios))
2394 return;
2395
2396 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
2397
2398 if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
2399 if (ios->timing == MMC_TIMING_SD_HS ||
2400 ios->timing == MMC_TIMING_MMC_HS ||
2401 ios->timing == MMC_TIMING_MMC_HS400 ||
2402 ios->timing == MMC_TIMING_MMC_HS200 ||
2403 ios->timing == MMC_TIMING_MMC_DDR52 ||
2404 ios->timing == MMC_TIMING_UHS_SDR50 ||
2405 ios->timing == MMC_TIMING_UHS_SDR104 ||
2406 ios->timing == MMC_TIMING_UHS_DDR50 ||
2407 ios->timing == MMC_TIMING_UHS_SDR25)
2408 ctrl |= SDHCI_CTRL_HISPD;
2409 else
2410 ctrl &= ~SDHCI_CTRL_HISPD;
2411 }
2412
2413 if (host->version >= SDHCI_SPEC_300) {
2414 u16 clk, ctrl_2;
2415
2416 /*
2417 * According to SDHCI Spec v3.00, if the Preset Value
2418 * Enable in the Host Control 2 register is set, we
2419 * need to reset SD Clock Enable before changing High
2420 * Speed Enable to avoid generating clock glitches.
2421 */
2422 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
2423 if (clk & SDHCI_CLOCK_CARD_EN) {
2424 clk &= ~SDHCI_CLOCK_CARD_EN;
2425 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
2426 }
2427
2428 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2429
2430 if (!host->preset_enabled) {
2431 /*
2432 * We only need to set Driver Strength if the
2433 * preset value enable is not set.
2434 */
2435 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2436 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
2437 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
2438 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
2439 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
2440 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
2441 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
2442 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
2443 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
2444 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
2445 else {
2446 pr_warn("%s: invalid driver type, default to driver type B\n",
2447 mmc_hostname(mmc));
2448 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
2449 }
2450
2451 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
2452 host->drv_type = ios->drv_type;
2453 }
2454
2455 host->ops->set_uhs_signaling(host, ios->timing);
2456 host->timing = ios->timing;
2457
2458 if (sdhci_preset_needed(host, ios->timing)) {
2459 u16 preset;
2460
2461 sdhci_enable_preset_value(host, true);
2462 preset = sdhci_get_preset_value(host);
2463 ios->drv_type = FIELD_GET(SDHCI_PRESET_DRV_MASK,
2464 preset);
2465 host->drv_type = ios->drv_type;
2466 }
2467
2468 /* Re-enable SD Clock */
2469 host->ops->set_clock(host, host->clock);
2470 } else
2471 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2472 }
2473 EXPORT_SYMBOL_GPL(sdhci_set_ios);
2474
sdhci_get_cd(struct mmc_host * mmc)2475 static int sdhci_get_cd(struct mmc_host *mmc)
2476 {
2477 struct sdhci_host *host = mmc_priv(mmc);
2478 int gpio_cd = mmc_gpio_get_cd(mmc);
2479
2480 if (host->flags & SDHCI_DEVICE_DEAD)
2481 return 0;
2482
2483 /* If nonremovable, assume that the card is always present. */
2484 if (!mmc_card_is_removable(mmc))
2485 return 1;
2486
2487 /*
2488 * Try slot gpio detect, if defined it take precedence
2489 * over build in controller functionality
2490 */
2491 if (gpio_cd >= 0)
2492 return !!gpio_cd;
2493
2494 /* If polling, assume that the card is always present. */
2495 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2496 return 1;
2497
2498 /* Host native card detect */
2499 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
2500 }
2501
sdhci_get_cd_nogpio(struct mmc_host * mmc)2502 int sdhci_get_cd_nogpio(struct mmc_host *mmc)
2503 {
2504 struct sdhci_host *host = mmc_priv(mmc);
2505 unsigned long flags;
2506 int ret = 0;
2507
2508 spin_lock_irqsave(&host->lock, flags);
2509
2510 if (host->flags & SDHCI_DEVICE_DEAD)
2511 goto out;
2512
2513 ret = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
2514 out:
2515 spin_unlock_irqrestore(&host->lock, flags);
2516
2517 return ret;
2518 }
2519 EXPORT_SYMBOL_GPL(sdhci_get_cd_nogpio);
2520
sdhci_check_ro(struct sdhci_host * host)2521 static int sdhci_check_ro(struct sdhci_host *host)
2522 {
2523 bool allow_invert = false;
2524 int is_readonly;
2525
2526 if (host->flags & SDHCI_DEVICE_DEAD) {
2527 is_readonly = 0;
2528 } else if (host->ops->get_ro) {
2529 is_readonly = host->ops->get_ro(host);
2530 } else if (mmc_can_gpio_ro(host->mmc)) {
2531 is_readonly = mmc_gpio_get_ro(host->mmc);
2532 /* Do not invert twice */
2533 allow_invert = !(host->mmc->caps2 & MMC_CAP2_RO_ACTIVE_HIGH);
2534 } else {
2535 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
2536 & SDHCI_WRITE_PROTECT);
2537 allow_invert = true;
2538 }
2539
2540 if (is_readonly >= 0 &&
2541 allow_invert &&
2542 (host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT))
2543 is_readonly = !is_readonly;
2544
2545 return is_readonly;
2546 }
2547
2548 #define SAMPLE_COUNT 5
2549
sdhci_get_ro(struct mmc_host * mmc)2550 static int sdhci_get_ro(struct mmc_host *mmc)
2551 {
2552 struct sdhci_host *host = mmc_priv(mmc);
2553 int i, ro_count;
2554
2555 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
2556 return sdhci_check_ro(host);
2557
2558 ro_count = 0;
2559 for (i = 0; i < SAMPLE_COUNT; i++) {
2560 if (sdhci_check_ro(host)) {
2561 if (++ro_count > SAMPLE_COUNT / 2)
2562 return 1;
2563 }
2564 msleep(30);
2565 }
2566 return 0;
2567 }
2568
sdhci_hw_reset(struct mmc_host * mmc)2569 static void sdhci_hw_reset(struct mmc_host *mmc)
2570 {
2571 struct sdhci_host *host = mmc_priv(mmc);
2572
2573 if (host->ops && host->ops->hw_reset)
2574 host->ops->hw_reset(host);
2575 }
2576
sdhci_enable_sdio_irq_nolock(struct sdhci_host * host,int enable)2577 static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
2578 {
2579 if (!(host->flags & SDHCI_DEVICE_DEAD)) {
2580 if (enable)
2581 host->ier |= SDHCI_INT_CARD_INT;
2582 else
2583 host->ier &= ~SDHCI_INT_CARD_INT;
2584
2585 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2586 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2587 }
2588 }
2589
sdhci_enable_sdio_irq(struct mmc_host * mmc,int enable)2590 void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
2591 {
2592 struct sdhci_host *host = mmc_priv(mmc);
2593 unsigned long flags;
2594
2595 if (enable)
2596 pm_runtime_get_noresume(mmc_dev(mmc));
2597
2598 spin_lock_irqsave(&host->lock, flags);
2599 sdhci_enable_sdio_irq_nolock(host, enable);
2600 spin_unlock_irqrestore(&host->lock, flags);
2601
2602 if (!enable)
2603 pm_runtime_put_noidle(mmc_dev(mmc));
2604 }
2605 EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
2606
sdhci_ack_sdio_irq(struct mmc_host * mmc)2607 static void sdhci_ack_sdio_irq(struct mmc_host *mmc)
2608 {
2609 struct sdhci_host *host = mmc_priv(mmc);
2610 unsigned long flags;
2611
2612 spin_lock_irqsave(&host->lock, flags);
2613 sdhci_enable_sdio_irq_nolock(host, true);
2614 spin_unlock_irqrestore(&host->lock, flags);
2615 }
2616
sdhci_start_signal_voltage_switch(struct mmc_host * mmc,struct mmc_ios * ios)2617 int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
2618 struct mmc_ios *ios)
2619 {
2620 struct sdhci_host *host = mmc_priv(mmc);
2621 u16 ctrl;
2622 int ret;
2623
2624 /*
2625 * Signal Voltage Switching is only applicable for Host Controllers
2626 * v3.00 and above.
2627 */
2628 if (host->version < SDHCI_SPEC_300)
2629 return 0;
2630
2631 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2632
2633 switch (ios->signal_voltage) {
2634 case MMC_SIGNAL_VOLTAGE_330:
2635 if (!(host->flags & SDHCI_SIGNALING_330))
2636 return -EINVAL;
2637 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
2638 ctrl &= ~SDHCI_CTRL_VDD_180;
2639 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2640
2641 if (!IS_ERR(mmc->supply.vqmmc)) {
2642 ret = mmc_regulator_set_vqmmc(mmc, ios);
2643 if (ret < 0) {
2644 pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
2645 mmc_hostname(mmc));
2646 return -EIO;
2647 }
2648 }
2649 /* Wait for 5ms */
2650 usleep_range(5000, 5500);
2651
2652 /* 3.3V regulator output should be stable within 5 ms */
2653 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2654 if (!(ctrl & SDHCI_CTRL_VDD_180))
2655 return 0;
2656
2657 pr_warn("%s: 3.3V regulator output did not become stable\n",
2658 mmc_hostname(mmc));
2659
2660 return -EAGAIN;
2661 case MMC_SIGNAL_VOLTAGE_180:
2662 if (!(host->flags & SDHCI_SIGNALING_180))
2663 return -EINVAL;
2664 if (!IS_ERR(mmc->supply.vqmmc)) {
2665 ret = mmc_regulator_set_vqmmc(mmc, ios);
2666 if (ret < 0) {
2667 pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
2668 mmc_hostname(mmc));
2669 return -EIO;
2670 }
2671 }
2672
2673 /*
2674 * Enable 1.8V Signal Enable in the Host Control2
2675 * register
2676 */
2677 ctrl |= SDHCI_CTRL_VDD_180;
2678 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2679
2680 /* Some controller need to do more when switching */
2681 if (host->ops->voltage_switch)
2682 host->ops->voltage_switch(host);
2683
2684 /* 1.8V regulator output should be stable within 5 ms */
2685 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2686 if (ctrl & SDHCI_CTRL_VDD_180)
2687 return 0;
2688
2689 pr_warn("%s: 1.8V regulator output did not become stable\n",
2690 mmc_hostname(mmc));
2691
2692 return -EAGAIN;
2693 case MMC_SIGNAL_VOLTAGE_120:
2694 if (!(host->flags & SDHCI_SIGNALING_120))
2695 return -EINVAL;
2696 if (!IS_ERR(mmc->supply.vqmmc)) {
2697 ret = mmc_regulator_set_vqmmc(mmc, ios);
2698 if (ret < 0) {
2699 pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
2700 mmc_hostname(mmc));
2701 return -EIO;
2702 }
2703 }
2704 return 0;
2705 default:
2706 /* No signal voltage switch required */
2707 return 0;
2708 }
2709 }
2710 EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
2711
sdhci_card_busy(struct mmc_host * mmc)2712 static int sdhci_card_busy(struct mmc_host *mmc)
2713 {
2714 struct sdhci_host *host = mmc_priv(mmc);
2715 u32 present_state;
2716
2717 /* Check whether DAT[0] is 0 */
2718 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
2719
2720 return !(present_state & SDHCI_DATA_0_LVL_MASK);
2721 }
2722
sdhci_prepare_hs400_tuning(struct mmc_host * mmc,struct mmc_ios * ios)2723 static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
2724 {
2725 struct sdhci_host *host = mmc_priv(mmc);
2726 unsigned long flags;
2727
2728 spin_lock_irqsave(&host->lock, flags);
2729 host->flags |= SDHCI_HS400_TUNING;
2730 spin_unlock_irqrestore(&host->lock, flags);
2731
2732 return 0;
2733 }
2734
sdhci_start_tuning(struct sdhci_host * host)2735 void sdhci_start_tuning(struct sdhci_host *host)
2736 {
2737 u16 ctrl;
2738
2739 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2740 ctrl |= SDHCI_CTRL_EXEC_TUNING;
2741 if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
2742 ctrl |= SDHCI_CTRL_TUNED_CLK;
2743 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2744
2745 /*
2746 * As per the Host Controller spec v3.00, tuning command
2747 * generates Buffer Read Ready interrupt, so enable that.
2748 *
2749 * Note: The spec clearly says that when tuning sequence
2750 * is being performed, the controller does not generate
2751 * interrupts other than Buffer Read Ready interrupt. But
2752 * to make sure we don't hit a controller bug, we _only_
2753 * enable Buffer Read Ready interrupt here.
2754 */
2755 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
2756 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
2757 }
2758 EXPORT_SYMBOL_GPL(sdhci_start_tuning);
2759
sdhci_end_tuning(struct sdhci_host * host)2760 void sdhci_end_tuning(struct sdhci_host *host)
2761 {
2762 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2763 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2764 }
2765 EXPORT_SYMBOL_GPL(sdhci_end_tuning);
2766
sdhci_reset_tuning(struct sdhci_host * host)2767 void sdhci_reset_tuning(struct sdhci_host *host)
2768 {
2769 u16 ctrl;
2770
2771 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2772 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2773 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
2774 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2775 }
2776 EXPORT_SYMBOL_GPL(sdhci_reset_tuning);
2777
sdhci_abort_tuning(struct sdhci_host * host,u32 opcode)2778 void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2779 {
2780 sdhci_reset_tuning(host);
2781
2782 sdhci_reset_for(host, TUNING_ABORT);
2783
2784 sdhci_end_tuning(host);
2785
2786 mmc_send_abort_tuning(host->mmc, opcode);
2787 }
2788 EXPORT_SYMBOL_GPL(sdhci_abort_tuning);
2789
2790 /*
2791 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
2792 * tuning command does not have a data payload (or rather the hardware does it
2793 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
2794 * interrupt setup is different to other commands and there is no timeout
2795 * interrupt so special handling is needed.
2796 */
sdhci_send_tuning(struct sdhci_host * host,u32 opcode)2797 void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2798 {
2799 struct mmc_host *mmc = host->mmc;
2800 struct mmc_command cmd = {};
2801 struct mmc_request mrq = {};
2802 unsigned long flags;
2803 u32 b = host->sdma_boundary;
2804
2805 spin_lock_irqsave(&host->lock, flags);
2806
2807 cmd.opcode = opcode;
2808 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
2809 cmd.mrq = &mrq;
2810
2811 mrq.cmd = &cmd;
2812 /*
2813 * In response to CMD19, the card sends 64 bytes of tuning
2814 * block to the Host Controller. So we set the block size
2815 * to 64 here.
2816 */
2817 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
2818 mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2819 sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2820 else
2821 sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2822
2823 /*
2824 * The tuning block is sent by the card to the host controller.
2825 * So we set the TRNS_READ bit in the Transfer Mode register.
2826 * This also takes care of setting DMA Enable and Multi Block
2827 * Select in the same register to 0.
2828 */
2829 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
2830
2831 if (!sdhci_send_command_retry(host, &cmd, flags)) {
2832 spin_unlock_irqrestore(&host->lock, flags);
2833 host->tuning_done = 0;
2834 return;
2835 }
2836
2837 host->cmd = NULL;
2838
2839 sdhci_del_timer(host, &mrq);
2840
2841 host->tuning_done = 0;
2842
2843 spin_unlock_irqrestore(&host->lock, flags);
2844
2845 /* Wait for Buffer Read Ready interrupt */
2846 wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
2847 msecs_to_jiffies(50));
2848
2849 }
2850 EXPORT_SYMBOL_GPL(sdhci_send_tuning);
2851
__sdhci_execute_tuning(struct sdhci_host * host,u32 opcode)2852 static int __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
2853 {
2854 int i;
2855
2856 /*
2857 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
2858 * of loops reaches tuning loop count.
2859 */
2860 for (i = 0; i < host->tuning_loop_count; i++) {
2861 u16 ctrl;
2862
2863 sdhci_send_tuning(host, opcode);
2864
2865 if (!host->tuning_done) {
2866 pr_debug("%s: Tuning timeout, falling back to fixed sampling clock\n",
2867 mmc_hostname(host->mmc));
2868 sdhci_abort_tuning(host, opcode);
2869 return -ETIMEDOUT;
2870 }
2871
2872 /* Spec does not require a delay between tuning cycles */
2873 if (host->tuning_delay > 0)
2874 mdelay(host->tuning_delay);
2875
2876 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2877 if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
2878 if (ctrl & SDHCI_CTRL_TUNED_CLK)
2879 return 0; /* Success! */
2880 break;
2881 }
2882
2883 }
2884
2885 pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
2886 mmc_hostname(host->mmc));
2887 sdhci_reset_tuning(host);
2888 return -EAGAIN;
2889 }
2890
sdhci_execute_tuning(struct mmc_host * mmc,u32 opcode)2891 int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2892 {
2893 struct sdhci_host *host = mmc_priv(mmc);
2894 int err = 0;
2895 unsigned int tuning_count = 0;
2896 bool hs400_tuning;
2897
2898 hs400_tuning = host->flags & SDHCI_HS400_TUNING;
2899
2900 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
2901 tuning_count = host->tuning_count;
2902
2903 /*
2904 * The Host Controller needs tuning in case of SDR104 and DDR50
2905 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
2906 * the Capabilities register.
2907 * If the Host Controller supports the HS200 mode then the
2908 * tuning function has to be executed.
2909 */
2910 switch (host->timing) {
2911 /* HS400 tuning is done in HS200 mode */
2912 case MMC_TIMING_MMC_HS400:
2913 err = -EINVAL;
2914 goto out;
2915
2916 case MMC_TIMING_MMC_HS200:
2917 /*
2918 * Periodic re-tuning for HS400 is not expected to be needed, so
2919 * disable it here.
2920 */
2921 if (hs400_tuning)
2922 tuning_count = 0;
2923 break;
2924
2925 case MMC_TIMING_UHS_SDR104:
2926 case MMC_TIMING_UHS_DDR50:
2927 break;
2928
2929 case MMC_TIMING_UHS_SDR50:
2930 if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2931 break;
2932 fallthrough;
2933
2934 default:
2935 goto out;
2936 }
2937
2938 if (host->ops->platform_execute_tuning) {
2939 err = host->ops->platform_execute_tuning(host, opcode);
2940 goto out;
2941 }
2942
2943 mmc->retune_period = tuning_count;
2944
2945 if (host->tuning_delay < 0)
2946 host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;
2947
2948 sdhci_start_tuning(host);
2949
2950 host->tuning_err = __sdhci_execute_tuning(host, opcode);
2951
2952 sdhci_end_tuning(host);
2953 out:
2954 host->flags &= ~SDHCI_HS400_TUNING;
2955
2956 return err;
2957 }
2958 EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2959
sdhci_enable_preset_value(struct sdhci_host * host,bool enable)2960 static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2961 {
2962 /* Host Controller v3.00 defines preset value registers */
2963 if (host->version < SDHCI_SPEC_300)
2964 return;
2965
2966 /*
2967 * We only enable or disable Preset Value if they are not already
2968 * enabled or disabled respectively. Otherwise, we bail out.
2969 */
2970 if (host->preset_enabled != enable) {
2971 u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2972
2973 if (enable)
2974 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2975 else
2976 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2977
2978 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2979
2980 if (enable)
2981 host->flags |= SDHCI_PV_ENABLED;
2982 else
2983 host->flags &= ~SDHCI_PV_ENABLED;
2984
2985 host->preset_enabled = enable;
2986 }
2987 }
2988
sdhci_post_req(struct mmc_host * mmc,struct mmc_request * mrq,int err)2989 static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2990 int err)
2991 {
2992 struct mmc_data *data = mrq->data;
2993
2994 if (data->host_cookie != COOKIE_UNMAPPED)
2995 dma_unmap_sg(mmc_dev(mmc), data->sg, data->sg_len,
2996 mmc_get_dma_dir(data));
2997
2998 data->host_cookie = COOKIE_UNMAPPED;
2999 }
3000
sdhci_pre_req(struct mmc_host * mmc,struct mmc_request * mrq)3001 static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
3002 {
3003 struct sdhci_host *host = mmc_priv(mmc);
3004
3005 mrq->data->host_cookie = COOKIE_UNMAPPED;
3006
3007 /*
3008 * No pre-mapping in the pre hook if we're using the bounce buffer,
3009 * for that we would need two bounce buffers since one buffer is
3010 * in flight when this is getting called.
3011 */
3012 if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
3013 sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
3014 }
3015
sdhci_error_out_mrqs(struct sdhci_host * host,int err)3016 static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
3017 {
3018 if (host->data_cmd) {
3019 host->data_cmd->error = err;
3020 sdhci_finish_mrq(host, host->data_cmd->mrq);
3021 }
3022
3023 if (host->cmd) {
3024 host->cmd->error = err;
3025 sdhci_finish_mrq(host, host->cmd->mrq);
3026 }
3027 }
3028
sdhci_card_event(struct mmc_host * mmc)3029 static void sdhci_card_event(struct mmc_host *mmc)
3030 {
3031 struct sdhci_host *host = mmc_priv(mmc);
3032 unsigned long flags;
3033 int present;
3034
3035 /* First check if client has provided their own card event */
3036 if (host->ops->card_event)
3037 host->ops->card_event(host);
3038
3039 present = mmc->ops->get_cd(mmc);
3040
3041 spin_lock_irqsave(&host->lock, flags);
3042
3043 /* Check sdhci_has_requests() first in case we are runtime suspended */
3044 if (sdhci_has_requests(host) && !present) {
3045 pr_err("%s: Card removed during transfer!\n",
3046 mmc_hostname(mmc));
3047 pr_err("%s: Resetting controller.\n",
3048 mmc_hostname(mmc));
3049
3050 sdhci_reset_for(host, CARD_REMOVED);
3051
3052 sdhci_error_out_mrqs(host, -ENOMEDIUM);
3053 }
3054
3055 spin_unlock_irqrestore(&host->lock, flags);
3056 }
3057
3058 static const struct mmc_host_ops sdhci_ops = {
3059 .request = sdhci_request,
3060 .post_req = sdhci_post_req,
3061 .pre_req = sdhci_pre_req,
3062 .set_ios = sdhci_set_ios,
3063 .get_cd = sdhci_get_cd,
3064 .get_ro = sdhci_get_ro,
3065 .card_hw_reset = sdhci_hw_reset,
3066 .enable_sdio_irq = sdhci_enable_sdio_irq,
3067 .ack_sdio_irq = sdhci_ack_sdio_irq,
3068 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
3069 .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
3070 .execute_tuning = sdhci_execute_tuning,
3071 .card_event = sdhci_card_event,
3072 .card_busy = sdhci_card_busy,
3073 };
3074
3075 /*****************************************************************************\
3076 * *
3077 * Request done *
3078 * *
3079 \*****************************************************************************/
3080
sdhci_request_done(struct sdhci_host * host)3081 static bool sdhci_request_done(struct sdhci_host *host)
3082 {
3083 unsigned long flags;
3084 struct mmc_request *mrq;
3085 int i;
3086
3087 spin_lock_irqsave(&host->lock, flags);
3088
3089 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
3090 mrq = host->mrqs_done[i];
3091 if (mrq)
3092 break;
3093 }
3094
3095 if (!mrq) {
3096 spin_unlock_irqrestore(&host->lock, flags);
3097 return true;
3098 }
3099
3100 /*
3101 * The controller needs a reset of internal state machines
3102 * upon error conditions.
3103 */
3104 if (sdhci_needs_reset(host, mrq)) {
3105 /*
3106 * Do not finish until command and data lines are available for
3107 * reset. Note there can only be one other mrq, so it cannot
3108 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
3109 * would both be null.
3110 */
3111 if (host->cmd || host->data_cmd) {
3112 spin_unlock_irqrestore(&host->lock, flags);
3113 return true;
3114 }
3115
3116 /* Some controllers need this kick or reset won't work here */
3117 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
3118 /* This is to force an update */
3119 host->ops->set_clock(host, host->clock);
3120
3121 sdhci_reset_for(host, REQUEST_ERROR);
3122
3123 host->pending_reset = false;
3124 }
3125
3126 /*
3127 * Always unmap the data buffers if they were mapped by
3128 * sdhci_prepare_data() whenever we finish with a request.
3129 * This avoids leaking DMA mappings on error.
3130 */
3131 if (host->flags & SDHCI_REQ_USE_DMA) {
3132 struct mmc_data *data = mrq->data;
3133
3134 if (host->use_external_dma && data &&
3135 (mrq->cmd->error || data->error)) {
3136 struct dma_chan *chan = sdhci_external_dma_channel(host, data);
3137
3138 host->mrqs_done[i] = NULL;
3139 spin_unlock_irqrestore(&host->lock, flags);
3140 dmaengine_terminate_sync(chan);
3141 spin_lock_irqsave(&host->lock, flags);
3142 sdhci_set_mrq_done(host, mrq);
3143 }
3144
3145 if (data && data->host_cookie == COOKIE_MAPPED) {
3146 if (host->bounce_buffer) {
3147 /*
3148 * On reads, copy the bounced data into the
3149 * sglist
3150 */
3151 if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
3152 unsigned int length = data->bytes_xfered;
3153
3154 if (length > host->bounce_buffer_size) {
3155 pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
3156 mmc_hostname(host->mmc),
3157 host->bounce_buffer_size,
3158 data->bytes_xfered);
3159 /* Cap it down and continue */
3160 length = host->bounce_buffer_size;
3161 }
3162 dma_sync_single_for_cpu(
3163 mmc_dev(host->mmc),
3164 host->bounce_addr,
3165 host->bounce_buffer_size,
3166 DMA_FROM_DEVICE);
3167 sg_copy_from_buffer(data->sg,
3168 data->sg_len,
3169 host->bounce_buffer,
3170 length);
3171 } else {
3172 /* No copying, just switch ownership */
3173 dma_sync_single_for_cpu(
3174 mmc_dev(host->mmc),
3175 host->bounce_addr,
3176 host->bounce_buffer_size,
3177 mmc_get_dma_dir(data));
3178 }
3179 } else {
3180 /* Unmap the raw data */
3181 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
3182 data->sg_len,
3183 mmc_get_dma_dir(data));
3184 }
3185 data->host_cookie = COOKIE_UNMAPPED;
3186 }
3187 }
3188
3189 host->mrqs_done[i] = NULL;
3190
3191 spin_unlock_irqrestore(&host->lock, flags);
3192
3193 if (host->ops->request_done)
3194 host->ops->request_done(host, mrq);
3195 else
3196 mmc_request_done(host->mmc, mrq);
3197
3198 return false;
3199 }
3200
sdhci_complete_work(struct work_struct * work)3201 static void sdhci_complete_work(struct work_struct *work)
3202 {
3203 struct sdhci_host *host = container_of(work, struct sdhci_host,
3204 complete_work);
3205
3206 while (!sdhci_request_done(host))
3207 ;
3208 }
3209
sdhci_timeout_timer(struct timer_list * t)3210 static void sdhci_timeout_timer(struct timer_list *t)
3211 {
3212 struct sdhci_host *host;
3213 unsigned long flags;
3214
3215 host = from_timer(host, t, timer);
3216
3217 spin_lock_irqsave(&host->lock, flags);
3218
3219 if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
3220 pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
3221 mmc_hostname(host->mmc));
3222 sdhci_err_stats_inc(host, REQ_TIMEOUT);
3223 sdhci_dumpregs(host);
3224
3225 host->cmd->error = -ETIMEDOUT;
3226 sdhci_finish_mrq(host, host->cmd->mrq);
3227 }
3228
3229 spin_unlock_irqrestore(&host->lock, flags);
3230 }
3231
sdhci_timeout_data_timer(struct timer_list * t)3232 static void sdhci_timeout_data_timer(struct timer_list *t)
3233 {
3234 struct sdhci_host *host;
3235 unsigned long flags;
3236
3237 host = from_timer(host, t, data_timer);
3238
3239 spin_lock_irqsave(&host->lock, flags);
3240
3241 if (host->data || host->data_cmd ||
3242 (host->cmd && sdhci_data_line_cmd(host->cmd))) {
3243 pr_err("%s: Timeout waiting for hardware interrupt.\n",
3244 mmc_hostname(host->mmc));
3245 sdhci_err_stats_inc(host, REQ_TIMEOUT);
3246 sdhci_dumpregs(host);
3247
3248 if (host->data) {
3249 host->data->error = -ETIMEDOUT;
3250 __sdhci_finish_data(host, true);
3251 queue_work(host->complete_wq, &host->complete_work);
3252 } else if (host->data_cmd) {
3253 host->data_cmd->error = -ETIMEDOUT;
3254 sdhci_finish_mrq(host, host->data_cmd->mrq);
3255 } else {
3256 host->cmd->error = -ETIMEDOUT;
3257 sdhci_finish_mrq(host, host->cmd->mrq);
3258 }
3259 }
3260
3261 spin_unlock_irqrestore(&host->lock, flags);
3262 }
3263
3264 /*****************************************************************************\
3265 * *
3266 * Interrupt handling *
3267 * *
3268 \*****************************************************************************/
3269
sdhci_cmd_irq(struct sdhci_host * host,u32 intmask,u32 * intmask_p)3270 static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *intmask_p)
3271 {
3272 /* Handle auto-CMD12 error */
3273 if (intmask & SDHCI_INT_AUTO_CMD_ERR && host->data_cmd) {
3274 struct mmc_request *mrq = host->data_cmd->mrq;
3275 u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
3276 int data_err_bit = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
3277 SDHCI_INT_DATA_TIMEOUT :
3278 SDHCI_INT_DATA_CRC;
3279
3280 /* Treat auto-CMD12 error the same as data error */
3281 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
3282 *intmask_p |= data_err_bit;
3283 return;
3284 }
3285 }
3286
3287 if (!host->cmd) {
3288 /*
3289 * SDHCI recovers from errors by resetting the cmd and data
3290 * circuits. Until that is done, there very well might be more
3291 * interrupts, so ignore them in that case.
3292 */
3293 if (host->pending_reset)
3294 return;
3295 pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
3296 mmc_hostname(host->mmc), (unsigned)intmask);
3297 sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
3298 sdhci_dumpregs(host);
3299 return;
3300 }
3301
3302 if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
3303 SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
3304 if (intmask & SDHCI_INT_TIMEOUT) {
3305 host->cmd->error = -ETIMEDOUT;
3306 sdhci_err_stats_inc(host, CMD_TIMEOUT);
3307 } else {
3308 host->cmd->error = -EILSEQ;
3309 if (!mmc_op_tuning(host->cmd->opcode))
3310 sdhci_err_stats_inc(host, CMD_CRC);
3311 }
3312 /* Treat data command CRC error the same as data CRC error */
3313 if (host->cmd->data &&
3314 (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
3315 SDHCI_INT_CRC) {
3316 host->cmd = NULL;
3317 *intmask_p |= SDHCI_INT_DATA_CRC;
3318 return;
3319 }
3320
3321 __sdhci_finish_mrq(host, host->cmd->mrq);
3322 return;
3323 }
3324
3325 /* Handle auto-CMD23 error */
3326 if (intmask & SDHCI_INT_AUTO_CMD_ERR) {
3327 struct mmc_request *mrq = host->cmd->mrq;
3328 u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
3329 int err = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
3330 -ETIMEDOUT :
3331 -EILSEQ;
3332
3333 sdhci_err_stats_inc(host, AUTO_CMD);
3334
3335 if (sdhci_auto_cmd23(host, mrq)) {
3336 mrq->sbc->error = err;
3337 __sdhci_finish_mrq(host, mrq);
3338 return;
3339 }
3340 }
3341
3342 if (intmask & SDHCI_INT_RESPONSE)
3343 sdhci_finish_command(host);
3344 }
3345
sdhci_adma_show_error(struct sdhci_host * host)3346 static void sdhci_adma_show_error(struct sdhci_host *host)
3347 {
3348 void *desc = host->adma_table;
3349 dma_addr_t dma = host->adma_addr;
3350
3351 sdhci_dumpregs(host);
3352
3353 while (true) {
3354 struct sdhci_adma2_64_desc *dma_desc = desc;
3355
3356 if (host->flags & SDHCI_USE_64_BIT_DMA)
3357 SDHCI_DUMP("%08llx: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
3358 (unsigned long long)dma,
3359 le32_to_cpu(dma_desc->addr_hi),
3360 le32_to_cpu(dma_desc->addr_lo),
3361 le16_to_cpu(dma_desc->len),
3362 le16_to_cpu(dma_desc->cmd));
3363 else
3364 SDHCI_DUMP("%08llx: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
3365 (unsigned long long)dma,
3366 le32_to_cpu(dma_desc->addr_lo),
3367 le16_to_cpu(dma_desc->len),
3368 le16_to_cpu(dma_desc->cmd));
3369
3370 desc += host->desc_sz;
3371 dma += host->desc_sz;
3372
3373 if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
3374 break;
3375 }
3376 }
3377
sdhci_data_irq(struct sdhci_host * host,u32 intmask)3378 static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
3379 {
3380 /*
3381 * CMD19 generates _only_ Buffer Read Ready interrupt if
3382 * use sdhci_send_tuning.
3383 * Need to exclude this case: PIO mode and use mmc_send_tuning,
3384 * If not, sdhci_transfer_pio will never be called, make the
3385 * SDHCI_INT_DATA_AVAIL always there, stuck in irq storm.
3386 */
3387 if (intmask & SDHCI_INT_DATA_AVAIL && !host->data) {
3388 if (mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND)))) {
3389 host->tuning_done = 1;
3390 wake_up(&host->buf_ready_int);
3391 return;
3392 }
3393 }
3394
3395 if (!host->data) {
3396 struct mmc_command *data_cmd = host->data_cmd;
3397
3398 /*
3399 * The "data complete" interrupt is also used to
3400 * indicate that a busy state has ended. See comment
3401 * above in sdhci_cmd_irq().
3402 */
3403 if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
3404 if (intmask & SDHCI_INT_DATA_TIMEOUT) {
3405 host->data_cmd = NULL;
3406 data_cmd->error = -ETIMEDOUT;
3407 sdhci_err_stats_inc(host, CMD_TIMEOUT);
3408 __sdhci_finish_mrq(host, data_cmd->mrq);
3409 return;
3410 }
3411 if (intmask & SDHCI_INT_DATA_END) {
3412 host->data_cmd = NULL;
3413 /*
3414 * Some cards handle busy-end interrupt
3415 * before the command completed, so make
3416 * sure we do things in the proper order.
3417 */
3418 if (host->cmd == data_cmd)
3419 return;
3420
3421 __sdhci_finish_mrq(host, data_cmd->mrq);
3422 return;
3423 }
3424 }
3425
3426 /*
3427 * SDHCI recovers from errors by resetting the cmd and data
3428 * circuits. Until that is done, there very well might be more
3429 * interrupts, so ignore them in that case.
3430 */
3431 if (host->pending_reset)
3432 return;
3433
3434 pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
3435 mmc_hostname(host->mmc), (unsigned)intmask);
3436 sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
3437 sdhci_dumpregs(host);
3438
3439 return;
3440 }
3441
3442 if (intmask & SDHCI_INT_DATA_TIMEOUT) {
3443 host->data->error = -ETIMEDOUT;
3444 sdhci_err_stats_inc(host, DAT_TIMEOUT);
3445 } else if (intmask & SDHCI_INT_DATA_END_BIT) {
3446 host->data->error = -EILSEQ;
3447 if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3448 sdhci_err_stats_inc(host, DAT_CRC);
3449 } else if ((intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_TUNING_ERROR)) &&
3450 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
3451 != MMC_BUS_TEST_R) {
3452 host->data->error = -EILSEQ;
3453 if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3454 sdhci_err_stats_inc(host, DAT_CRC);
3455 if (intmask & SDHCI_INT_TUNING_ERROR) {
3456 u16 ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
3457
3458 ctrl2 &= ~SDHCI_CTRL_TUNED_CLK;
3459 sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
3460 }
3461 } else if (intmask & SDHCI_INT_ADMA_ERROR) {
3462 pr_err("%s: ADMA error: 0x%08x\n", mmc_hostname(host->mmc),
3463 intmask);
3464 sdhci_adma_show_error(host);
3465 sdhci_err_stats_inc(host, ADMA);
3466 host->data->error = -EIO;
3467 if (host->ops->adma_workaround)
3468 host->ops->adma_workaround(host, intmask);
3469 }
3470
3471 if (host->data->error)
3472 sdhci_finish_data(host);
3473 else {
3474 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
3475 sdhci_transfer_pio(host);
3476
3477 /*
3478 * We currently don't do anything fancy with DMA
3479 * boundaries, but as we can't disable the feature
3480 * we need to at least restart the transfer.
3481 *
3482 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
3483 * should return a valid address to continue from, but as
3484 * some controllers are faulty, don't trust them.
3485 */
3486 if (intmask & SDHCI_INT_DMA_END) {
3487 dma_addr_t dmastart, dmanow;
3488
3489 dmastart = sdhci_sdma_address(host);
3490 dmanow = dmastart + host->data->bytes_xfered;
3491 /*
3492 * Force update to the next DMA block boundary.
3493 */
3494 dmanow = (dmanow &
3495 ~((dma_addr_t)SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
3496 SDHCI_DEFAULT_BOUNDARY_SIZE;
3497 host->data->bytes_xfered = dmanow - dmastart;
3498 DBG("DMA base %pad, transferred 0x%06x bytes, next %pad\n",
3499 &dmastart, host->data->bytes_xfered, &dmanow);
3500 sdhci_set_sdma_addr(host, dmanow);
3501 }
3502
3503 if (intmask & SDHCI_INT_DATA_END) {
3504 if (host->cmd == host->data_cmd) {
3505 /*
3506 * Data managed to finish before the
3507 * command completed. Make sure we do
3508 * things in the proper order.
3509 */
3510 host->data_early = 1;
3511 } else {
3512 sdhci_finish_data(host);
3513 }
3514 }
3515 }
3516 }
3517
sdhci_defer_done(struct sdhci_host * host,struct mmc_request * mrq)3518 static inline bool sdhci_defer_done(struct sdhci_host *host,
3519 struct mmc_request *mrq)
3520 {
3521 struct mmc_data *data = mrq->data;
3522
3523 return host->pending_reset || host->always_defer_done ||
3524 ((host->flags & SDHCI_REQ_USE_DMA) && data &&
3525 data->host_cookie == COOKIE_MAPPED);
3526 }
3527
sdhci_irq(int irq,void * dev_id)3528 static irqreturn_t sdhci_irq(int irq, void *dev_id)
3529 {
3530 struct mmc_request *mrqs_done[SDHCI_MAX_MRQS] = {0};
3531 irqreturn_t result = IRQ_NONE;
3532 struct sdhci_host *host = dev_id;
3533 u32 intmask, mask, unexpected = 0;
3534 int max_loops = 16;
3535 int i;
3536
3537 spin_lock(&host->lock);
3538
3539 if (host->runtime_suspended) {
3540 spin_unlock(&host->lock);
3541 return IRQ_NONE;
3542 }
3543
3544 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3545 if (!intmask || intmask == 0xffffffff) {
3546 result = IRQ_NONE;
3547 goto out;
3548 }
3549
3550 do {
3551 DBG("IRQ status 0x%08x\n", intmask);
3552
3553 if (host->ops->irq) {
3554 intmask = host->ops->irq(host, intmask);
3555 if (!intmask)
3556 goto cont;
3557 }
3558
3559 /* Clear selected interrupts. */
3560 mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
3561 SDHCI_INT_BUS_POWER);
3562 sdhci_writel(host, mask, SDHCI_INT_STATUS);
3563
3564 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3565 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
3566 SDHCI_CARD_PRESENT;
3567
3568 /*
3569 * There is a observation on i.mx esdhc. INSERT
3570 * bit will be immediately set again when it gets
3571 * cleared, if a card is inserted. We have to mask
3572 * the irq to prevent interrupt storm which will
3573 * freeze the system. And the REMOVE gets the
3574 * same situation.
3575 *
3576 * More testing are needed here to ensure it works
3577 * for other platforms though.
3578 */
3579 host->ier &= ~(SDHCI_INT_CARD_INSERT |
3580 SDHCI_INT_CARD_REMOVE);
3581 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
3582 SDHCI_INT_CARD_INSERT;
3583 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3584 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3585
3586 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
3587 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
3588
3589 host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
3590 SDHCI_INT_CARD_REMOVE);
3591 result = IRQ_WAKE_THREAD;
3592 }
3593
3594 if (intmask & SDHCI_INT_CMD_MASK)
3595 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK, &intmask);
3596
3597 if (intmask & SDHCI_INT_DATA_MASK)
3598 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
3599
3600 if (intmask & SDHCI_INT_BUS_POWER)
3601 pr_err("%s: Card is consuming too much power!\n",
3602 mmc_hostname(host->mmc));
3603
3604 if (intmask & SDHCI_INT_RETUNE)
3605 mmc_retune_needed(host->mmc);
3606
3607 if ((intmask & SDHCI_INT_CARD_INT) &&
3608 (host->ier & SDHCI_INT_CARD_INT)) {
3609 sdhci_enable_sdio_irq_nolock(host, false);
3610 sdio_signal_irq(host->mmc);
3611 }
3612
3613 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
3614 SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
3615 SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
3616 SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
3617
3618 if (intmask) {
3619 unexpected |= intmask;
3620 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
3621 }
3622 cont:
3623 if (result == IRQ_NONE)
3624 result = IRQ_HANDLED;
3625
3626 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3627 } while (intmask && --max_loops);
3628
3629 /* Determine if mrqs can be completed immediately */
3630 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
3631 struct mmc_request *mrq = host->mrqs_done[i];
3632
3633 if (!mrq)
3634 continue;
3635
3636 if (sdhci_defer_done(host, mrq)) {
3637 result = IRQ_WAKE_THREAD;
3638 } else {
3639 mrqs_done[i] = mrq;
3640 host->mrqs_done[i] = NULL;
3641 }
3642 }
3643 out:
3644 if (host->deferred_cmd)
3645 result = IRQ_WAKE_THREAD;
3646
3647 spin_unlock(&host->lock);
3648
3649 /* Process mrqs ready for immediate completion */
3650 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
3651 if (!mrqs_done[i])
3652 continue;
3653
3654 if (host->ops->request_done)
3655 host->ops->request_done(host, mrqs_done[i]);
3656 else
3657 mmc_request_done(host->mmc, mrqs_done[i]);
3658 }
3659
3660 if (unexpected) {
3661 pr_err("%s: Unexpected interrupt 0x%08x.\n",
3662 mmc_hostname(host->mmc), unexpected);
3663 sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
3664 sdhci_dumpregs(host);
3665 }
3666
3667 return result;
3668 }
3669
sdhci_thread_irq(int irq,void * dev_id)3670 static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
3671 {
3672 struct sdhci_host *host = dev_id;
3673 struct mmc_command *cmd;
3674 unsigned long flags;
3675 u32 isr;
3676
3677 while (!sdhci_request_done(host))
3678 ;
3679
3680 spin_lock_irqsave(&host->lock, flags);
3681
3682 isr = host->thread_isr;
3683 host->thread_isr = 0;
3684
3685 cmd = host->deferred_cmd;
3686 if (cmd && !sdhci_send_command_retry(host, cmd, flags))
3687 sdhci_finish_mrq(host, cmd->mrq);
3688
3689 spin_unlock_irqrestore(&host->lock, flags);
3690
3691 if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3692 struct mmc_host *mmc = host->mmc;
3693
3694 mmc->ops->card_event(mmc);
3695 mmc_detect_change(mmc, msecs_to_jiffies(200));
3696 }
3697
3698 return IRQ_HANDLED;
3699 }
3700
3701 /*****************************************************************************\
3702 * *
3703 * Suspend/resume *
3704 * *
3705 \*****************************************************************************/
3706
3707 #ifdef CONFIG_PM
3708
sdhci_cd_irq_can_wakeup(struct sdhci_host * host)3709 static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
3710 {
3711 return mmc_card_is_removable(host->mmc) &&
3712 !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3713 !mmc_can_gpio_cd(host->mmc);
3714 }
3715
3716 /*
3717 * To enable wakeup events, the corresponding events have to be enabled in
3718 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
3719 * Table' in the SD Host Controller Standard Specification.
3720 * It is useless to restore SDHCI_INT_ENABLE state in
3721 * sdhci_disable_irq_wakeups() since it will be set by
3722 * sdhci_enable_card_detection() or sdhci_init().
3723 */
sdhci_enable_irq_wakeups(struct sdhci_host * host)3724 static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
3725 {
3726 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
3727 SDHCI_WAKE_ON_INT;
3728 u32 irq_val = 0;
3729 u8 wake_val = 0;
3730 u8 val;
3731
3732 if (sdhci_cd_irq_can_wakeup(host)) {
3733 wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
3734 irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
3735 }
3736
3737 if (mmc_card_wake_sdio_irq(host->mmc)) {
3738 wake_val |= SDHCI_WAKE_ON_INT;
3739 irq_val |= SDHCI_INT_CARD_INT;
3740 }
3741
3742 if (!irq_val)
3743 return false;
3744
3745 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
3746 val &= ~mask;
3747 val |= wake_val;
3748 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3749
3750 sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3751
3752 host->irq_wake_enabled = !enable_irq_wake(host->irq);
3753
3754 return host->irq_wake_enabled;
3755 }
3756
sdhci_disable_irq_wakeups(struct sdhci_host * host)3757 static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
3758 {
3759 u8 val;
3760 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
3761 | SDHCI_WAKE_ON_INT;
3762
3763 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
3764 val &= ~mask;
3765 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3766
3767 disable_irq_wake(host->irq);
3768
3769 host->irq_wake_enabled = false;
3770 }
3771
sdhci_suspend_host(struct sdhci_host * host)3772 int sdhci_suspend_host(struct sdhci_host *host)
3773 {
3774 sdhci_disable_card_detection(host);
3775
3776 mmc_retune_timer_stop(host->mmc);
3777
3778 if (!device_may_wakeup(mmc_dev(host->mmc)) ||
3779 !sdhci_enable_irq_wakeups(host)) {
3780 host->ier = 0;
3781 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3782 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3783 free_irq(host->irq, host);
3784 }
3785
3786 return 0;
3787 }
3788
3789 EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3790
sdhci_resume_host(struct sdhci_host * host)3791 int sdhci_resume_host(struct sdhci_host *host)
3792 {
3793 struct mmc_host *mmc = host->mmc;
3794 int ret = 0;
3795
3796 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3797 if (host->ops->enable_dma)
3798 host->ops->enable_dma(host);
3799 }
3800
3801 if ((mmc->pm_flags & MMC_PM_KEEP_POWER) &&
3802 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
3803 /* Card keeps power but host controller does not */
3804 sdhci_init(host, 0);
3805 host->pwr = 0;
3806 host->clock = 0;
3807 host->reinit_uhs = true;
3808 mmc->ops->set_ios(mmc, &mmc->ios);
3809 } else {
3810 sdhci_init(host, (mmc->pm_flags & MMC_PM_KEEP_POWER));
3811 }
3812
3813 if (host->irq_wake_enabled) {
3814 sdhci_disable_irq_wakeups(host);
3815 } else {
3816 ret = request_threaded_irq(host->irq, sdhci_irq,
3817 sdhci_thread_irq, IRQF_SHARED,
3818 mmc_hostname(mmc), host);
3819 if (ret)
3820 return ret;
3821 }
3822
3823 sdhci_enable_card_detection(host);
3824
3825 return ret;
3826 }
3827
3828 EXPORT_SYMBOL_GPL(sdhci_resume_host);
3829
sdhci_runtime_suspend_host(struct sdhci_host * host)3830 int sdhci_runtime_suspend_host(struct sdhci_host *host)
3831 {
3832 unsigned long flags;
3833
3834 mmc_retune_timer_stop(host->mmc);
3835
3836 spin_lock_irqsave(&host->lock, flags);
3837 host->ier &= SDHCI_INT_CARD_INT;
3838 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3839 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3840 spin_unlock_irqrestore(&host->lock, flags);
3841
3842 synchronize_hardirq(host->irq);
3843
3844 spin_lock_irqsave(&host->lock, flags);
3845 host->runtime_suspended = true;
3846 spin_unlock_irqrestore(&host->lock, flags);
3847
3848 return 0;
3849 }
3850 EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
3851
sdhci_runtime_resume_host(struct sdhci_host * host,int soft_reset)3852 int sdhci_runtime_resume_host(struct sdhci_host *host, int soft_reset)
3853 {
3854 struct mmc_host *mmc = host->mmc;
3855 unsigned long flags;
3856 int host_flags = host->flags;
3857
3858 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3859 if (host->ops->enable_dma)
3860 host->ops->enable_dma(host);
3861 }
3862
3863 sdhci_init(host, soft_reset);
3864
3865 if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
3866 mmc->ios.power_mode != MMC_POWER_OFF) {
3867 /* Force clock and power re-program */
3868 host->pwr = 0;
3869 host->clock = 0;
3870 host->reinit_uhs = true;
3871 mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
3872 mmc->ops->set_ios(mmc, &mmc->ios);
3873
3874 if ((host_flags & SDHCI_PV_ENABLED) &&
3875 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
3876 spin_lock_irqsave(&host->lock, flags);
3877 sdhci_enable_preset_value(host, true);
3878 spin_unlock_irqrestore(&host->lock, flags);
3879 }
3880
3881 if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
3882 mmc->ops->hs400_enhanced_strobe)
3883 mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
3884 }
3885
3886 spin_lock_irqsave(&host->lock, flags);
3887
3888 host->runtime_suspended = false;
3889
3890 /* Enable SDIO IRQ */
3891 if (sdio_irq_claimed(mmc))
3892 sdhci_enable_sdio_irq_nolock(host, true);
3893
3894 /* Enable Card Detection */
3895 sdhci_enable_card_detection(host);
3896
3897 spin_unlock_irqrestore(&host->lock, flags);
3898
3899 return 0;
3900 }
3901 EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
3902
3903 #endif /* CONFIG_PM */
3904
3905 /*****************************************************************************\
3906 * *
3907 * Command Queue Engine (CQE) helpers *
3908 * *
3909 \*****************************************************************************/
3910
sdhci_cqe_enable(struct mmc_host * mmc)3911 void sdhci_cqe_enable(struct mmc_host *mmc)
3912 {
3913 struct sdhci_host *host = mmc_priv(mmc);
3914 unsigned long flags;
3915 u8 ctrl;
3916
3917 spin_lock_irqsave(&host->lock, flags);
3918
3919 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
3920 ctrl &= ~SDHCI_CTRL_DMA_MASK;
3921 /*
3922 * Host from V4.10 supports ADMA3 DMA type.
3923 * ADMA3 performs integrated descriptor which is more suitable
3924 * for cmd queuing to fetch both command and transfer descriptors.
3925 */
3926 if (host->v4_mode && (host->caps1 & SDHCI_CAN_DO_ADMA3))
3927 ctrl |= SDHCI_CTRL_ADMA3;
3928 else if (host->flags & SDHCI_USE_64_BIT_DMA)
3929 ctrl |= SDHCI_CTRL_ADMA64;
3930 else
3931 ctrl |= SDHCI_CTRL_ADMA32;
3932 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
3933
3934 sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
3935 SDHCI_BLOCK_SIZE);
3936
3937 /* Set maximum timeout */
3938 sdhci_set_timeout(host, NULL);
3939
3940 host->ier = host->cqe_ier;
3941
3942 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3943 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3944
3945 host->cqe_on = true;
3946
3947 pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
3948 mmc_hostname(mmc), host->ier,
3949 sdhci_readl(host, SDHCI_INT_STATUS));
3950
3951 spin_unlock_irqrestore(&host->lock, flags);
3952 }
3953 EXPORT_SYMBOL_GPL(sdhci_cqe_enable);
3954
sdhci_cqe_disable(struct mmc_host * mmc,bool recovery)3955 void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
3956 {
3957 struct sdhci_host *host = mmc_priv(mmc);
3958 unsigned long flags;
3959
3960 spin_lock_irqsave(&host->lock, flags);
3961
3962 sdhci_set_default_irqs(host);
3963
3964 host->cqe_on = false;
3965
3966 if (recovery)
3967 sdhci_reset_for(host, CQE_RECOVERY);
3968
3969 pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
3970 mmc_hostname(mmc), host->ier,
3971 sdhci_readl(host, SDHCI_INT_STATUS));
3972
3973 spin_unlock_irqrestore(&host->lock, flags);
3974 }
3975 EXPORT_SYMBOL_GPL(sdhci_cqe_disable);
3976
sdhci_cqe_irq(struct sdhci_host * host,u32 intmask,int * cmd_error,int * data_error)3977 bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
3978 int *data_error)
3979 {
3980 u32 mask;
3981
3982 if (!host->cqe_on)
3983 return false;
3984
3985 if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC)) {
3986 *cmd_error = -EILSEQ;
3987 if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3988 sdhci_err_stats_inc(host, CMD_CRC);
3989 } else if (intmask & SDHCI_INT_TIMEOUT) {
3990 *cmd_error = -ETIMEDOUT;
3991 sdhci_err_stats_inc(host, CMD_TIMEOUT);
3992 } else
3993 *cmd_error = 0;
3994
3995 if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC | SDHCI_INT_TUNING_ERROR)) {
3996 *data_error = -EILSEQ;
3997 if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3998 sdhci_err_stats_inc(host, DAT_CRC);
3999 } else if (intmask & SDHCI_INT_DATA_TIMEOUT) {
4000 *data_error = -ETIMEDOUT;
4001 sdhci_err_stats_inc(host, DAT_TIMEOUT);
4002 } else if (intmask & SDHCI_INT_ADMA_ERROR) {
4003 *data_error = -EIO;
4004 sdhci_err_stats_inc(host, ADMA);
4005 } else
4006 *data_error = 0;
4007
4008 /* Clear selected interrupts. */
4009 mask = intmask & host->cqe_ier;
4010 sdhci_writel(host, mask, SDHCI_INT_STATUS);
4011
4012 if (intmask & SDHCI_INT_BUS_POWER)
4013 pr_err("%s: Card is consuming too much power!\n",
4014 mmc_hostname(host->mmc));
4015
4016 intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
4017 if (intmask) {
4018 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
4019 pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
4020 mmc_hostname(host->mmc), intmask);
4021 sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
4022 sdhci_dumpregs(host);
4023 }
4024
4025 return true;
4026 }
4027 EXPORT_SYMBOL_GPL(sdhci_cqe_irq);
4028
4029 /*****************************************************************************\
4030 * *
4031 * Device allocation/registration *
4032 * *
4033 \*****************************************************************************/
4034
sdhci_alloc_host(struct device * dev,size_t priv_size)4035 struct sdhci_host *sdhci_alloc_host(struct device *dev,
4036 size_t priv_size)
4037 {
4038 struct mmc_host *mmc;
4039 struct sdhci_host *host;
4040
4041 WARN_ON(dev == NULL);
4042
4043 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
4044 if (!mmc)
4045 return ERR_PTR(-ENOMEM);
4046
4047 host = mmc_priv(mmc);
4048 host->mmc = mmc;
4049 host->mmc_host_ops = sdhci_ops;
4050 mmc->ops = &host->mmc_host_ops;
4051
4052 host->flags = SDHCI_SIGNALING_330;
4053
4054 host->cqe_ier = SDHCI_CQE_INT_MASK;
4055 host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;
4056
4057 host->tuning_delay = -1;
4058 host->tuning_loop_count = MAX_TUNING_LOOP;
4059
4060 host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;
4061
4062 /*
4063 * The DMA table descriptor count is calculated as the maximum
4064 * number of segments times 2, to allow for an alignment
4065 * descriptor for each segment, plus 1 for a nop end descriptor.
4066 */
4067 host->adma_table_cnt = SDHCI_MAX_SEGS * 2 + 1;
4068 host->max_adma = 65536;
4069
4070 host->max_timeout_count = 0xE;
4071
4072 return host;
4073 }
4074
4075 EXPORT_SYMBOL_GPL(sdhci_alloc_host);
4076
sdhci_set_dma_mask(struct sdhci_host * host)4077 static int sdhci_set_dma_mask(struct sdhci_host *host)
4078 {
4079 struct mmc_host *mmc = host->mmc;
4080 struct device *dev = mmc_dev(mmc);
4081 int ret = -EINVAL;
4082
4083 if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
4084 host->flags &= ~SDHCI_USE_64_BIT_DMA;
4085
4086 /* Try 64-bit mask if hardware is capable of it */
4087 if (host->flags & SDHCI_USE_64_BIT_DMA) {
4088 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
4089 if (ret) {
4090 pr_warn("%s: Failed to set 64-bit DMA mask.\n",
4091 mmc_hostname(mmc));
4092 host->flags &= ~SDHCI_USE_64_BIT_DMA;
4093 }
4094 }
4095
4096 /* 32-bit mask as default & fallback */
4097 if (ret) {
4098 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
4099 if (ret)
4100 pr_warn("%s: Failed to set 32-bit DMA mask.\n",
4101 mmc_hostname(mmc));
4102 }
4103
4104 return ret;
4105 }
4106
__sdhci_read_caps(struct sdhci_host * host,const u16 * ver,const u32 * caps,const u32 * caps1)4107 void __sdhci_read_caps(struct sdhci_host *host, const u16 *ver,
4108 const u32 *caps, const u32 *caps1)
4109 {
4110 u16 v;
4111 u64 dt_caps_mask = 0;
4112 u64 dt_caps = 0;
4113
4114 if (host->read_caps)
4115 return;
4116
4117 host->read_caps = true;
4118
4119 if (debug_quirks)
4120 host->quirks = debug_quirks;
4121
4122 if (debug_quirks2)
4123 host->quirks2 = debug_quirks2;
4124
4125 sdhci_reset_for_all(host);
4126
4127 if (host->v4_mode)
4128 sdhci_do_enable_v4_mode(host);
4129
4130 device_property_read_u64(mmc_dev(host->mmc),
4131 "sdhci-caps-mask", &dt_caps_mask);
4132 device_property_read_u64(mmc_dev(host->mmc),
4133 "sdhci-caps", &dt_caps);
4134
4135 v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
4136 host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
4137
4138 if (caps) {
4139 host->caps = *caps;
4140 } else {
4141 host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
4142 host->caps &= ~lower_32_bits(dt_caps_mask);
4143 host->caps |= lower_32_bits(dt_caps);
4144 }
4145
4146 if (host->version < SDHCI_SPEC_300)
4147 return;
4148
4149 if (caps1) {
4150 host->caps1 = *caps1;
4151 } else {
4152 host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
4153 host->caps1 &= ~upper_32_bits(dt_caps_mask);
4154 host->caps1 |= upper_32_bits(dt_caps);
4155 }
4156 }
4157 EXPORT_SYMBOL_GPL(__sdhci_read_caps);
4158
sdhci_allocate_bounce_buffer(struct sdhci_host * host)4159 static void sdhci_allocate_bounce_buffer(struct sdhci_host *host)
4160 {
4161 struct mmc_host *mmc = host->mmc;
4162 unsigned int max_blocks;
4163 unsigned int bounce_size;
4164 int ret;
4165
4166 /*
4167 * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
4168 * has diminishing returns, this is probably because SD/MMC
4169 * cards are usually optimized to handle this size of requests.
4170 */
4171 bounce_size = SZ_64K;
4172 /*
4173 * Adjust downwards to maximum request size if this is less
4174 * than our segment size, else hammer down the maximum
4175 * request size to the maximum buffer size.
4176 */
4177 if (mmc->max_req_size < bounce_size)
4178 bounce_size = mmc->max_req_size;
4179 max_blocks = bounce_size / 512;
4180
4181 /*
4182 * When we just support one segment, we can get significant
4183 * speedups by the help of a bounce buffer to group scattered
4184 * reads/writes together.
4185 */
4186 host->bounce_buffer = devm_kmalloc(mmc_dev(mmc),
4187 bounce_size,
4188 GFP_KERNEL);
4189 if (!host->bounce_buffer) {
4190 pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
4191 mmc_hostname(mmc),
4192 bounce_size);
4193 /*
4194 * Exiting with zero here makes sure we proceed with
4195 * mmc->max_segs == 1.
4196 */
4197 return;
4198 }
4199
4200 host->bounce_addr = dma_map_single(mmc_dev(mmc),
4201 host->bounce_buffer,
4202 bounce_size,
4203 DMA_BIDIRECTIONAL);
4204 ret = dma_mapping_error(mmc_dev(mmc), host->bounce_addr);
4205 if (ret) {
4206 devm_kfree(mmc_dev(mmc), host->bounce_buffer);
4207 host->bounce_buffer = NULL;
4208 /* Again fall back to max_segs == 1 */
4209 return;
4210 }
4211
4212 host->bounce_buffer_size = bounce_size;
4213
4214 /* Lie about this since we're bouncing */
4215 mmc->max_segs = max_blocks;
4216 mmc->max_seg_size = bounce_size;
4217 mmc->max_req_size = bounce_size;
4218
4219 pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
4220 mmc_hostname(mmc), max_blocks, bounce_size);
4221 }
4222
sdhci_can_64bit_dma(struct sdhci_host * host)4223 static inline bool sdhci_can_64bit_dma(struct sdhci_host *host)
4224 {
4225 /*
4226 * According to SD Host Controller spec v4.10, bit[27] added from
4227 * version 4.10 in Capabilities Register is used as 64-bit System
4228 * Address support for V4 mode.
4229 */
4230 if (host->version >= SDHCI_SPEC_410 && host->v4_mode)
4231 return host->caps & SDHCI_CAN_64BIT_V4;
4232
4233 return host->caps & SDHCI_CAN_64BIT;
4234 }
4235
sdhci_setup_host(struct sdhci_host * host)4236 int sdhci_setup_host(struct sdhci_host *host)
4237 {
4238 struct mmc_host *mmc;
4239 u32 max_current_caps;
4240 unsigned int ocr_avail;
4241 unsigned int override_timeout_clk;
4242 u32 max_clk;
4243 int ret = 0;
4244 bool enable_vqmmc = false;
4245
4246 WARN_ON(host == NULL);
4247 if (host == NULL)
4248 return -EINVAL;
4249
4250 mmc = host->mmc;
4251
4252 /*
4253 * If there are external regulators, get them. Note this must be done
4254 * early before resetting the host and reading the capabilities so that
4255 * the host can take the appropriate action if regulators are not
4256 * available.
4257 */
4258 if (!mmc->supply.vqmmc) {
4259 ret = mmc_regulator_get_supply(mmc);
4260 if (ret)
4261 return ret;
4262 enable_vqmmc = true;
4263 }
4264
4265 DBG("Version: 0x%08x | Present: 0x%08x\n",
4266 sdhci_readw(host, SDHCI_HOST_VERSION),
4267 sdhci_readl(host, SDHCI_PRESENT_STATE));
4268 DBG("Caps: 0x%08x | Caps_1: 0x%08x\n",
4269 sdhci_readl(host, SDHCI_CAPABILITIES),
4270 sdhci_readl(host, SDHCI_CAPABILITIES_1));
4271
4272 sdhci_read_caps(host);
4273
4274 override_timeout_clk = host->timeout_clk;
4275
4276 if (host->version > SDHCI_SPEC_420) {
4277 pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
4278 mmc_hostname(mmc), host->version);
4279 }
4280
4281 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
4282 host->flags |= SDHCI_USE_SDMA;
4283 else if (!(host->caps & SDHCI_CAN_DO_SDMA))
4284 DBG("Controller doesn't have SDMA capability\n");
4285 else
4286 host->flags |= SDHCI_USE_SDMA;
4287
4288 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
4289 (host->flags & SDHCI_USE_SDMA)) {
4290 DBG("Disabling DMA as it is marked broken\n");
4291 host->flags &= ~SDHCI_USE_SDMA;
4292 }
4293
4294 if ((host->version >= SDHCI_SPEC_200) &&
4295 (host->caps & SDHCI_CAN_DO_ADMA2))
4296 host->flags |= SDHCI_USE_ADMA;
4297
4298 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
4299 (host->flags & SDHCI_USE_ADMA)) {
4300 DBG("Disabling ADMA as it is marked broken\n");
4301 host->flags &= ~SDHCI_USE_ADMA;
4302 }
4303
4304 if (sdhci_can_64bit_dma(host))
4305 host->flags |= SDHCI_USE_64_BIT_DMA;
4306
4307 if (host->use_external_dma) {
4308 ret = sdhci_external_dma_init(host);
4309 if (ret == -EPROBE_DEFER)
4310 goto unreg;
4311 /*
4312 * Fall back to use the DMA/PIO integrated in standard SDHCI
4313 * instead of external DMA devices.
4314 */
4315 else if (ret)
4316 sdhci_switch_external_dma(host, false);
4317 /* Disable internal DMA sources */
4318 else
4319 host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
4320 }
4321
4322 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
4323 if (host->ops->set_dma_mask)
4324 ret = host->ops->set_dma_mask(host);
4325 else
4326 ret = sdhci_set_dma_mask(host);
4327
4328 if (!ret && host->ops->enable_dma)
4329 ret = host->ops->enable_dma(host);
4330
4331 if (ret) {
4332 pr_warn("%s: No suitable DMA available - falling back to PIO\n",
4333 mmc_hostname(mmc));
4334 host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
4335
4336 ret = 0;
4337 }
4338 }
4339
4340 /* SDMA does not support 64-bit DMA if v4 mode not set */
4341 if ((host->flags & SDHCI_USE_64_BIT_DMA) && !host->v4_mode)
4342 host->flags &= ~SDHCI_USE_SDMA;
4343
4344 if (host->flags & SDHCI_USE_ADMA) {
4345 dma_addr_t dma;
4346 void *buf;
4347
4348 if (!(host->flags & SDHCI_USE_64_BIT_DMA))
4349 host->alloc_desc_sz = SDHCI_ADMA2_32_DESC_SZ;
4350 else if (!host->alloc_desc_sz)
4351 host->alloc_desc_sz = SDHCI_ADMA2_64_DESC_SZ(host);
4352
4353 host->desc_sz = host->alloc_desc_sz;
4354 host->adma_table_sz = host->adma_table_cnt * host->desc_sz;
4355
4356 host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
4357 /*
4358 * Use zalloc to zero the reserved high 32-bits of 128-bit
4359 * descriptors so that they never need to be written.
4360 */
4361 buf = dma_alloc_coherent(mmc_dev(mmc),
4362 host->align_buffer_sz + host->adma_table_sz,
4363 &dma, GFP_KERNEL);
4364 if (!buf) {
4365 pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
4366 mmc_hostname(mmc));
4367 host->flags &= ~SDHCI_USE_ADMA;
4368 } else if ((dma + host->align_buffer_sz) &
4369 (SDHCI_ADMA2_DESC_ALIGN - 1)) {
4370 pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
4371 mmc_hostname(mmc));
4372 host->flags &= ~SDHCI_USE_ADMA;
4373 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4374 host->adma_table_sz, buf, dma);
4375 } else {
4376 host->align_buffer = buf;
4377 host->align_addr = dma;
4378
4379 host->adma_table = buf + host->align_buffer_sz;
4380 host->adma_addr = dma + host->align_buffer_sz;
4381 }
4382 }
4383
4384 /*
4385 * If we use DMA, then it's up to the caller to set the DMA
4386 * mask, but PIO does not need the hw shim so we set a new
4387 * mask here in that case.
4388 */
4389 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
4390 host->dma_mask = DMA_BIT_MASK(64);
4391 mmc_dev(mmc)->dma_mask = &host->dma_mask;
4392 }
4393
4394 if (host->version >= SDHCI_SPEC_300)
4395 host->max_clk = FIELD_GET(SDHCI_CLOCK_V3_BASE_MASK, host->caps);
4396 else
4397 host->max_clk = FIELD_GET(SDHCI_CLOCK_BASE_MASK, host->caps);
4398
4399 host->max_clk *= 1000000;
4400 if (host->max_clk == 0 || host->quirks &
4401 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
4402 if (!host->ops->get_max_clock) {
4403 pr_err("%s: Hardware doesn't specify base clock frequency.\n",
4404 mmc_hostname(mmc));
4405 ret = -ENODEV;
4406 goto undma;
4407 }
4408 host->max_clk = host->ops->get_max_clock(host);
4409 }
4410
4411 /*
4412 * In case of Host Controller v3.00, find out whether clock
4413 * multiplier is supported.
4414 */
4415 host->clk_mul = FIELD_GET(SDHCI_CLOCK_MUL_MASK, host->caps1);
4416
4417 /*
4418 * In case the value in Clock Multiplier is 0, then programmable
4419 * clock mode is not supported, otherwise the actual clock
4420 * multiplier is one more than the value of Clock Multiplier
4421 * in the Capabilities Register.
4422 */
4423 if (host->clk_mul)
4424 host->clk_mul += 1;
4425
4426 /*
4427 * Set host parameters.
4428 */
4429 max_clk = host->max_clk;
4430
4431 if (host->ops->get_min_clock)
4432 mmc->f_min = host->ops->get_min_clock(host);
4433 else if (host->version >= SDHCI_SPEC_300) {
4434 if (host->clk_mul)
4435 max_clk = host->max_clk * host->clk_mul;
4436 /*
4437 * Divided Clock Mode minimum clock rate is always less than
4438 * Programmable Clock Mode minimum clock rate.
4439 */
4440 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
4441 } else
4442 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
4443
4444 if (!mmc->f_max || mmc->f_max > max_clk)
4445 mmc->f_max = max_clk;
4446
4447 if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
4448 host->timeout_clk = FIELD_GET(SDHCI_TIMEOUT_CLK_MASK, host->caps);
4449
4450 if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
4451 host->timeout_clk *= 1000;
4452
4453 if (host->timeout_clk == 0) {
4454 if (!host->ops->get_timeout_clock) {
4455 pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
4456 mmc_hostname(mmc));
4457 ret = -ENODEV;
4458 goto undma;
4459 }
4460
4461 host->timeout_clk =
4462 DIV_ROUND_UP(host->ops->get_timeout_clock(host),
4463 1000);
4464 }
4465
4466 if (override_timeout_clk)
4467 host->timeout_clk = override_timeout_clk;
4468
4469 mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
4470 host->ops->get_max_timeout_count(host) : 1 << 27;
4471 mmc->max_busy_timeout /= host->timeout_clk;
4472 }
4473
4474 if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
4475 !host->ops->get_max_timeout_count)
4476 mmc->max_busy_timeout = 0;
4477
4478 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_CMD23;
4479 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
4480
4481 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
4482 host->flags |= SDHCI_AUTO_CMD12;
4483
4484 /*
4485 * For v3 mode, Auto-CMD23 stuff only works in ADMA or PIO.
4486 * For v4 mode, SDMA may use Auto-CMD23 as well.
4487 */
4488 if ((host->version >= SDHCI_SPEC_300) &&
4489 ((host->flags & SDHCI_USE_ADMA) ||
4490 !(host->flags & SDHCI_USE_SDMA) || host->v4_mode) &&
4491 !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
4492 host->flags |= SDHCI_AUTO_CMD23;
4493 DBG("Auto-CMD23 available\n");
4494 } else {
4495 DBG("Auto-CMD23 unavailable\n");
4496 }
4497
4498 /*
4499 * A controller may support 8-bit width, but the board itself
4500 * might not have the pins brought out. Boards that support
4501 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
4502 * their platform code before calling sdhci_add_host(), and we
4503 * won't assume 8-bit width for hosts without that CAP.
4504 */
4505 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
4506 mmc->caps |= MMC_CAP_4_BIT_DATA;
4507
4508 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
4509 mmc->caps &= ~MMC_CAP_CMD23;
4510
4511 if (host->caps & SDHCI_CAN_DO_HISPD)
4512 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
4513
4514 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
4515 mmc_card_is_removable(mmc) &&
4516 mmc_gpio_get_cd(mmc) < 0)
4517 mmc->caps |= MMC_CAP_NEEDS_POLL;
4518
4519 if (!IS_ERR(mmc->supply.vqmmc)) {
4520 if (enable_vqmmc) {
4521 ret = regulator_enable(mmc->supply.vqmmc);
4522 host->sdhci_core_to_disable_vqmmc = !ret;
4523 }
4524
4525 /* If vqmmc provides no 1.8V signalling, then there's no UHS */
4526 if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
4527 1950000))
4528 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
4529 SDHCI_SUPPORT_SDR50 |
4530 SDHCI_SUPPORT_DDR50);
4531
4532 /* In eMMC case vqmmc might be a fixed 1.8V regulator */
4533 if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 2700000,
4534 3600000))
4535 host->flags &= ~SDHCI_SIGNALING_330;
4536
4537 if (ret) {
4538 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
4539 mmc_hostname(mmc), ret);
4540 mmc->supply.vqmmc = ERR_PTR(-EINVAL);
4541 }
4542
4543 }
4544
4545 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
4546 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
4547 SDHCI_SUPPORT_DDR50);
4548 /*
4549 * The SDHCI controller in a SoC might support HS200/HS400
4550 * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
4551 * but if the board is modeled such that the IO lines are not
4552 * connected to 1.8v then HS200/HS400 cannot be supported.
4553 * Disable HS200/HS400 if the board does not have 1.8v connected
4554 * to the IO lines. (Applicable for other modes in 1.8v)
4555 */
4556 mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
4557 mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
4558 }
4559
4560 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
4561 if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
4562 SDHCI_SUPPORT_DDR50))
4563 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
4564
4565 /* SDR104 supports also implies SDR50 support */
4566 if (host->caps1 & SDHCI_SUPPORT_SDR104) {
4567 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
4568 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
4569 * field can be promoted to support HS200.
4570 */
4571 if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
4572 mmc->caps2 |= MMC_CAP2_HS200;
4573 } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
4574 mmc->caps |= MMC_CAP_UHS_SDR50;
4575 }
4576
4577 if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
4578 (host->caps1 & SDHCI_SUPPORT_HS400))
4579 mmc->caps2 |= MMC_CAP2_HS400;
4580
4581 if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
4582 (IS_ERR(mmc->supply.vqmmc) ||
4583 !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
4584 1300000)))
4585 mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
4586
4587 if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
4588 !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
4589 mmc->caps |= MMC_CAP_UHS_DDR50;
4590
4591 /* Does the host need tuning for SDR50? */
4592 if (host->caps1 & SDHCI_USE_SDR50_TUNING)
4593 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
4594
4595 /* Driver Type(s) (A, C, D) supported by the host */
4596 if (host->caps1 & SDHCI_DRIVER_TYPE_A)
4597 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
4598 if (host->caps1 & SDHCI_DRIVER_TYPE_C)
4599 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
4600 if (host->caps1 & SDHCI_DRIVER_TYPE_D)
4601 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
4602
4603 /* Initial value for re-tuning timer count */
4604 host->tuning_count = FIELD_GET(SDHCI_RETUNING_TIMER_COUNT_MASK,
4605 host->caps1);
4606
4607 /*
4608 * In case Re-tuning Timer is not disabled, the actual value of
4609 * re-tuning timer will be 2 ^ (n - 1).
4610 */
4611 if (host->tuning_count)
4612 host->tuning_count = 1 << (host->tuning_count - 1);
4613
4614 /* Re-tuning mode supported by the Host Controller */
4615 host->tuning_mode = FIELD_GET(SDHCI_RETUNING_MODE_MASK, host->caps1);
4616
4617 ocr_avail = 0;
4618
4619 /*
4620 * According to SD Host Controller spec v3.00, if the Host System
4621 * can afford more than 150mA, Host Driver should set XPC to 1. Also
4622 * the value is meaningful only if Voltage Support in the Capabilities
4623 * register is set. The actual current value is 4 times the register
4624 * value.
4625 */
4626 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
4627 if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
4628 int curr = regulator_get_current_limit(mmc->supply.vmmc);
4629 if (curr > 0) {
4630
4631 /* convert to SDHCI_MAX_CURRENT format */
4632 curr = curr/1000; /* convert to mA */
4633 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
4634
4635 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
4636 max_current_caps =
4637 FIELD_PREP(SDHCI_MAX_CURRENT_330_MASK, curr) |
4638 FIELD_PREP(SDHCI_MAX_CURRENT_300_MASK, curr) |
4639 FIELD_PREP(SDHCI_MAX_CURRENT_180_MASK, curr);
4640 }
4641 }
4642
4643 if (host->caps & SDHCI_CAN_VDD_330) {
4644 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
4645
4646 mmc->max_current_330 = FIELD_GET(SDHCI_MAX_CURRENT_330_MASK,
4647 max_current_caps) *
4648 SDHCI_MAX_CURRENT_MULTIPLIER;
4649 }
4650 if (host->caps & SDHCI_CAN_VDD_300) {
4651 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
4652
4653 mmc->max_current_300 = FIELD_GET(SDHCI_MAX_CURRENT_300_MASK,
4654 max_current_caps) *
4655 SDHCI_MAX_CURRENT_MULTIPLIER;
4656 }
4657 if (host->caps & SDHCI_CAN_VDD_180) {
4658 ocr_avail |= MMC_VDD_165_195;
4659
4660 mmc->max_current_180 = FIELD_GET(SDHCI_MAX_CURRENT_180_MASK,
4661 max_current_caps) *
4662 SDHCI_MAX_CURRENT_MULTIPLIER;
4663 }
4664
4665 /* If OCR set by host, use it instead. */
4666 if (host->ocr_mask)
4667 ocr_avail = host->ocr_mask;
4668
4669 /* If OCR set by external regulators, give it highest prio. */
4670 if (mmc->ocr_avail)
4671 ocr_avail = mmc->ocr_avail;
4672
4673 mmc->ocr_avail = ocr_avail;
4674 mmc->ocr_avail_sdio = ocr_avail;
4675 if (host->ocr_avail_sdio)
4676 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
4677 mmc->ocr_avail_sd = ocr_avail;
4678 if (host->ocr_avail_sd)
4679 mmc->ocr_avail_sd &= host->ocr_avail_sd;
4680 else /* normal SD controllers don't support 1.8V */
4681 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
4682 mmc->ocr_avail_mmc = ocr_avail;
4683 if (host->ocr_avail_mmc)
4684 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
4685
4686 if (mmc->ocr_avail == 0) {
4687 pr_err("%s: Hardware doesn't report any support voltages.\n",
4688 mmc_hostname(mmc));
4689 ret = -ENODEV;
4690 goto unreg;
4691 }
4692
4693 if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
4694 MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
4695 MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
4696 (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
4697 host->flags |= SDHCI_SIGNALING_180;
4698
4699 if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
4700 host->flags |= SDHCI_SIGNALING_120;
4701
4702 spin_lock_init(&host->lock);
4703
4704 /*
4705 * Maximum number of sectors in one transfer. Limited by SDMA boundary
4706 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
4707 * is less anyway.
4708 */
4709 mmc->max_req_size = 524288;
4710
4711 /*
4712 * Maximum number of segments. Depends on if the hardware
4713 * can do scatter/gather or not.
4714 */
4715 if (host->flags & SDHCI_USE_ADMA) {
4716 mmc->max_segs = SDHCI_MAX_SEGS;
4717 } else if (host->flags & SDHCI_USE_SDMA) {
4718 mmc->max_segs = 1;
4719 mmc->max_req_size = min_t(size_t, mmc->max_req_size,
4720 dma_max_mapping_size(mmc_dev(mmc)));
4721 } else { /* PIO */
4722 mmc->max_segs = SDHCI_MAX_SEGS;
4723 }
4724
4725 /*
4726 * Maximum segment size. Could be one segment with the maximum number
4727 * of bytes. When doing hardware scatter/gather, each entry cannot
4728 * be larger than 64 KiB though.
4729 */
4730 if (host->flags & SDHCI_USE_ADMA) {
4731 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC) {
4732 host->max_adma = 65532; /* 32-bit alignment */
4733 mmc->max_seg_size = 65535;
4734 } else {
4735 mmc->max_seg_size = 65536;
4736 }
4737 } else {
4738 mmc->max_seg_size = mmc->max_req_size;
4739 }
4740
4741 /*
4742 * Maximum block size. This varies from controller to controller and
4743 * is specified in the capabilities register.
4744 */
4745 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
4746 mmc->max_blk_size = 2;
4747 } else {
4748 mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
4749 SDHCI_MAX_BLOCK_SHIFT;
4750 if (mmc->max_blk_size >= 3) {
4751 pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
4752 mmc_hostname(mmc));
4753 mmc->max_blk_size = 0;
4754 }
4755 }
4756
4757 mmc->max_blk_size = 512 << mmc->max_blk_size;
4758
4759 /*
4760 * Maximum block count.
4761 */
4762 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
4763
4764 if (mmc->max_segs == 1)
4765 /* This may alter mmc->*_blk_* parameters */
4766 sdhci_allocate_bounce_buffer(host);
4767
4768 return 0;
4769
4770 unreg:
4771 if (host->sdhci_core_to_disable_vqmmc)
4772 regulator_disable(mmc->supply.vqmmc);
4773 undma:
4774 if (host->align_buffer)
4775 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4776 host->adma_table_sz, host->align_buffer,
4777 host->align_addr);
4778 host->adma_table = NULL;
4779 host->align_buffer = NULL;
4780
4781 return ret;
4782 }
4783 EXPORT_SYMBOL_GPL(sdhci_setup_host);
4784
sdhci_cleanup_host(struct sdhci_host * host)4785 void sdhci_cleanup_host(struct sdhci_host *host)
4786 {
4787 struct mmc_host *mmc = host->mmc;
4788
4789 if (host->sdhci_core_to_disable_vqmmc)
4790 regulator_disable(mmc->supply.vqmmc);
4791
4792 if (host->align_buffer)
4793 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4794 host->adma_table_sz, host->align_buffer,
4795 host->align_addr);
4796
4797 if (host->use_external_dma)
4798 sdhci_external_dma_release(host);
4799
4800 host->adma_table = NULL;
4801 host->align_buffer = NULL;
4802 }
4803 EXPORT_SYMBOL_GPL(sdhci_cleanup_host);
4804
__sdhci_add_host(struct sdhci_host * host)4805 int __sdhci_add_host(struct sdhci_host *host)
4806 {
4807 unsigned int flags = WQ_UNBOUND | WQ_MEM_RECLAIM | WQ_HIGHPRI;
4808 struct mmc_host *mmc = host->mmc;
4809 int ret;
4810
4811 if ((mmc->caps2 & MMC_CAP2_CQE) &&
4812 (host->quirks & SDHCI_QUIRK_BROKEN_CQE)) {
4813 mmc->caps2 &= ~MMC_CAP2_CQE;
4814 mmc->cqe_ops = NULL;
4815 }
4816
4817 host->complete_wq = alloc_workqueue("sdhci", flags, 0);
4818 if (!host->complete_wq)
4819 return -ENOMEM;
4820
4821 INIT_WORK(&host->complete_work, sdhci_complete_work);
4822
4823 timer_setup(&host->timer, sdhci_timeout_timer, 0);
4824 timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4825
4826 init_waitqueue_head(&host->buf_ready_int);
4827
4828 sdhci_init(host, 0);
4829
4830 ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
4831 IRQF_SHARED, mmc_hostname(mmc), host);
4832 if (ret) {
4833 pr_err("%s: Failed to request IRQ %d: %d\n",
4834 mmc_hostname(mmc), host->irq, ret);
4835 goto unwq;
4836 }
4837
4838 ret = sdhci_led_register(host);
4839 if (ret) {
4840 pr_err("%s: Failed to register LED device: %d\n",
4841 mmc_hostname(mmc), ret);
4842 goto unirq;
4843 }
4844
4845 ret = mmc_add_host(mmc);
4846 if (ret)
4847 goto unled;
4848
4849 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4850 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4851 host->use_external_dma ? "External DMA" :
4852 (host->flags & SDHCI_USE_ADMA) ?
4853 (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4854 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4855
4856 sdhci_enable_card_detection(host);
4857
4858 return 0;
4859
4860 unled:
4861 sdhci_led_unregister(host);
4862 unirq:
4863 sdhci_reset_for_all(host);
4864 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
4865 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4866 free_irq(host->irq, host);
4867 unwq:
4868 destroy_workqueue(host->complete_wq);
4869
4870 return ret;
4871 }
4872 EXPORT_SYMBOL_GPL(__sdhci_add_host);
4873
sdhci_add_host(struct sdhci_host * host)4874 int sdhci_add_host(struct sdhci_host *host)
4875 {
4876 int ret;
4877
4878 ret = sdhci_setup_host(host);
4879 if (ret)
4880 return ret;
4881
4882 ret = __sdhci_add_host(host);
4883 if (ret)
4884 goto cleanup;
4885
4886 return 0;
4887
4888 cleanup:
4889 sdhci_cleanup_host(host);
4890
4891 return ret;
4892 }
4893 EXPORT_SYMBOL_GPL(sdhci_add_host);
4894
sdhci_remove_host(struct sdhci_host * host,int dead)4895 void sdhci_remove_host(struct sdhci_host *host, int dead)
4896 {
4897 struct mmc_host *mmc = host->mmc;
4898 unsigned long flags;
4899
4900 if (dead) {
4901 spin_lock_irqsave(&host->lock, flags);
4902
4903 host->flags |= SDHCI_DEVICE_DEAD;
4904
4905 if (sdhci_has_requests(host)) {
4906 pr_err("%s: Controller removed during "
4907 " transfer!\n", mmc_hostname(mmc));
4908 sdhci_error_out_mrqs(host, -ENOMEDIUM);
4909 }
4910
4911 spin_unlock_irqrestore(&host->lock, flags);
4912 }
4913
4914 sdhci_disable_card_detection(host);
4915
4916 mmc_remove_host(mmc);
4917
4918 sdhci_led_unregister(host);
4919
4920 if (!dead)
4921 sdhci_reset_for_all(host);
4922
4923 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
4924 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4925 free_irq(host->irq, host);
4926
4927 del_timer_sync(&host->timer);
4928 del_timer_sync(&host->data_timer);
4929
4930 destroy_workqueue(host->complete_wq);
4931
4932 if (host->sdhci_core_to_disable_vqmmc)
4933 regulator_disable(mmc->supply.vqmmc);
4934
4935 if (host->align_buffer)
4936 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4937 host->adma_table_sz, host->align_buffer,
4938 host->align_addr);
4939
4940 if (host->use_external_dma)
4941 sdhci_external_dma_release(host);
4942
4943 host->adma_table = NULL;
4944 host->align_buffer = NULL;
4945 }
4946
4947 EXPORT_SYMBOL_GPL(sdhci_remove_host);
4948
sdhci_free_host(struct sdhci_host * host)4949 void sdhci_free_host(struct sdhci_host *host)
4950 {
4951 mmc_free_host(host->mmc);
4952 }
4953
4954 EXPORT_SYMBOL_GPL(sdhci_free_host);
4955
4956 /*****************************************************************************\
4957 * *
4958 * Driver init/exit *
4959 * *
4960 \*****************************************************************************/
4961
sdhci_drv_init(void)4962 static int __init sdhci_drv_init(void)
4963 {
4964 pr_info(DRIVER_NAME
4965 ": Secure Digital Host Controller Interface driver\n");
4966 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4967
4968 return 0;
4969 }
4970
sdhci_drv_exit(void)4971 static void __exit sdhci_drv_exit(void)
4972 {
4973 }
4974
4975 module_init(sdhci_drv_init);
4976 module_exit(sdhci_drv_exit);
4977
4978 module_param(debug_quirks, uint, 0444);
4979 module_param(debug_quirks2, uint, 0444);
4980
4981 MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4982 MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4983 MODULE_LICENSE("GPL");
4984
4985 MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4986 MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");
4987