1 /*
2 * Copyright (c) 2018 Intel Corporation
3 * Copyright (c) 2019 Red Hat, Inc.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2 or later, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18 #include "qemu/osdep.h"
19 #include "qemu/error-report.h"
20 #include "qemu/cutils.h"
21 #include "qemu/units.h"
22 #include "qapi/error.h"
23 #include "qapi/visitor.h"
24 #include "qapi/qapi-visit-common.h"
25 #include "sysemu/sysemu.h"
26 #include "sysemu/cpus.h"
27 #include "sysemu/numa.h"
28 #include "sysemu/reset.h"
29 #include "sysemu/runstate.h"
30 #include "acpi-microvm.h"
31 #include "microvm-dt.h"
32
33 #include "hw/loader.h"
34 #include "hw/irq.h"
35 #include "hw/i386/kvm/clock.h"
36 #include "hw/i386/microvm.h"
37 #include "hw/i386/x86.h"
38 #include "target/i386/cpu.h"
39 #include "hw/intc/i8259.h"
40 #include "hw/timer/i8254.h"
41 #include "hw/rtc/mc146818rtc.h"
42 #include "hw/char/serial-isa.h"
43 #include "hw/display/ramfb.h"
44 #include "hw/i386/topology.h"
45 #include "hw/i386/e820_memory_layout.h"
46 #include "hw/i386/fw_cfg.h"
47 #include "hw/virtio/virtio-mmio.h"
48 #include "hw/acpi/acpi.h"
49 #include "hw/acpi/generic_event_device.h"
50 #include "hw/pci-host/gpex.h"
51 #include "hw/usb/xhci.h"
52
53 #include "elf.h"
54 #include "kvm/kvm_i386.h"
55 #include "hw/xen/start_info.h"
56
57 #define MICROVM_QBOOT_FILENAME "qboot.rom"
58 #define MICROVM_BIOS_FILENAME "bios-microvm.bin"
59
microvm_set_rtc(MicrovmMachineState * mms,MC146818RtcState * s)60 static void microvm_set_rtc(MicrovmMachineState *mms, MC146818RtcState *s)
61 {
62 X86MachineState *x86ms = X86_MACHINE(mms);
63 int val;
64
65 val = MIN(x86ms->below_4g_mem_size / KiB, 640);
66 mc146818rtc_set_cmos_data(s, 0x15, val);
67 mc146818rtc_set_cmos_data(s, 0x16, val >> 8);
68 /* extended memory (next 64MiB) */
69 if (x86ms->below_4g_mem_size > 1 * MiB) {
70 val = (x86ms->below_4g_mem_size - 1 * MiB) / KiB;
71 } else {
72 val = 0;
73 }
74 if (val > 65535) {
75 val = 65535;
76 }
77 mc146818rtc_set_cmos_data(s, 0x17, val);
78 mc146818rtc_set_cmos_data(s, 0x18, val >> 8);
79 mc146818rtc_set_cmos_data(s, 0x30, val);
80 mc146818rtc_set_cmos_data(s, 0x31, val >> 8);
81 /* memory between 16MiB and 4GiB */
82 if (x86ms->below_4g_mem_size > 16 * MiB) {
83 val = (x86ms->below_4g_mem_size - 16 * MiB) / (64 * KiB);
84 } else {
85 val = 0;
86 }
87 if (val > 65535) {
88 val = 65535;
89 }
90 mc146818rtc_set_cmos_data(s, 0x34, val);
91 mc146818rtc_set_cmos_data(s, 0x35, val >> 8);
92 /* memory above 4GiB */
93 val = x86ms->above_4g_mem_size / 65536;
94 mc146818rtc_set_cmos_data(s, 0x5b, val);
95 mc146818rtc_set_cmos_data(s, 0x5c, val >> 8);
96 mc146818rtc_set_cmos_data(s, 0x5d, val >> 16);
97 }
98
create_gpex(MicrovmMachineState * mms)99 static void create_gpex(MicrovmMachineState *mms)
100 {
101 X86MachineState *x86ms = X86_MACHINE(mms);
102 MemoryRegion *mmio32_alias;
103 MemoryRegion *mmio64_alias;
104 MemoryRegion *mmio_reg;
105 MemoryRegion *ecam_alias;
106 MemoryRegion *ecam_reg;
107 DeviceState *dev;
108 int i;
109
110 dev = qdev_new(TYPE_GPEX_HOST);
111 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
112
113 /* Map only the first size_ecam bytes of ECAM space */
114 ecam_alias = g_new0(MemoryRegion, 1);
115 ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
116 memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
117 ecam_reg, 0, mms->gpex.ecam.size);
118 memory_region_add_subregion(get_system_memory(),
119 mms->gpex.ecam.base, ecam_alias);
120
121 /* Map the MMIO window into system address space so as to expose
122 * the section of PCI MMIO space which starts at the same base address
123 * (ie 1:1 mapping for that part of PCI MMIO space visible through
124 * the window).
125 */
126 mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
127 if (mms->gpex.mmio32.size) {
128 mmio32_alias = g_new0(MemoryRegion, 1);
129 memory_region_init_alias(mmio32_alias, OBJECT(dev), "pcie-mmio32", mmio_reg,
130 mms->gpex.mmio32.base, mms->gpex.mmio32.size);
131 memory_region_add_subregion(get_system_memory(),
132 mms->gpex.mmio32.base, mmio32_alias);
133 }
134 if (mms->gpex.mmio64.size) {
135 mmio64_alias = g_new0(MemoryRegion, 1);
136 memory_region_init_alias(mmio64_alias, OBJECT(dev), "pcie-mmio64", mmio_reg,
137 mms->gpex.mmio64.base, mms->gpex.mmio64.size);
138 memory_region_add_subregion(get_system_memory(),
139 mms->gpex.mmio64.base, mmio64_alias);
140 }
141
142 for (i = 0; i < GPEX_NUM_IRQS; i++) {
143 sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
144 x86ms->gsi[mms->gpex.irq + i]);
145 }
146 }
147
microvm_ioapics(MicrovmMachineState * mms)148 static int microvm_ioapics(MicrovmMachineState *mms)
149 {
150 if (!x86_machine_is_acpi_enabled(X86_MACHINE(mms))) {
151 return 1;
152 }
153 if (mms->ioapic2 == ON_OFF_AUTO_OFF) {
154 return 1;
155 }
156 return 2;
157 }
158
microvm_devices_init(MicrovmMachineState * mms)159 static void microvm_devices_init(MicrovmMachineState *mms)
160 {
161 const char *default_firmware;
162 X86MachineState *x86ms = X86_MACHINE(mms);
163 ISABus *isa_bus;
164 GSIState *gsi_state;
165 int ioapics;
166 int i;
167
168 /* Core components */
169 ioapics = microvm_ioapics(mms);
170 gsi_state = g_malloc0(sizeof(*gsi_state));
171 x86ms->gsi = qemu_allocate_irqs(gsi_handler, gsi_state,
172 IOAPIC_NUM_PINS * ioapics);
173
174 isa_bus = isa_bus_new(NULL, get_system_memory(), get_system_io(),
175 &error_abort);
176 isa_bus_register_input_irqs(isa_bus, x86ms->gsi);
177
178 ioapic_init_gsi(gsi_state, OBJECT(mms));
179 if (ioapics > 1) {
180 x86ms->ioapic2 = ioapic_init_secondary(gsi_state);
181 }
182
183 if (kvm_enabled()) {
184 kvmclock_create(true);
185 }
186
187 mms->virtio_irq_base = 5;
188 mms->virtio_num_transports = 8;
189 if (x86ms->ioapic2) {
190 mms->pcie_irq_base = 16; /* 16 -> 19 */
191 /* use second ioapic (24 -> 47) for virtio-mmio irq lines */
192 mms->virtio_irq_base = IO_APIC_SECONDARY_IRQBASE;
193 mms->virtio_num_transports = IOAPIC_NUM_PINS;
194 } else if (x86_machine_is_acpi_enabled(x86ms)) {
195 mms->pcie_irq_base = 12; /* 12 -> 15 */
196 mms->virtio_irq_base = 16; /* 16 -> 23 */
197 }
198
199 for (i = 0; i < mms->virtio_num_transports; i++) {
200 sysbus_create_simple("virtio-mmio",
201 VIRTIO_MMIO_BASE + i * 512,
202 x86ms->gsi[mms->virtio_irq_base + i]);
203 }
204
205 /* Optional and legacy devices */
206 if (x86_machine_is_acpi_enabled(x86ms)) {
207 DeviceState *dev = qdev_new(TYPE_ACPI_GED);
208 qdev_prop_set_uint32(dev, "ged-event", ACPI_GED_PWR_DOWN_EVT);
209 sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal);
210 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, GED_MMIO_BASE);
211 /* sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, GED_MMIO_BASE_MEMHP); */
212 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, GED_MMIO_BASE_REGS);
213 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
214 x86ms->gsi[GED_MMIO_IRQ]);
215 x86ms->acpi_dev = HOTPLUG_HANDLER(dev);
216 }
217
218 if (x86_machine_is_acpi_enabled(x86ms) && machine_usb(MACHINE(mms))) {
219 DeviceState *dev = qdev_new(TYPE_XHCI_SYSBUS);
220 qdev_prop_set_uint32(dev, "intrs", 1);
221 qdev_prop_set_uint32(dev, "slots", XHCI_MAXSLOTS);
222 qdev_prop_set_uint32(dev, "p2", 8);
223 qdev_prop_set_uint32(dev, "p3", 8);
224 sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal);
225 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MICROVM_XHCI_BASE);
226 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
227 x86ms->gsi[MICROVM_XHCI_IRQ]);
228 }
229
230 if (x86_machine_is_acpi_enabled(x86ms) && mms->pcie == ON_OFF_AUTO_ON) {
231 /* use topmost 25% of the address space available */
232 hwaddr phys_size = (hwaddr)1 << X86_CPU(first_cpu)->phys_bits;
233 if (phys_size > 0x1000000ll) {
234 mms->gpex.mmio64.size = phys_size / 4;
235 mms->gpex.mmio64.base = phys_size - mms->gpex.mmio64.size;
236 }
237 mms->gpex.mmio32.base = PCIE_MMIO_BASE;
238 mms->gpex.mmio32.size = PCIE_MMIO_SIZE;
239 mms->gpex.ecam.base = PCIE_ECAM_BASE;
240 mms->gpex.ecam.size = PCIE_ECAM_SIZE;
241 mms->gpex.irq = mms->pcie_irq_base;
242 create_gpex(mms);
243 x86ms->pci_irq_mask = ((1 << (mms->pcie_irq_base + 0)) |
244 (1 << (mms->pcie_irq_base + 1)) |
245 (1 << (mms->pcie_irq_base + 2)) |
246 (1 << (mms->pcie_irq_base + 3)));
247 } else {
248 x86ms->pci_irq_mask = 0;
249 }
250
251 if (x86ms->pic == ON_OFF_AUTO_ON || x86ms->pic == ON_OFF_AUTO_AUTO) {
252 qemu_irq *i8259;
253
254 i8259 = i8259_init(isa_bus, x86_allocate_cpu_irq());
255 for (i = 0; i < ISA_NUM_IRQS; i++) {
256 gsi_state->i8259_irq[i] = i8259[i];
257 }
258 g_free(i8259);
259 }
260
261 if (x86ms->pit == ON_OFF_AUTO_ON || x86ms->pit == ON_OFF_AUTO_AUTO) {
262 if (kvm_pit_in_kernel()) {
263 kvm_pit_init(isa_bus, 0x40);
264 } else {
265 i8254_pit_init(isa_bus, 0x40, 0, NULL);
266 }
267 }
268
269 if (mms->rtc == ON_OFF_AUTO_ON ||
270 (mms->rtc == ON_OFF_AUTO_AUTO && !kvm_enabled())) {
271 microvm_set_rtc(mms, mc146818_rtc_init(isa_bus, 2000, NULL));
272 }
273
274 if (mms->isa_serial) {
275 serial_hds_isa_init(isa_bus, 0, 1);
276 }
277
278 default_firmware = x86_machine_is_acpi_enabled(x86ms)
279 ? MICROVM_BIOS_FILENAME
280 : MICROVM_QBOOT_FILENAME;
281 x86_bios_rom_init(x86ms, default_firmware, get_system_memory(), true);
282 }
283
microvm_memory_init(MicrovmMachineState * mms)284 static void microvm_memory_init(MicrovmMachineState *mms)
285 {
286 MicrovmMachineClass *mmc = MICROVM_MACHINE_GET_CLASS(mms);
287 MachineState *machine = MACHINE(mms);
288 X86MachineState *x86ms = X86_MACHINE(mms);
289 MemoryRegion *ram_below_4g, *ram_above_4g;
290 MemoryRegion *system_memory = get_system_memory();
291 FWCfgState *fw_cfg;
292 ram_addr_t lowmem = 0xc0000000; /* 3G */
293 int i;
294
295 if (machine->ram_size > lowmem) {
296 x86ms->above_4g_mem_size = machine->ram_size - lowmem;
297 x86ms->below_4g_mem_size = lowmem;
298 } else {
299 x86ms->above_4g_mem_size = 0;
300 x86ms->below_4g_mem_size = machine->ram_size;
301 }
302
303 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
304 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", machine->ram,
305 0, x86ms->below_4g_mem_size);
306 memory_region_add_subregion(system_memory, 0, ram_below_4g);
307
308 e820_add_entry(0, x86ms->below_4g_mem_size, E820_RAM);
309
310 if (x86ms->above_4g_mem_size > 0) {
311 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
312 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g",
313 machine->ram,
314 x86ms->below_4g_mem_size,
315 x86ms->above_4g_mem_size);
316 memory_region_add_subregion(system_memory, 0x100000000ULL,
317 ram_above_4g);
318 e820_add_entry(0x100000000ULL, x86ms->above_4g_mem_size, E820_RAM);
319 }
320
321 fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4,
322 &address_space_memory);
323
324 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, machine->smp.cpus);
325 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, machine->smp.max_cpus);
326 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)machine->ram_size);
327 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, 1);
328
329 rom_set_fw(fw_cfg);
330
331 if (machine->kernel_filename != NULL) {
332 mmc->x86_load_linux(x86ms, fw_cfg, 0, true);
333 }
334
335 if (mms->option_roms) {
336 for (i = 0; i < nb_option_roms; i++) {
337 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
338 }
339 }
340
341 x86ms->fw_cfg = fw_cfg;
342 x86ms->ioapic_as = &address_space_memory;
343 }
344
microvm_get_mmio_cmdline(gchar * name,uint32_t virtio_irq_base)345 static gchar *microvm_get_mmio_cmdline(gchar *name, uint32_t virtio_irq_base)
346 {
347 gchar *cmdline;
348 gchar *separator;
349 long int index;
350 int ret;
351
352 separator = g_strrstr(name, ".");
353 if (!separator) {
354 return NULL;
355 }
356
357 if (qemu_strtol(separator + 1, NULL, 10, &index) != 0) {
358 return NULL;
359 }
360
361 cmdline = g_malloc0(VIRTIO_CMDLINE_MAXLEN);
362 ret = g_snprintf(cmdline, VIRTIO_CMDLINE_MAXLEN,
363 " virtio_mmio.device=512@0x%lx:%ld",
364 VIRTIO_MMIO_BASE + index * 512,
365 virtio_irq_base + index);
366 if (ret < 0 || ret >= VIRTIO_CMDLINE_MAXLEN) {
367 g_free(cmdline);
368 return NULL;
369 }
370
371 return cmdline;
372 }
373
microvm_fix_kernel_cmdline(MachineState * machine)374 static void microvm_fix_kernel_cmdline(MachineState *machine)
375 {
376 X86MachineState *x86ms = X86_MACHINE(machine);
377 MicrovmMachineState *mms = MICROVM_MACHINE(machine);
378 BusState *bus;
379 BusChild *kid;
380 char *cmdline;
381
382 /*
383 * Find MMIO transports with attached devices, and add them to the kernel
384 * command line.
385 *
386 * Yes, this is a hack, but one that heavily improves the UX without
387 * introducing any significant issues.
388 */
389 cmdline = g_strdup(machine->kernel_cmdline);
390 bus = sysbus_get_default();
391 QTAILQ_FOREACH(kid, &bus->children, sibling) {
392 DeviceState *dev = kid->child;
393
394 if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_MMIO)) {
395 VirtIOMMIOProxy *mmio = VIRTIO_MMIO(OBJECT(dev));
396 VirtioBusState *mmio_virtio_bus = &mmio->bus;
397 BusState *mmio_bus = &mmio_virtio_bus->parent_obj;
398
399 if (!QTAILQ_EMPTY(&mmio_bus->children)) {
400 gchar *mmio_cmdline = microvm_get_mmio_cmdline
401 (mmio_bus->name, mms->virtio_irq_base);
402 if (mmio_cmdline) {
403 char *newcmd = g_strjoin(NULL, cmdline, mmio_cmdline, NULL);
404 g_free(mmio_cmdline);
405 g_free(cmdline);
406 cmdline = newcmd;
407 }
408 }
409 }
410 }
411
412 fw_cfg_modify_i32(x86ms->fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(cmdline) + 1);
413 fw_cfg_modify_string(x86ms->fw_cfg, FW_CFG_CMDLINE_DATA, cmdline);
414
415 g_free(cmdline);
416 }
417
microvm_device_pre_plug_cb(HotplugHandler * hotplug_dev,DeviceState * dev,Error ** errp)418 static void microvm_device_pre_plug_cb(HotplugHandler *hotplug_dev,
419 DeviceState *dev, Error **errp)
420 {
421 X86CPU *cpu = X86_CPU(dev);
422
423 cpu->host_phys_bits = true; /* need reliable phys-bits */
424 x86_cpu_pre_plug(hotplug_dev, dev, errp);
425 }
426
microvm_device_plug_cb(HotplugHandler * hotplug_dev,DeviceState * dev,Error ** errp)427 static void microvm_device_plug_cb(HotplugHandler *hotplug_dev,
428 DeviceState *dev, Error **errp)
429 {
430 x86_cpu_plug(hotplug_dev, dev, errp);
431 }
432
microvm_device_unplug_request_cb(HotplugHandler * hotplug_dev,DeviceState * dev,Error ** errp)433 static void microvm_device_unplug_request_cb(HotplugHandler *hotplug_dev,
434 DeviceState *dev, Error **errp)
435 {
436 error_setg(errp, "unplug not supported by microvm");
437 }
438
microvm_device_unplug_cb(HotplugHandler * hotplug_dev,DeviceState * dev,Error ** errp)439 static void microvm_device_unplug_cb(HotplugHandler *hotplug_dev,
440 DeviceState *dev, Error **errp)
441 {
442 error_setg(errp, "unplug not supported by microvm");
443 }
444
microvm_get_hotplug_handler(MachineState * machine,DeviceState * dev)445 static HotplugHandler *microvm_get_hotplug_handler(MachineState *machine,
446 DeviceState *dev)
447 {
448 if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
449 return HOTPLUG_HANDLER(machine);
450 }
451 return NULL;
452 }
453
microvm_machine_state_init(MachineState * machine)454 static void microvm_machine_state_init(MachineState *machine)
455 {
456 MicrovmMachineState *mms = MICROVM_MACHINE(machine);
457 X86MachineState *x86ms = X86_MACHINE(machine);
458
459 microvm_memory_init(mms);
460
461 x86_cpus_init(x86ms, CPU_VERSION_LATEST);
462
463 microvm_devices_init(mms);
464 }
465
microvm_machine_reset(MachineState * machine,ResetType type)466 static void microvm_machine_reset(MachineState *machine, ResetType type)
467 {
468 MicrovmMachineState *mms = MICROVM_MACHINE(machine);
469 CPUState *cs;
470 X86CPU *cpu;
471
472 if (!x86_machine_is_acpi_enabled(X86_MACHINE(machine)) &&
473 machine->kernel_filename != NULL &&
474 mms->auto_kernel_cmdline && !mms->kernel_cmdline_fixed) {
475 microvm_fix_kernel_cmdline(machine);
476 mms->kernel_cmdline_fixed = true;
477 }
478
479 qemu_devices_reset(type);
480
481 CPU_FOREACH(cs) {
482 cpu = X86_CPU(cs);
483
484 x86_cpu_after_reset(cpu);
485 }
486 }
487
microvm_machine_get_rtc(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)488 static void microvm_machine_get_rtc(Object *obj, Visitor *v, const char *name,
489 void *opaque, Error **errp)
490 {
491 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
492 OnOffAuto rtc = mms->rtc;
493
494 visit_type_OnOffAuto(v, name, &rtc, errp);
495 }
496
microvm_machine_set_rtc(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)497 static void microvm_machine_set_rtc(Object *obj, Visitor *v, const char *name,
498 void *opaque, Error **errp)
499 {
500 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
501
502 visit_type_OnOffAuto(v, name, &mms->rtc, errp);
503 }
504
microvm_machine_get_pcie(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)505 static void microvm_machine_get_pcie(Object *obj, Visitor *v, const char *name,
506 void *opaque, Error **errp)
507 {
508 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
509 OnOffAuto pcie = mms->pcie;
510
511 visit_type_OnOffAuto(v, name, &pcie, errp);
512 }
513
microvm_machine_set_pcie(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)514 static void microvm_machine_set_pcie(Object *obj, Visitor *v, const char *name,
515 void *opaque, Error **errp)
516 {
517 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
518
519 visit_type_OnOffAuto(v, name, &mms->pcie, errp);
520 }
521
microvm_machine_get_ioapic2(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)522 static void microvm_machine_get_ioapic2(Object *obj, Visitor *v, const char *name,
523 void *opaque, Error **errp)
524 {
525 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
526 OnOffAuto ioapic2 = mms->ioapic2;
527
528 visit_type_OnOffAuto(v, name, &ioapic2, errp);
529 }
530
microvm_machine_set_ioapic2(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)531 static void microvm_machine_set_ioapic2(Object *obj, Visitor *v, const char *name,
532 void *opaque, Error **errp)
533 {
534 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
535
536 visit_type_OnOffAuto(v, name, &mms->ioapic2, errp);
537 }
538
microvm_machine_get_isa_serial(Object * obj,Error ** errp)539 static bool microvm_machine_get_isa_serial(Object *obj, Error **errp)
540 {
541 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
542
543 return mms->isa_serial;
544 }
545
microvm_machine_set_isa_serial(Object * obj,bool value,Error ** errp)546 static void microvm_machine_set_isa_serial(Object *obj, bool value,
547 Error **errp)
548 {
549 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
550
551 mms->isa_serial = value;
552 }
553
microvm_machine_get_option_roms(Object * obj,Error ** errp)554 static bool microvm_machine_get_option_roms(Object *obj, Error **errp)
555 {
556 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
557
558 return mms->option_roms;
559 }
560
microvm_machine_set_option_roms(Object * obj,bool value,Error ** errp)561 static void microvm_machine_set_option_roms(Object *obj, bool value,
562 Error **errp)
563 {
564 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
565
566 mms->option_roms = value;
567 }
568
microvm_machine_get_auto_kernel_cmdline(Object * obj,Error ** errp)569 static bool microvm_machine_get_auto_kernel_cmdline(Object *obj, Error **errp)
570 {
571 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
572
573 return mms->auto_kernel_cmdline;
574 }
575
microvm_machine_set_auto_kernel_cmdline(Object * obj,bool value,Error ** errp)576 static void microvm_machine_set_auto_kernel_cmdline(Object *obj, bool value,
577 Error **errp)
578 {
579 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
580
581 mms->auto_kernel_cmdline = value;
582 }
583
microvm_machine_done(Notifier * notifier,void * data)584 static void microvm_machine_done(Notifier *notifier, void *data)
585 {
586 MicrovmMachineState *mms = container_of(notifier, MicrovmMachineState,
587 machine_done);
588 X86MachineState *x86ms = X86_MACHINE(mms);
589
590 acpi_setup_microvm(mms);
591 dt_setup_microvm(mms);
592 fw_cfg_add_e820(x86ms->fw_cfg);
593 }
594
microvm_powerdown_req(Notifier * notifier,void * data)595 static void microvm_powerdown_req(Notifier *notifier, void *data)
596 {
597 MicrovmMachineState *mms = container_of(notifier, MicrovmMachineState,
598 powerdown_req);
599 X86MachineState *x86ms = X86_MACHINE(mms);
600
601 if (x86ms->acpi_dev) {
602 Object *obj = OBJECT(x86ms->acpi_dev);
603 AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_GET_CLASS(obj);
604 adevc->send_event(ACPI_DEVICE_IF(x86ms->acpi_dev),
605 ACPI_POWER_DOWN_STATUS);
606 }
607 }
608
microvm_machine_initfn(Object * obj)609 static void microvm_machine_initfn(Object *obj)
610 {
611 MicrovmMachineState *mms = MICROVM_MACHINE(obj);
612
613 /* Configuration */
614 mms->rtc = ON_OFF_AUTO_AUTO;
615 mms->pcie = ON_OFF_AUTO_AUTO;
616 mms->ioapic2 = ON_OFF_AUTO_AUTO;
617 mms->isa_serial = true;
618 mms->option_roms = true;
619 mms->auto_kernel_cmdline = true;
620
621 /* State */
622 mms->kernel_cmdline_fixed = false;
623
624 mms->machine_done.notify = microvm_machine_done;
625 qemu_add_machine_init_done_notifier(&mms->machine_done);
626 mms->powerdown_req.notify = microvm_powerdown_req;
627 qemu_register_powerdown_notifier(&mms->powerdown_req);
628 }
629
630 GlobalProperty microvm_properties[] = {
631 /*
632 * pcie host bridge (gpex) on microvm has no io address window,
633 * so reserving io space is not going to work. Turn it off.
634 */
635 { "pcie-root-port", "io-reserve", "0" },
636 };
637
microvm_class_init(ObjectClass * oc,void * data)638 static void microvm_class_init(ObjectClass *oc, void *data)
639 {
640 X86MachineClass *x86mc = X86_MACHINE_CLASS(oc);
641 MicrovmMachineClass *mmc = MICROVM_MACHINE_CLASS(oc);
642 MachineClass *mc = MACHINE_CLASS(oc);
643 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
644
645 mmc->x86_load_linux = x86_load_linux;
646
647 mc->init = microvm_machine_state_init;
648
649 mc->family = "microvm_i386";
650 mc->desc = "microvm (i386)";
651 mc->units_per_default_bus = 1;
652 mc->no_floppy = 1;
653 mc->max_cpus = 288;
654 mc->has_hotpluggable_cpus = false;
655 mc->auto_enable_numa_with_memhp = false;
656 mc->auto_enable_numa_with_memdev = false;
657 mc->default_cpu_type = TARGET_DEFAULT_CPU_TYPE;
658 mc->nvdimm_supported = false;
659 mc->default_ram_id = "microvm.ram";
660
661 /* Avoid relying too much on kernel components */
662 mc->default_kernel_irqchip_split = true;
663
664 /* Machine class handlers */
665 mc->reset = microvm_machine_reset;
666
667 /* hotplug (for cpu coldplug) */
668 mc->get_hotplug_handler = microvm_get_hotplug_handler;
669 hc->pre_plug = microvm_device_pre_plug_cb;
670 hc->plug = microvm_device_plug_cb;
671 hc->unplug_request = microvm_device_unplug_request_cb;
672 hc->unplug = microvm_device_unplug_cb;
673
674 x86mc->fwcfg_dma_enabled = true;
675
676 object_class_property_add(oc, MICROVM_MACHINE_RTC, "OnOffAuto",
677 microvm_machine_get_rtc,
678 microvm_machine_set_rtc,
679 NULL, NULL);
680 object_class_property_set_description(oc, MICROVM_MACHINE_RTC,
681 "Enable MC146818 RTC");
682
683 object_class_property_add(oc, MICROVM_MACHINE_PCIE, "OnOffAuto",
684 microvm_machine_get_pcie,
685 microvm_machine_set_pcie,
686 NULL, NULL);
687 object_class_property_set_description(oc, MICROVM_MACHINE_PCIE,
688 "Enable PCIe");
689
690 object_class_property_add(oc, MICROVM_MACHINE_IOAPIC2, "OnOffAuto",
691 microvm_machine_get_ioapic2,
692 microvm_machine_set_ioapic2,
693 NULL, NULL);
694 object_class_property_set_description(oc, MICROVM_MACHINE_IOAPIC2,
695 "Enable second IO-APIC");
696
697 object_class_property_add_bool(oc, MICROVM_MACHINE_ISA_SERIAL,
698 microvm_machine_get_isa_serial,
699 microvm_machine_set_isa_serial);
700 object_class_property_set_description(oc, MICROVM_MACHINE_ISA_SERIAL,
701 "Set off to disable the instantiation an ISA serial port");
702
703 object_class_property_add_bool(oc, MICROVM_MACHINE_OPTION_ROMS,
704 microvm_machine_get_option_roms,
705 microvm_machine_set_option_roms);
706 object_class_property_set_description(oc, MICROVM_MACHINE_OPTION_ROMS,
707 "Set off to disable loading option ROMs");
708
709 object_class_property_add_bool(oc, MICROVM_MACHINE_AUTO_KERNEL_CMDLINE,
710 microvm_machine_get_auto_kernel_cmdline,
711 microvm_machine_set_auto_kernel_cmdline);
712 object_class_property_set_description(oc,
713 MICROVM_MACHINE_AUTO_KERNEL_CMDLINE,
714 "Set off to disable adding virtio-mmio devices to the kernel cmdline");
715
716 machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
717
718 compat_props_add(mc->compat_props, microvm_properties,
719 G_N_ELEMENTS(microvm_properties));
720 }
721
722 static const TypeInfo microvm_machine_info = {
723 .name = TYPE_MICROVM_MACHINE,
724 .parent = TYPE_X86_MACHINE,
725 .instance_size = sizeof(MicrovmMachineState),
726 .instance_init = microvm_machine_initfn,
727 .class_size = sizeof(MicrovmMachineClass),
728 .class_init = microvm_class_init,
729 .interfaces = (InterfaceInfo[]) {
730 { TYPE_HOTPLUG_HANDLER },
731 { }
732 },
733 };
734
microvm_machine_init(void)735 static void microvm_machine_init(void)
736 {
737 type_register_static(µvm_machine_info);
738 }
739 type_init(microvm_machine_init);
740