1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /* Copyright (C) 2018 Microchip Technology Inc. */
3
4 #include <linux/module.h>
5 #include <linux/pci.h>
6 #include <linux/netdevice.h>
7 #include <linux/etherdevice.h>
8 #include <linux/crc32.h>
9 #include <linux/microchipphy.h>
10 #include <linux/net_tstamp.h>
11 #include <linux/of_mdio.h>
12 #include <linux/of_net.h>
13 #include <linux/phy.h>
14 #include <linux/phy_fixed.h>
15 #include <linux/rtnetlink.h>
16 #include <linux/iopoll.h>
17 #include <linux/crc16.h>
18 #include "lan743x_main.h"
19 #include "lan743x_ethtool.h"
20
21 #define MMD_ACCESS_ADDRESS 0
22 #define MMD_ACCESS_WRITE 1
23 #define MMD_ACCESS_READ 2
24 #define MMD_ACCESS_READ_INC 3
25 #define PCS_POWER_STATE_DOWN 0x6
26 #define PCS_POWER_STATE_UP 0x4
27
28 #define RFE_RD_FIFO_TH_3_DWORDS 0x3
29
pci11x1x_strap_get_status(struct lan743x_adapter * adapter)30 static void pci11x1x_strap_get_status(struct lan743x_adapter *adapter)
31 {
32 u32 chip_rev;
33 u32 cfg_load;
34 u32 hw_cfg;
35 u32 strap;
36 int ret;
37
38 /* Timeout = 100 (i.e. 1 sec (10 msce * 100)) */
39 ret = lan743x_hs_syslock_acquire(adapter, 100);
40 if (ret < 0) {
41 netif_err(adapter, drv, adapter->netdev,
42 "Sys Lock acquire failed ret:%d\n", ret);
43 return;
44 }
45
46 cfg_load = lan743x_csr_read(adapter, ETH_SYS_CONFIG_LOAD_STARTED_REG);
47 lan743x_hs_syslock_release(adapter);
48 hw_cfg = lan743x_csr_read(adapter, HW_CFG);
49
50 if (cfg_load & GEN_SYS_LOAD_STARTED_REG_ETH_ ||
51 hw_cfg & HW_CFG_RST_PROTECT_) {
52 strap = lan743x_csr_read(adapter, STRAP_READ);
53 if (strap & STRAP_READ_SGMII_EN_)
54 adapter->is_sgmii_en = true;
55 else
56 adapter->is_sgmii_en = false;
57 } else {
58 chip_rev = lan743x_csr_read(adapter, FPGA_REV);
59 if (chip_rev) {
60 if (chip_rev & FPGA_SGMII_OP)
61 adapter->is_sgmii_en = true;
62 else
63 adapter->is_sgmii_en = false;
64 } else {
65 adapter->is_sgmii_en = false;
66 }
67 }
68 netif_dbg(adapter, drv, adapter->netdev,
69 "SGMII I/F %sable\n", adapter->is_sgmii_en ? "En" : "Dis");
70 }
71
is_pci11x1x_chip(struct lan743x_adapter * adapter)72 static bool is_pci11x1x_chip(struct lan743x_adapter *adapter)
73 {
74 struct lan743x_csr *csr = &adapter->csr;
75 u32 id_rev = csr->id_rev;
76
77 if (((id_rev & 0xFFFF0000) == ID_REV_ID_A011_) ||
78 ((id_rev & 0xFFFF0000) == ID_REV_ID_A041_)) {
79 return true;
80 }
81 return false;
82 }
83
lan743x_pci_cleanup(struct lan743x_adapter * adapter)84 static void lan743x_pci_cleanup(struct lan743x_adapter *adapter)
85 {
86 pci_release_selected_regions(adapter->pdev,
87 pci_select_bars(adapter->pdev,
88 IORESOURCE_MEM));
89 pci_disable_device(adapter->pdev);
90 }
91
lan743x_pci_init(struct lan743x_adapter * adapter,struct pci_dev * pdev)92 static int lan743x_pci_init(struct lan743x_adapter *adapter,
93 struct pci_dev *pdev)
94 {
95 unsigned long bars = 0;
96 int ret;
97
98 adapter->pdev = pdev;
99 ret = pci_enable_device_mem(pdev);
100 if (ret)
101 goto return_error;
102
103 netif_info(adapter, probe, adapter->netdev,
104 "PCI: Vendor ID = 0x%04X, Device ID = 0x%04X\n",
105 pdev->vendor, pdev->device);
106 bars = pci_select_bars(pdev, IORESOURCE_MEM);
107 if (!test_bit(0, &bars))
108 goto disable_device;
109
110 ret = pci_request_selected_regions(pdev, bars, DRIVER_NAME);
111 if (ret)
112 goto disable_device;
113
114 pci_set_master(pdev);
115 return 0;
116
117 disable_device:
118 pci_disable_device(adapter->pdev);
119
120 return_error:
121 return ret;
122 }
123
lan743x_csr_read(struct lan743x_adapter * adapter,int offset)124 u32 lan743x_csr_read(struct lan743x_adapter *adapter, int offset)
125 {
126 return ioread32(&adapter->csr.csr_address[offset]);
127 }
128
lan743x_csr_write(struct lan743x_adapter * adapter,int offset,u32 data)129 void lan743x_csr_write(struct lan743x_adapter *adapter, int offset,
130 u32 data)
131 {
132 iowrite32(data, &adapter->csr.csr_address[offset]);
133 }
134
135 #define LAN743X_CSR_READ_OP(offset) lan743x_csr_read(adapter, offset)
136
lan743x_csr_light_reset(struct lan743x_adapter * adapter)137 static int lan743x_csr_light_reset(struct lan743x_adapter *adapter)
138 {
139 u32 data;
140
141 data = lan743x_csr_read(adapter, HW_CFG);
142 data |= HW_CFG_LRST_;
143 lan743x_csr_write(adapter, HW_CFG, data);
144
145 return readx_poll_timeout(LAN743X_CSR_READ_OP, HW_CFG, data,
146 !(data & HW_CFG_LRST_), 100000, 10000000);
147 }
148
lan743x_csr_wait_for_bit_atomic(struct lan743x_adapter * adapter,int offset,u32 bit_mask,int target_value,int udelay_min,int udelay_max,int count)149 static int lan743x_csr_wait_for_bit_atomic(struct lan743x_adapter *adapter,
150 int offset, u32 bit_mask,
151 int target_value, int udelay_min,
152 int udelay_max, int count)
153 {
154 u32 data;
155
156 return readx_poll_timeout_atomic(LAN743X_CSR_READ_OP, offset, data,
157 target_value == !!(data & bit_mask),
158 udelay_max, udelay_min * count);
159 }
160
lan743x_csr_wait_for_bit(struct lan743x_adapter * adapter,int offset,u32 bit_mask,int target_value,int usleep_min,int usleep_max,int count)161 static int lan743x_csr_wait_for_bit(struct lan743x_adapter *adapter,
162 int offset, u32 bit_mask,
163 int target_value, int usleep_min,
164 int usleep_max, int count)
165 {
166 u32 data;
167
168 return readx_poll_timeout(LAN743X_CSR_READ_OP, offset, data,
169 target_value == !!(data & bit_mask),
170 usleep_max, usleep_min * count);
171 }
172
lan743x_csr_init(struct lan743x_adapter * adapter)173 static int lan743x_csr_init(struct lan743x_adapter *adapter)
174 {
175 struct lan743x_csr *csr = &adapter->csr;
176 resource_size_t bar_start, bar_length;
177
178 bar_start = pci_resource_start(adapter->pdev, 0);
179 bar_length = pci_resource_len(adapter->pdev, 0);
180 csr->csr_address = devm_ioremap(&adapter->pdev->dev,
181 bar_start, bar_length);
182 if (!csr->csr_address)
183 return -ENOMEM;
184
185 csr->id_rev = lan743x_csr_read(adapter, ID_REV);
186 csr->fpga_rev = lan743x_csr_read(adapter, FPGA_REV);
187 netif_info(adapter, probe, adapter->netdev,
188 "ID_REV = 0x%08X, FPGA_REV = %d.%d\n",
189 csr->id_rev, FPGA_REV_GET_MAJOR_(csr->fpga_rev),
190 FPGA_REV_GET_MINOR_(csr->fpga_rev));
191 if (!ID_REV_IS_VALID_CHIP_ID_(csr->id_rev))
192 return -ENODEV;
193
194 csr->flags = LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR;
195 switch (csr->id_rev & ID_REV_CHIP_REV_MASK_) {
196 case ID_REV_CHIP_REV_A0_:
197 csr->flags |= LAN743X_CSR_FLAG_IS_A0;
198 csr->flags &= ~LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR;
199 break;
200 case ID_REV_CHIP_REV_B0_:
201 csr->flags |= LAN743X_CSR_FLAG_IS_B0;
202 break;
203 }
204
205 return lan743x_csr_light_reset(adapter);
206 }
207
lan743x_intr_software_isr(struct lan743x_adapter * adapter)208 static void lan743x_intr_software_isr(struct lan743x_adapter *adapter)
209 {
210 struct lan743x_intr *intr = &adapter->intr;
211
212 /* disable the interrupt to prevent repeated re-triggering */
213 lan743x_csr_write(adapter, INT_EN_CLR, INT_BIT_SW_GP_);
214 intr->software_isr_flag = true;
215 wake_up(&intr->software_isr_wq);
216 }
217
lan743x_tx_isr(void * context,u32 int_sts,u32 flags)218 static void lan743x_tx_isr(void *context, u32 int_sts, u32 flags)
219 {
220 struct lan743x_tx *tx = context;
221 struct lan743x_adapter *adapter = tx->adapter;
222 bool enable_flag = true;
223
224 lan743x_csr_read(adapter, INT_EN_SET);
225 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR) {
226 lan743x_csr_write(adapter, INT_EN_CLR,
227 INT_BIT_DMA_TX_(tx->channel_number));
228 }
229
230 if (int_sts & INT_BIT_DMA_TX_(tx->channel_number)) {
231 u32 ioc_bit = DMAC_INT_BIT_TX_IOC_(tx->channel_number);
232 u32 dmac_int_sts;
233 u32 dmac_int_en;
234
235 if (flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ)
236 dmac_int_sts = lan743x_csr_read(adapter, DMAC_INT_STS);
237 else
238 dmac_int_sts = ioc_bit;
239 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK)
240 dmac_int_en = lan743x_csr_read(adapter,
241 DMAC_INT_EN_SET);
242 else
243 dmac_int_en = ioc_bit;
244
245 dmac_int_en &= ioc_bit;
246 dmac_int_sts &= dmac_int_en;
247 if (dmac_int_sts & ioc_bit) {
248 napi_schedule(&tx->napi);
249 enable_flag = false;/* poll func will enable later */
250 }
251 }
252
253 if (enable_flag)
254 /* enable isr */
255 lan743x_csr_write(adapter, INT_EN_SET,
256 INT_BIT_DMA_TX_(tx->channel_number));
257 }
258
lan743x_rx_isr(void * context,u32 int_sts,u32 flags)259 static void lan743x_rx_isr(void *context, u32 int_sts, u32 flags)
260 {
261 struct lan743x_rx *rx = context;
262 struct lan743x_adapter *adapter = rx->adapter;
263 bool enable_flag = true;
264
265 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR) {
266 lan743x_csr_write(adapter, INT_EN_CLR,
267 INT_BIT_DMA_RX_(rx->channel_number));
268 }
269
270 if (int_sts & INT_BIT_DMA_RX_(rx->channel_number)) {
271 u32 rx_frame_bit = DMAC_INT_BIT_RXFRM_(rx->channel_number);
272 u32 dmac_int_sts;
273 u32 dmac_int_en;
274
275 if (flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ)
276 dmac_int_sts = lan743x_csr_read(adapter, DMAC_INT_STS);
277 else
278 dmac_int_sts = rx_frame_bit;
279 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK)
280 dmac_int_en = lan743x_csr_read(adapter,
281 DMAC_INT_EN_SET);
282 else
283 dmac_int_en = rx_frame_bit;
284
285 dmac_int_en &= rx_frame_bit;
286 dmac_int_sts &= dmac_int_en;
287 if (dmac_int_sts & rx_frame_bit) {
288 napi_schedule(&rx->napi);
289 enable_flag = false;/* poll funct will enable later */
290 }
291 }
292
293 if (enable_flag) {
294 /* enable isr */
295 lan743x_csr_write(adapter, INT_EN_SET,
296 INT_BIT_DMA_RX_(rx->channel_number));
297 }
298 }
299
lan743x_intr_shared_isr(void * context,u32 int_sts,u32 flags)300 static void lan743x_intr_shared_isr(void *context, u32 int_sts, u32 flags)
301 {
302 struct lan743x_adapter *adapter = context;
303 unsigned int channel;
304
305 if (int_sts & INT_BIT_ALL_RX_) {
306 for (channel = 0; channel < LAN743X_USED_RX_CHANNELS;
307 channel++) {
308 u32 int_bit = INT_BIT_DMA_RX_(channel);
309
310 if (int_sts & int_bit) {
311 lan743x_rx_isr(&adapter->rx[channel],
312 int_bit, flags);
313 int_sts &= ~int_bit;
314 }
315 }
316 }
317 if (int_sts & INT_BIT_ALL_TX_) {
318 for (channel = 0; channel < adapter->used_tx_channels;
319 channel++) {
320 u32 int_bit = INT_BIT_DMA_TX_(channel);
321
322 if (int_sts & int_bit) {
323 lan743x_tx_isr(&adapter->tx[channel],
324 int_bit, flags);
325 int_sts &= ~int_bit;
326 }
327 }
328 }
329 if (int_sts & INT_BIT_ALL_OTHER_) {
330 if (int_sts & INT_BIT_SW_GP_) {
331 lan743x_intr_software_isr(adapter);
332 int_sts &= ~INT_BIT_SW_GP_;
333 }
334 if (int_sts & INT_BIT_1588_) {
335 lan743x_ptp_isr(adapter);
336 int_sts &= ~INT_BIT_1588_;
337 }
338 }
339 if (int_sts)
340 lan743x_csr_write(adapter, INT_EN_CLR, int_sts);
341 }
342
lan743x_intr_entry_isr(int irq,void * ptr)343 static irqreturn_t lan743x_intr_entry_isr(int irq, void *ptr)
344 {
345 struct lan743x_vector *vector = ptr;
346 struct lan743x_adapter *adapter = vector->adapter;
347 irqreturn_t result = IRQ_NONE;
348 u32 int_enables;
349 u32 int_sts;
350
351 if (vector->flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ) {
352 int_sts = lan743x_csr_read(adapter, INT_STS);
353 } else if (vector->flags &
354 (LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C |
355 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C)) {
356 int_sts = lan743x_csr_read(adapter, INT_STS_R2C);
357 } else {
358 /* use mask as implied status */
359 int_sts = vector->int_mask | INT_BIT_MAS_;
360 }
361
362 if (!(int_sts & INT_BIT_MAS_))
363 goto irq_done;
364
365 if (vector->flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR)
366 /* disable vector interrupt */
367 lan743x_csr_write(adapter,
368 INT_VEC_EN_CLR,
369 INT_VEC_EN_(vector->vector_index));
370
371 if (vector->flags & LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR)
372 /* disable master interrupt */
373 lan743x_csr_write(adapter, INT_EN_CLR, INT_BIT_MAS_);
374
375 if (vector->flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK) {
376 int_enables = lan743x_csr_read(adapter, INT_EN_SET);
377 } else {
378 /* use vector mask as implied enable mask */
379 int_enables = vector->int_mask;
380 }
381
382 int_sts &= int_enables;
383 int_sts &= vector->int_mask;
384 if (int_sts) {
385 if (vector->handler) {
386 vector->handler(vector->context,
387 int_sts, vector->flags);
388 } else {
389 /* disable interrupts on this vector */
390 lan743x_csr_write(adapter, INT_EN_CLR,
391 vector->int_mask);
392 }
393 result = IRQ_HANDLED;
394 }
395
396 if (vector->flags & LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET)
397 /* enable master interrupt */
398 lan743x_csr_write(adapter, INT_EN_SET, INT_BIT_MAS_);
399
400 if (vector->flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET)
401 /* enable vector interrupt */
402 lan743x_csr_write(adapter,
403 INT_VEC_EN_SET,
404 INT_VEC_EN_(vector->vector_index));
405 irq_done:
406 return result;
407 }
408
lan743x_intr_test_isr(struct lan743x_adapter * adapter)409 static int lan743x_intr_test_isr(struct lan743x_adapter *adapter)
410 {
411 struct lan743x_intr *intr = &adapter->intr;
412 int ret;
413
414 intr->software_isr_flag = false;
415
416 /* enable and activate test interrupt */
417 lan743x_csr_write(adapter, INT_EN_SET, INT_BIT_SW_GP_);
418 lan743x_csr_write(adapter, INT_SET, INT_BIT_SW_GP_);
419
420 ret = wait_event_timeout(intr->software_isr_wq,
421 intr->software_isr_flag,
422 msecs_to_jiffies(200));
423
424 /* disable test interrupt */
425 lan743x_csr_write(adapter, INT_EN_CLR, INT_BIT_SW_GP_);
426
427 return ret > 0 ? 0 : -ENODEV;
428 }
429
lan743x_intr_register_isr(struct lan743x_adapter * adapter,int vector_index,u32 flags,u32 int_mask,lan743x_vector_handler handler,void * context)430 static int lan743x_intr_register_isr(struct lan743x_adapter *adapter,
431 int vector_index, u32 flags,
432 u32 int_mask,
433 lan743x_vector_handler handler,
434 void *context)
435 {
436 struct lan743x_vector *vector = &adapter->intr.vector_list
437 [vector_index];
438 int ret;
439
440 vector->adapter = adapter;
441 vector->flags = flags;
442 vector->vector_index = vector_index;
443 vector->int_mask = int_mask;
444 vector->handler = handler;
445 vector->context = context;
446
447 ret = request_irq(vector->irq,
448 lan743x_intr_entry_isr,
449 (flags & LAN743X_VECTOR_FLAG_IRQ_SHARED) ?
450 IRQF_SHARED : 0, DRIVER_NAME, vector);
451 if (ret) {
452 vector->handler = NULL;
453 vector->context = NULL;
454 vector->int_mask = 0;
455 vector->flags = 0;
456 }
457 return ret;
458 }
459
lan743x_intr_unregister_isr(struct lan743x_adapter * adapter,int vector_index)460 static void lan743x_intr_unregister_isr(struct lan743x_adapter *adapter,
461 int vector_index)
462 {
463 struct lan743x_vector *vector = &adapter->intr.vector_list
464 [vector_index];
465
466 free_irq(vector->irq, vector);
467 vector->handler = NULL;
468 vector->context = NULL;
469 vector->int_mask = 0;
470 vector->flags = 0;
471 }
472
lan743x_intr_get_vector_flags(struct lan743x_adapter * adapter,u32 int_mask)473 static u32 lan743x_intr_get_vector_flags(struct lan743x_adapter *adapter,
474 u32 int_mask)
475 {
476 int index;
477
478 for (index = 0; index < adapter->max_vector_count; index++) {
479 if (adapter->intr.vector_list[index].int_mask & int_mask)
480 return adapter->intr.vector_list[index].flags;
481 }
482 return 0;
483 }
484
lan743x_intr_close(struct lan743x_adapter * adapter)485 static void lan743x_intr_close(struct lan743x_adapter *adapter)
486 {
487 struct lan743x_intr *intr = &adapter->intr;
488 int index = 0;
489
490 lan743x_csr_write(adapter, INT_EN_CLR, INT_BIT_MAS_);
491 if (adapter->is_pci11x1x)
492 lan743x_csr_write(adapter, INT_VEC_EN_CLR, 0x0000FFFF);
493 else
494 lan743x_csr_write(adapter, INT_VEC_EN_CLR, 0x000000FF);
495
496 for (index = 0; index < intr->number_of_vectors; index++) {
497 if (intr->flags & INTR_FLAG_IRQ_REQUESTED(index)) {
498 lan743x_intr_unregister_isr(adapter, index);
499 intr->flags &= ~INTR_FLAG_IRQ_REQUESTED(index);
500 }
501 }
502
503 if (intr->flags & INTR_FLAG_MSI_ENABLED) {
504 pci_disable_msi(adapter->pdev);
505 intr->flags &= ~INTR_FLAG_MSI_ENABLED;
506 }
507
508 if (intr->flags & INTR_FLAG_MSIX_ENABLED) {
509 pci_disable_msix(adapter->pdev);
510 intr->flags &= ~INTR_FLAG_MSIX_ENABLED;
511 }
512 }
513
lan743x_intr_open(struct lan743x_adapter * adapter)514 static int lan743x_intr_open(struct lan743x_adapter *adapter)
515 {
516 struct msix_entry msix_entries[PCI11X1X_MAX_VECTOR_COUNT];
517 struct lan743x_intr *intr = &adapter->intr;
518 unsigned int used_tx_channels;
519 u32 int_vec_en_auto_clr = 0;
520 u8 max_vector_count;
521 u32 int_vec_map0 = 0;
522 u32 int_vec_map1 = 0;
523 int ret = -ENODEV;
524 int index = 0;
525 u32 flags = 0;
526
527 intr->number_of_vectors = 0;
528
529 /* Try to set up MSIX interrupts */
530 max_vector_count = adapter->max_vector_count;
531 memset(&msix_entries[0], 0,
532 sizeof(struct msix_entry) * max_vector_count);
533 for (index = 0; index < max_vector_count; index++)
534 msix_entries[index].entry = index;
535 used_tx_channels = adapter->used_tx_channels;
536 ret = pci_enable_msix_range(adapter->pdev,
537 msix_entries, 1,
538 1 + used_tx_channels +
539 LAN743X_USED_RX_CHANNELS);
540
541 if (ret > 0) {
542 intr->flags |= INTR_FLAG_MSIX_ENABLED;
543 intr->number_of_vectors = ret;
544 intr->using_vectors = true;
545 for (index = 0; index < intr->number_of_vectors; index++)
546 intr->vector_list[index].irq = msix_entries
547 [index].vector;
548 netif_info(adapter, ifup, adapter->netdev,
549 "using MSIX interrupts, number of vectors = %d\n",
550 intr->number_of_vectors);
551 }
552
553 /* If MSIX failed try to setup using MSI interrupts */
554 if (!intr->number_of_vectors) {
555 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
556 if (!pci_enable_msi(adapter->pdev)) {
557 intr->flags |= INTR_FLAG_MSI_ENABLED;
558 intr->number_of_vectors = 1;
559 intr->using_vectors = true;
560 intr->vector_list[0].irq =
561 adapter->pdev->irq;
562 netif_info(adapter, ifup, adapter->netdev,
563 "using MSI interrupts, number of vectors = %d\n",
564 intr->number_of_vectors);
565 }
566 }
567 }
568
569 /* If MSIX, and MSI failed, setup using legacy interrupt */
570 if (!intr->number_of_vectors) {
571 intr->number_of_vectors = 1;
572 intr->using_vectors = false;
573 intr->vector_list[0].irq = intr->irq;
574 netif_info(adapter, ifup, adapter->netdev,
575 "using legacy interrupts\n");
576 }
577
578 /* At this point we must have at least one irq */
579 lan743x_csr_write(adapter, INT_VEC_EN_CLR, 0xFFFFFFFF);
580
581 /* map all interrupts to vector 0 */
582 lan743x_csr_write(adapter, INT_VEC_MAP0, 0x00000000);
583 lan743x_csr_write(adapter, INT_VEC_MAP1, 0x00000000);
584 lan743x_csr_write(adapter, INT_VEC_MAP2, 0x00000000);
585 flags = LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ |
586 LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C |
587 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK |
588 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR;
589
590 if (intr->using_vectors) {
591 flags |= LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR |
592 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET;
593 } else {
594 flags |= LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR |
595 LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET |
596 LAN743X_VECTOR_FLAG_IRQ_SHARED;
597 }
598
599 if (adapter->csr.flags & LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR) {
600 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ;
601 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C;
602 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR;
603 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK;
604 flags |= LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C;
605 flags |= LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C;
606 }
607
608 init_waitqueue_head(&intr->software_isr_wq);
609
610 ret = lan743x_intr_register_isr(adapter, 0, flags,
611 INT_BIT_ALL_RX_ | INT_BIT_ALL_TX_ |
612 INT_BIT_ALL_OTHER_,
613 lan743x_intr_shared_isr, adapter);
614 if (ret)
615 goto clean_up;
616 intr->flags |= INTR_FLAG_IRQ_REQUESTED(0);
617
618 if (intr->using_vectors)
619 lan743x_csr_write(adapter, INT_VEC_EN_SET,
620 INT_VEC_EN_(0));
621
622 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
623 lan743x_csr_write(adapter, INT_MOD_CFG0, LAN743X_INT_MOD);
624 lan743x_csr_write(adapter, INT_MOD_CFG1, LAN743X_INT_MOD);
625 lan743x_csr_write(adapter, INT_MOD_CFG2, LAN743X_INT_MOD);
626 lan743x_csr_write(adapter, INT_MOD_CFG3, LAN743X_INT_MOD);
627 lan743x_csr_write(adapter, INT_MOD_CFG4, LAN743X_INT_MOD);
628 lan743x_csr_write(adapter, INT_MOD_CFG5, LAN743X_INT_MOD);
629 lan743x_csr_write(adapter, INT_MOD_CFG6, LAN743X_INT_MOD);
630 lan743x_csr_write(adapter, INT_MOD_CFG7, LAN743X_INT_MOD);
631 if (adapter->is_pci11x1x) {
632 lan743x_csr_write(adapter, INT_MOD_CFG8, LAN743X_INT_MOD);
633 lan743x_csr_write(adapter, INT_MOD_CFG9, LAN743X_INT_MOD);
634 lan743x_csr_write(adapter, INT_MOD_MAP0, 0x00007654);
635 lan743x_csr_write(adapter, INT_MOD_MAP1, 0x00003210);
636 } else {
637 lan743x_csr_write(adapter, INT_MOD_MAP0, 0x00005432);
638 lan743x_csr_write(adapter, INT_MOD_MAP1, 0x00000001);
639 }
640 lan743x_csr_write(adapter, INT_MOD_MAP2, 0x00FFFFFF);
641 }
642
643 /* enable interrupts */
644 lan743x_csr_write(adapter, INT_EN_SET, INT_BIT_MAS_);
645 ret = lan743x_intr_test_isr(adapter);
646 if (ret)
647 goto clean_up;
648
649 if (intr->number_of_vectors > 1) {
650 int number_of_tx_vectors = intr->number_of_vectors - 1;
651
652 if (number_of_tx_vectors > used_tx_channels)
653 number_of_tx_vectors = used_tx_channels;
654 flags = LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ |
655 LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C |
656 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK |
657 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR |
658 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR |
659 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET;
660
661 if (adapter->csr.flags &
662 LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR) {
663 flags = LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET |
664 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET |
665 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR |
666 LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR;
667 }
668
669 for (index = 0; index < number_of_tx_vectors; index++) {
670 u32 int_bit = INT_BIT_DMA_TX_(index);
671 int vector = index + 1;
672
673 /* map TX interrupt to vector */
674 int_vec_map1 |= INT_VEC_MAP1_TX_VEC_(index, vector);
675 lan743x_csr_write(adapter, INT_VEC_MAP1, int_vec_map1);
676
677 /* Remove TX interrupt from shared mask */
678 intr->vector_list[0].int_mask &= ~int_bit;
679 ret = lan743x_intr_register_isr(adapter, vector, flags,
680 int_bit, lan743x_tx_isr,
681 &adapter->tx[index]);
682 if (ret)
683 goto clean_up;
684 intr->flags |= INTR_FLAG_IRQ_REQUESTED(vector);
685 if (!(flags &
686 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET))
687 lan743x_csr_write(adapter, INT_VEC_EN_SET,
688 INT_VEC_EN_(vector));
689 }
690 }
691 if ((intr->number_of_vectors - used_tx_channels) > 1) {
692 int number_of_rx_vectors = intr->number_of_vectors -
693 used_tx_channels - 1;
694
695 if (number_of_rx_vectors > LAN743X_USED_RX_CHANNELS)
696 number_of_rx_vectors = LAN743X_USED_RX_CHANNELS;
697
698 flags = LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ |
699 LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C |
700 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK |
701 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR |
702 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR |
703 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET;
704
705 if (adapter->csr.flags &
706 LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR) {
707 flags = LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR |
708 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET |
709 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET |
710 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR |
711 LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR;
712 }
713 for (index = 0; index < number_of_rx_vectors; index++) {
714 int vector = index + 1 + used_tx_channels;
715 u32 int_bit = INT_BIT_DMA_RX_(index);
716
717 /* map RX interrupt to vector */
718 int_vec_map0 |= INT_VEC_MAP0_RX_VEC_(index, vector);
719 lan743x_csr_write(adapter, INT_VEC_MAP0, int_vec_map0);
720 if (flags &
721 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR) {
722 int_vec_en_auto_clr |= INT_VEC_EN_(vector);
723 lan743x_csr_write(adapter, INT_VEC_EN_AUTO_CLR,
724 int_vec_en_auto_clr);
725 }
726
727 /* Remove RX interrupt from shared mask */
728 intr->vector_list[0].int_mask &= ~int_bit;
729 ret = lan743x_intr_register_isr(adapter, vector, flags,
730 int_bit, lan743x_rx_isr,
731 &adapter->rx[index]);
732 if (ret)
733 goto clean_up;
734 intr->flags |= INTR_FLAG_IRQ_REQUESTED(vector);
735
736 lan743x_csr_write(adapter, INT_VEC_EN_SET,
737 INT_VEC_EN_(vector));
738 }
739 }
740 return 0;
741
742 clean_up:
743 lan743x_intr_close(adapter);
744 return ret;
745 }
746
lan743x_dp_write(struct lan743x_adapter * adapter,u32 select,u32 addr,u32 length,u32 * buf)747 static int lan743x_dp_write(struct lan743x_adapter *adapter,
748 u32 select, u32 addr, u32 length, u32 *buf)
749 {
750 u32 dp_sel;
751 int i;
752
753 if (lan743x_csr_wait_for_bit_atomic(adapter, DP_SEL, DP_SEL_DPRDY_,
754 1, 40, 100, 100))
755 return -EIO;
756 dp_sel = lan743x_csr_read(adapter, DP_SEL);
757 dp_sel &= ~DP_SEL_MASK_;
758 dp_sel |= select;
759 lan743x_csr_write(adapter, DP_SEL, dp_sel);
760
761 for (i = 0; i < length; i++) {
762 lan743x_csr_write(adapter, DP_ADDR, addr + i);
763 lan743x_csr_write(adapter, DP_DATA_0, buf[i]);
764 lan743x_csr_write(adapter, DP_CMD, DP_CMD_WRITE_);
765 if (lan743x_csr_wait_for_bit_atomic(adapter, DP_SEL,
766 DP_SEL_DPRDY_,
767 1, 40, 100, 100))
768 return -EIO;
769 }
770
771 return 0;
772 }
773
lan743x_mac_mii_access(u16 id,u16 index,int read)774 static u32 lan743x_mac_mii_access(u16 id, u16 index, int read)
775 {
776 u32 ret;
777
778 ret = (id << MAC_MII_ACC_PHY_ADDR_SHIFT_) &
779 MAC_MII_ACC_PHY_ADDR_MASK_;
780 ret |= (index << MAC_MII_ACC_MIIRINDA_SHIFT_) &
781 MAC_MII_ACC_MIIRINDA_MASK_;
782
783 if (read)
784 ret |= MAC_MII_ACC_MII_READ_;
785 else
786 ret |= MAC_MII_ACC_MII_WRITE_;
787 ret |= MAC_MII_ACC_MII_BUSY_;
788
789 return ret;
790 }
791
lan743x_mac_mii_wait_till_not_busy(struct lan743x_adapter * adapter)792 static int lan743x_mac_mii_wait_till_not_busy(struct lan743x_adapter *adapter)
793 {
794 u32 data;
795
796 return readx_poll_timeout(LAN743X_CSR_READ_OP, MAC_MII_ACC, data,
797 !(data & MAC_MII_ACC_MII_BUSY_), 0, 1000000);
798 }
799
lan743x_mdiobus_read_c22(struct mii_bus * bus,int phy_id,int index)800 static int lan743x_mdiobus_read_c22(struct mii_bus *bus, int phy_id, int index)
801 {
802 struct lan743x_adapter *adapter = bus->priv;
803 u32 val, mii_access;
804 int ret;
805
806 /* comfirm MII not busy */
807 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
808 if (ret < 0)
809 return ret;
810
811 /* set the address, index & direction (read from PHY) */
812 mii_access = lan743x_mac_mii_access(phy_id, index, MAC_MII_READ);
813 lan743x_csr_write(adapter, MAC_MII_ACC, mii_access);
814 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
815 if (ret < 0)
816 return ret;
817
818 val = lan743x_csr_read(adapter, MAC_MII_DATA);
819 return (int)(val & 0xFFFF);
820 }
821
lan743x_mdiobus_write_c22(struct mii_bus * bus,int phy_id,int index,u16 regval)822 static int lan743x_mdiobus_write_c22(struct mii_bus *bus,
823 int phy_id, int index, u16 regval)
824 {
825 struct lan743x_adapter *adapter = bus->priv;
826 u32 val, mii_access;
827 int ret;
828
829 /* confirm MII not busy */
830 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
831 if (ret < 0)
832 return ret;
833 val = (u32)regval;
834 lan743x_csr_write(adapter, MAC_MII_DATA, val);
835
836 /* set the address, index & direction (write to PHY) */
837 mii_access = lan743x_mac_mii_access(phy_id, index, MAC_MII_WRITE);
838 lan743x_csr_write(adapter, MAC_MII_ACC, mii_access);
839 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
840 return ret;
841 }
842
lan743x_mac_mmd_access(int id,int dev_addr,int op)843 static u32 lan743x_mac_mmd_access(int id, int dev_addr, int op)
844 {
845 u32 ret;
846
847 ret = (id << MAC_MII_ACC_PHY_ADDR_SHIFT_) &
848 MAC_MII_ACC_PHY_ADDR_MASK_;
849 ret |= (dev_addr << MAC_MII_ACC_MIIMMD_SHIFT_) &
850 MAC_MII_ACC_MIIMMD_MASK_;
851 if (op == MMD_ACCESS_WRITE)
852 ret |= MAC_MII_ACC_MIICMD_WRITE_;
853 else if (op == MMD_ACCESS_READ)
854 ret |= MAC_MII_ACC_MIICMD_READ_;
855 else if (op == MMD_ACCESS_READ_INC)
856 ret |= MAC_MII_ACC_MIICMD_READ_INC_;
857 else
858 ret |= MAC_MII_ACC_MIICMD_ADDR_;
859 ret |= (MAC_MII_ACC_MII_BUSY_ | MAC_MII_ACC_MIICL45_);
860
861 return ret;
862 }
863
lan743x_mdiobus_read_c45(struct mii_bus * bus,int phy_id,int dev_addr,int index)864 static int lan743x_mdiobus_read_c45(struct mii_bus *bus, int phy_id,
865 int dev_addr, int index)
866 {
867 struct lan743x_adapter *adapter = bus->priv;
868 u32 mmd_access;
869 int ret;
870
871 /* comfirm MII not busy */
872 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
873 if (ret < 0)
874 return ret;
875
876 /* Load Register Address */
877 lan743x_csr_write(adapter, MAC_MII_DATA, index);
878 mmd_access = lan743x_mac_mmd_access(phy_id, dev_addr,
879 MMD_ACCESS_ADDRESS);
880 lan743x_csr_write(adapter, MAC_MII_ACC, mmd_access);
881 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
882 if (ret < 0)
883 return ret;
884
885 /* Read Data */
886 mmd_access = lan743x_mac_mmd_access(phy_id, dev_addr,
887 MMD_ACCESS_READ);
888 lan743x_csr_write(adapter, MAC_MII_ACC, mmd_access);
889 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
890 if (ret < 0)
891 return ret;
892
893 ret = lan743x_csr_read(adapter, MAC_MII_DATA);
894 return (int)(ret & 0xFFFF);
895 }
896
lan743x_mdiobus_write_c45(struct mii_bus * bus,int phy_id,int dev_addr,int index,u16 regval)897 static int lan743x_mdiobus_write_c45(struct mii_bus *bus, int phy_id,
898 int dev_addr, int index, u16 regval)
899 {
900 struct lan743x_adapter *adapter = bus->priv;
901 u32 mmd_access;
902 int ret;
903
904 /* confirm MII not busy */
905 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
906 if (ret < 0)
907 return ret;
908
909 /* Load Register Address */
910 lan743x_csr_write(adapter, MAC_MII_DATA, (u32)index);
911 mmd_access = lan743x_mac_mmd_access(phy_id, dev_addr,
912 MMD_ACCESS_ADDRESS);
913 lan743x_csr_write(adapter, MAC_MII_ACC, mmd_access);
914 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
915 if (ret < 0)
916 return ret;
917
918 /* Write Data */
919 lan743x_csr_write(adapter, MAC_MII_DATA, (u32)regval);
920 mmd_access = lan743x_mac_mmd_access(phy_id, dev_addr,
921 MMD_ACCESS_WRITE);
922 lan743x_csr_write(adapter, MAC_MII_ACC, mmd_access);
923
924 return lan743x_mac_mii_wait_till_not_busy(adapter);
925 }
926
lan743x_sgmii_wait_till_not_busy(struct lan743x_adapter * adapter)927 static int lan743x_sgmii_wait_till_not_busy(struct lan743x_adapter *adapter)
928 {
929 u32 data;
930 int ret;
931
932 ret = readx_poll_timeout(LAN743X_CSR_READ_OP, SGMII_ACC, data,
933 !(data & SGMII_ACC_SGMII_BZY_), 100, 1000000);
934 if (ret < 0)
935 netif_err(adapter, drv, adapter->netdev,
936 "%s: error %d sgmii wait timeout\n", __func__, ret);
937
938 return ret;
939 }
940
lan743x_sgmii_read(struct lan743x_adapter * adapter,u8 mmd,u16 addr)941 int lan743x_sgmii_read(struct lan743x_adapter *adapter, u8 mmd, u16 addr)
942 {
943 u32 mmd_access;
944 int ret;
945 u32 val;
946
947 if (mmd > 31) {
948 netif_err(adapter, probe, adapter->netdev,
949 "%s mmd should <= 31\n", __func__);
950 return -EINVAL;
951 }
952
953 mutex_lock(&adapter->sgmii_rw_lock);
954 /* Load Register Address */
955 mmd_access = mmd << SGMII_ACC_SGMII_MMD_SHIFT_;
956 mmd_access |= (addr | SGMII_ACC_SGMII_BZY_);
957 lan743x_csr_write(adapter, SGMII_ACC, mmd_access);
958 ret = lan743x_sgmii_wait_till_not_busy(adapter);
959 if (ret < 0)
960 goto sgmii_unlock;
961
962 val = lan743x_csr_read(adapter, SGMII_DATA);
963 ret = (int)(val & SGMII_DATA_MASK_);
964
965 sgmii_unlock:
966 mutex_unlock(&adapter->sgmii_rw_lock);
967
968 return ret;
969 }
970
lan743x_sgmii_write(struct lan743x_adapter * adapter,u8 mmd,u16 addr,u16 val)971 static int lan743x_sgmii_write(struct lan743x_adapter *adapter,
972 u8 mmd, u16 addr, u16 val)
973 {
974 u32 mmd_access;
975 int ret;
976
977 if (mmd > 31) {
978 netif_err(adapter, probe, adapter->netdev,
979 "%s mmd should <= 31\n", __func__);
980 return -EINVAL;
981 }
982 mutex_lock(&adapter->sgmii_rw_lock);
983 /* Load Register Data */
984 lan743x_csr_write(adapter, SGMII_DATA, (u32)(val & SGMII_DATA_MASK_));
985 /* Load Register Address */
986 mmd_access = mmd << SGMII_ACC_SGMII_MMD_SHIFT_;
987 mmd_access |= (addr | SGMII_ACC_SGMII_BZY_ | SGMII_ACC_SGMII_WR_);
988 lan743x_csr_write(adapter, SGMII_ACC, mmd_access);
989 ret = lan743x_sgmii_wait_till_not_busy(adapter);
990 mutex_unlock(&adapter->sgmii_rw_lock);
991
992 return ret;
993 }
994
lan743x_sgmii_mpll_set(struct lan743x_adapter * adapter,u16 baud)995 static int lan743x_sgmii_mpll_set(struct lan743x_adapter *adapter,
996 u16 baud)
997 {
998 int mpllctrl0;
999 int mpllctrl1;
1000 int miscctrl1;
1001 int ret;
1002
1003 mpllctrl0 = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2,
1004 VR_MII_GEN2_4_MPLL_CTRL0);
1005 if (mpllctrl0 < 0)
1006 return mpllctrl0;
1007
1008 mpllctrl0 &= ~VR_MII_MPLL_CTRL0_USE_REFCLK_PAD_;
1009 if (baud == VR_MII_BAUD_RATE_1P25GBPS) {
1010 mpllctrl1 = VR_MII_MPLL_MULTIPLIER_100;
1011 /* mpll_baud_clk/4 */
1012 miscctrl1 = 0xA;
1013 } else {
1014 mpllctrl1 = VR_MII_MPLL_MULTIPLIER_125;
1015 /* mpll_baud_clk/2 */
1016 miscctrl1 = 0x5;
1017 }
1018
1019 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1020 VR_MII_GEN2_4_MPLL_CTRL0, mpllctrl0);
1021 if (ret < 0)
1022 return ret;
1023
1024 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1025 VR_MII_GEN2_4_MPLL_CTRL1, mpllctrl1);
1026 if (ret < 0)
1027 return ret;
1028
1029 return lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1030 VR_MII_GEN2_4_MISC_CTRL1, miscctrl1);
1031 }
1032
lan743x_sgmii_2_5G_mode_set(struct lan743x_adapter * adapter,bool enable)1033 static int lan743x_sgmii_2_5G_mode_set(struct lan743x_adapter *adapter,
1034 bool enable)
1035 {
1036 if (enable)
1037 return lan743x_sgmii_mpll_set(adapter,
1038 VR_MII_BAUD_RATE_3P125GBPS);
1039 else
1040 return lan743x_sgmii_mpll_set(adapter,
1041 VR_MII_BAUD_RATE_1P25GBPS);
1042 }
1043
lan743x_is_sgmii_2_5G_mode(struct lan743x_adapter * adapter,bool * status)1044 static int lan743x_is_sgmii_2_5G_mode(struct lan743x_adapter *adapter,
1045 bool *status)
1046 {
1047 int ret;
1048
1049 ret = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2,
1050 VR_MII_GEN2_4_MPLL_CTRL1);
1051 if (ret < 0)
1052 return ret;
1053
1054 if (ret == VR_MII_MPLL_MULTIPLIER_125 ||
1055 ret == VR_MII_MPLL_MULTIPLIER_50)
1056 *status = true;
1057 else
1058 *status = false;
1059
1060 return 0;
1061 }
1062
lan743x_sgmii_aneg_update(struct lan743x_adapter * adapter)1063 static int lan743x_sgmii_aneg_update(struct lan743x_adapter *adapter)
1064 {
1065 enum lan743x_sgmii_lsd lsd = adapter->sgmii_lsd;
1066 int mii_ctrl;
1067 int dgt_ctrl;
1068 int an_ctrl;
1069 int ret;
1070
1071 if (lsd == LINK_2500_MASTER || lsd == LINK_2500_SLAVE)
1072 /* Switch to 2.5 Gbps */
1073 ret = lan743x_sgmii_2_5G_mode_set(adapter, true);
1074 else
1075 /* Switch to 10/100/1000 Mbps clock */
1076 ret = lan743x_sgmii_2_5G_mode_set(adapter, false);
1077 if (ret < 0)
1078 return ret;
1079
1080 /* Enable SGMII Auto NEG */
1081 mii_ctrl = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2, MII_BMCR);
1082 if (mii_ctrl < 0)
1083 return mii_ctrl;
1084
1085 an_ctrl = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2, VR_MII_AN_CTRL);
1086 if (an_ctrl < 0)
1087 return an_ctrl;
1088
1089 dgt_ctrl = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2,
1090 VR_MII_DIG_CTRL1);
1091 if (dgt_ctrl < 0)
1092 return dgt_ctrl;
1093
1094 if (lsd == LINK_2500_MASTER || lsd == LINK_2500_SLAVE) {
1095 mii_ctrl &= ~(BMCR_ANENABLE | BMCR_ANRESTART | BMCR_SPEED100);
1096 mii_ctrl |= BMCR_SPEED1000;
1097 dgt_ctrl |= VR_MII_DIG_CTRL1_CL37_TMR_OVR_RIDE_;
1098 dgt_ctrl &= ~VR_MII_DIG_CTRL1_MAC_AUTO_SW_;
1099 /* In order for Auto-Negotiation to operate properly at
1100 * 2.5 Gbps the 1.6ms link timer values must be adjusted
1101 * The VR_MII_LINK_TIMER_CTRL Register must be set to
1102 * 16'h7A1 and The CL37_TMR_OVR_RIDE bit of the
1103 * VR_MII_DIG_CTRL1 Register set to 1
1104 */
1105 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1106 VR_MII_LINK_TIMER_CTRL, 0x7A1);
1107 if (ret < 0)
1108 return ret;
1109 } else {
1110 mii_ctrl |= (BMCR_ANENABLE | BMCR_ANRESTART);
1111 an_ctrl &= ~VR_MII_AN_CTRL_SGMII_LINK_STS_;
1112 dgt_ctrl &= ~VR_MII_DIG_CTRL1_CL37_TMR_OVR_RIDE_;
1113 dgt_ctrl |= VR_MII_DIG_CTRL1_MAC_AUTO_SW_;
1114 }
1115
1116 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2, MII_BMCR,
1117 mii_ctrl);
1118 if (ret < 0)
1119 return ret;
1120
1121 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1122 VR_MII_DIG_CTRL1, dgt_ctrl);
1123 if (ret < 0)
1124 return ret;
1125
1126 return lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1127 VR_MII_AN_CTRL, an_ctrl);
1128 }
1129
lan743x_pcs_seq_state(struct lan743x_adapter * adapter,u8 state)1130 static int lan743x_pcs_seq_state(struct lan743x_adapter *adapter, u8 state)
1131 {
1132 u8 wait_cnt = 0;
1133 u32 dig_sts;
1134
1135 do {
1136 dig_sts = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2,
1137 VR_MII_DIG_STS);
1138 if (((dig_sts & VR_MII_DIG_STS_PSEQ_STATE_MASK_) >>
1139 VR_MII_DIG_STS_PSEQ_STATE_POS_) == state)
1140 break;
1141 usleep_range(1000, 2000);
1142 } while (wait_cnt++ < 10);
1143
1144 if (wait_cnt >= 10)
1145 return -ETIMEDOUT;
1146
1147 return 0;
1148 }
1149
lan743x_sgmii_config(struct lan743x_adapter * adapter)1150 static int lan743x_sgmii_config(struct lan743x_adapter *adapter)
1151 {
1152 struct net_device *netdev = adapter->netdev;
1153 struct phy_device *phydev = netdev->phydev;
1154 enum lan743x_sgmii_lsd lsd = POWER_DOWN;
1155 int mii_ctl;
1156 bool status;
1157 int ret;
1158
1159 switch (phydev->speed) {
1160 case SPEED_2500:
1161 if (phydev->master_slave_state == MASTER_SLAVE_STATE_MASTER)
1162 lsd = LINK_2500_MASTER;
1163 else
1164 lsd = LINK_2500_SLAVE;
1165 break;
1166 case SPEED_1000:
1167 if (phydev->master_slave_state == MASTER_SLAVE_STATE_MASTER)
1168 lsd = LINK_1000_MASTER;
1169 else
1170 lsd = LINK_1000_SLAVE;
1171 break;
1172 case SPEED_100:
1173 if (phydev->duplex)
1174 lsd = LINK_100FD;
1175 else
1176 lsd = LINK_100HD;
1177 break;
1178 case SPEED_10:
1179 if (phydev->duplex)
1180 lsd = LINK_10FD;
1181 else
1182 lsd = LINK_10HD;
1183 break;
1184 default:
1185 netif_err(adapter, drv, adapter->netdev,
1186 "Invalid speed %d\n", phydev->speed);
1187 return -EINVAL;
1188 }
1189
1190 adapter->sgmii_lsd = lsd;
1191 ret = lan743x_sgmii_aneg_update(adapter);
1192 if (ret < 0) {
1193 netif_err(adapter, drv, adapter->netdev,
1194 "error %d SGMII cfg failed\n", ret);
1195 return ret;
1196 }
1197
1198 ret = lan743x_is_sgmii_2_5G_mode(adapter, &status);
1199 if (ret < 0) {
1200 netif_err(adapter, drv, adapter->netdev,
1201 "erro %d SGMII get mode failed\n", ret);
1202 return ret;
1203 }
1204
1205 if (status)
1206 netif_dbg(adapter, drv, adapter->netdev,
1207 "SGMII 2.5G mode enable\n");
1208 else
1209 netif_dbg(adapter, drv, adapter->netdev,
1210 "SGMII 1G mode enable\n");
1211
1212 /* SGMII/1000/2500BASE-X PCS power down */
1213 mii_ctl = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2, MII_BMCR);
1214 if (mii_ctl < 0)
1215 return mii_ctl;
1216
1217 mii_ctl |= BMCR_PDOWN;
1218 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2, MII_BMCR, mii_ctl);
1219 if (ret < 0)
1220 return ret;
1221
1222 ret = lan743x_pcs_seq_state(adapter, PCS_POWER_STATE_DOWN);
1223 if (ret < 0)
1224 return ret;
1225
1226 /* SGMII/1000/2500BASE-X PCS power up */
1227 mii_ctl &= ~BMCR_PDOWN;
1228 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2, MII_BMCR, mii_ctl);
1229 if (ret < 0)
1230 return ret;
1231
1232 ret = lan743x_pcs_seq_state(adapter, PCS_POWER_STATE_UP);
1233 if (ret < 0)
1234 return ret;
1235
1236 return 0;
1237 }
1238
lan743x_mac_set_address(struct lan743x_adapter * adapter,u8 * addr)1239 static void lan743x_mac_set_address(struct lan743x_adapter *adapter,
1240 u8 *addr)
1241 {
1242 u32 addr_lo, addr_hi;
1243
1244 addr_lo = addr[0] |
1245 addr[1] << 8 |
1246 addr[2] << 16 |
1247 addr[3] << 24;
1248 addr_hi = addr[4] |
1249 addr[5] << 8;
1250 lan743x_csr_write(adapter, MAC_RX_ADDRL, addr_lo);
1251 lan743x_csr_write(adapter, MAC_RX_ADDRH, addr_hi);
1252
1253 ether_addr_copy(adapter->mac_address, addr);
1254 netif_info(adapter, drv, adapter->netdev,
1255 "MAC address set to %pM\n", addr);
1256 }
1257
lan743x_mac_init(struct lan743x_adapter * adapter)1258 static int lan743x_mac_init(struct lan743x_adapter *adapter)
1259 {
1260 bool mac_address_valid = true;
1261 struct net_device *netdev;
1262 u32 mac_addr_hi = 0;
1263 u32 mac_addr_lo = 0;
1264 u32 data;
1265
1266 netdev = adapter->netdev;
1267
1268 /* disable auto duplex, and speed detection. Phylib does that */
1269 data = lan743x_csr_read(adapter, MAC_CR);
1270 data &= ~(MAC_CR_ADD_ | MAC_CR_ASD_);
1271 data |= MAC_CR_CNTR_RST_;
1272 lan743x_csr_write(adapter, MAC_CR, data);
1273
1274 if (!is_valid_ether_addr(adapter->mac_address)) {
1275 mac_addr_hi = lan743x_csr_read(adapter, MAC_RX_ADDRH);
1276 mac_addr_lo = lan743x_csr_read(adapter, MAC_RX_ADDRL);
1277 adapter->mac_address[0] = mac_addr_lo & 0xFF;
1278 adapter->mac_address[1] = (mac_addr_lo >> 8) & 0xFF;
1279 adapter->mac_address[2] = (mac_addr_lo >> 16) & 0xFF;
1280 adapter->mac_address[3] = (mac_addr_lo >> 24) & 0xFF;
1281 adapter->mac_address[4] = mac_addr_hi & 0xFF;
1282 adapter->mac_address[5] = (mac_addr_hi >> 8) & 0xFF;
1283
1284 if (((mac_addr_hi & 0x0000FFFF) == 0x0000FFFF) &&
1285 mac_addr_lo == 0xFFFFFFFF) {
1286 mac_address_valid = false;
1287 } else if (!is_valid_ether_addr(adapter->mac_address)) {
1288 mac_address_valid = false;
1289 }
1290
1291 if (!mac_address_valid)
1292 eth_random_addr(adapter->mac_address);
1293 }
1294 lan743x_mac_set_address(adapter, adapter->mac_address);
1295 eth_hw_addr_set(netdev, adapter->mac_address);
1296
1297 return 0;
1298 }
1299
lan743x_mac_open(struct lan743x_adapter * adapter)1300 static int lan743x_mac_open(struct lan743x_adapter *adapter)
1301 {
1302 u32 temp;
1303
1304 temp = lan743x_csr_read(adapter, MAC_RX);
1305 lan743x_csr_write(adapter, MAC_RX, temp | MAC_RX_RXEN_);
1306 temp = lan743x_csr_read(adapter, MAC_TX);
1307 lan743x_csr_write(adapter, MAC_TX, temp | MAC_TX_TXEN_);
1308 return 0;
1309 }
1310
lan743x_mac_close(struct lan743x_adapter * adapter)1311 static void lan743x_mac_close(struct lan743x_adapter *adapter)
1312 {
1313 u32 temp;
1314
1315 temp = lan743x_csr_read(adapter, MAC_TX);
1316 temp &= ~MAC_TX_TXEN_;
1317 lan743x_csr_write(adapter, MAC_TX, temp);
1318 lan743x_csr_wait_for_bit(adapter, MAC_TX, MAC_TX_TXD_,
1319 1, 1000, 20000, 100);
1320
1321 temp = lan743x_csr_read(adapter, MAC_RX);
1322 temp &= ~MAC_RX_RXEN_;
1323 lan743x_csr_write(adapter, MAC_RX, temp);
1324 lan743x_csr_wait_for_bit(adapter, MAC_RX, MAC_RX_RXD_,
1325 1, 1000, 20000, 100);
1326 }
1327
lan743x_mac_flow_ctrl_set_enables(struct lan743x_adapter * adapter,bool tx_enable,bool rx_enable)1328 void lan743x_mac_flow_ctrl_set_enables(struct lan743x_adapter *adapter,
1329 bool tx_enable, bool rx_enable)
1330 {
1331 u32 flow_setting = 0;
1332
1333 /* set maximum pause time because when fifo space frees
1334 * up a zero value pause frame will be sent to release the pause
1335 */
1336 flow_setting = MAC_FLOW_CR_FCPT_MASK_;
1337 if (tx_enable)
1338 flow_setting |= MAC_FLOW_CR_TX_FCEN_;
1339 if (rx_enable)
1340 flow_setting |= MAC_FLOW_CR_RX_FCEN_;
1341 lan743x_csr_write(adapter, MAC_FLOW, flow_setting);
1342 }
1343
lan743x_mac_set_mtu(struct lan743x_adapter * adapter,int new_mtu)1344 static int lan743x_mac_set_mtu(struct lan743x_adapter *adapter, int new_mtu)
1345 {
1346 int enabled = 0;
1347 u32 mac_rx = 0;
1348
1349 mac_rx = lan743x_csr_read(adapter, MAC_RX);
1350 if (mac_rx & MAC_RX_RXEN_) {
1351 enabled = 1;
1352 if (mac_rx & MAC_RX_RXD_) {
1353 lan743x_csr_write(adapter, MAC_RX, mac_rx);
1354 mac_rx &= ~MAC_RX_RXD_;
1355 }
1356 mac_rx &= ~MAC_RX_RXEN_;
1357 lan743x_csr_write(adapter, MAC_RX, mac_rx);
1358 lan743x_csr_wait_for_bit(adapter, MAC_RX, MAC_RX_RXD_,
1359 1, 1000, 20000, 100);
1360 lan743x_csr_write(adapter, MAC_RX, mac_rx | MAC_RX_RXD_);
1361 }
1362
1363 mac_rx &= ~(MAC_RX_MAX_SIZE_MASK_);
1364 mac_rx |= (((new_mtu + ETH_HLEN + ETH_FCS_LEN)
1365 << MAC_RX_MAX_SIZE_SHIFT_) & MAC_RX_MAX_SIZE_MASK_);
1366 lan743x_csr_write(adapter, MAC_RX, mac_rx);
1367
1368 if (enabled) {
1369 mac_rx |= MAC_RX_RXEN_;
1370 lan743x_csr_write(adapter, MAC_RX, mac_rx);
1371 }
1372 return 0;
1373 }
1374
1375 /* PHY */
lan743x_hw_reset_phy(struct lan743x_adapter * adapter)1376 static int lan743x_hw_reset_phy(struct lan743x_adapter *adapter)
1377 {
1378 u32 data;
1379
1380 /* Only called with in probe, and before mdiobus_register */
1381
1382 data = lan743x_csr_read(adapter, PMT_CTL);
1383 data |= PMT_CTL_ETH_PHY_RST_;
1384 lan743x_csr_write(adapter, PMT_CTL, data);
1385
1386 return readx_poll_timeout(LAN743X_CSR_READ_OP, PMT_CTL, data,
1387 (!(data & PMT_CTL_ETH_PHY_RST_) &&
1388 (data & PMT_CTL_READY_)),
1389 50000, 1000000);
1390 }
1391
lan743x_phy_update_flowcontrol(struct lan743x_adapter * adapter,u16 local_adv,u16 remote_adv)1392 static void lan743x_phy_update_flowcontrol(struct lan743x_adapter *adapter,
1393 u16 local_adv, u16 remote_adv)
1394 {
1395 struct lan743x_phy *phy = &adapter->phy;
1396 u8 cap;
1397
1398 if (phy->fc_autoneg)
1399 cap = mii_resolve_flowctrl_fdx(local_adv, remote_adv);
1400 else
1401 cap = phy->fc_request_control;
1402
1403 lan743x_mac_flow_ctrl_set_enables(adapter,
1404 cap & FLOW_CTRL_TX,
1405 cap & FLOW_CTRL_RX);
1406 }
1407
lan743x_phy_init(struct lan743x_adapter * adapter)1408 static int lan743x_phy_init(struct lan743x_adapter *adapter)
1409 {
1410 return lan743x_hw_reset_phy(adapter);
1411 }
1412
lan743x_phy_link_status_change(struct net_device * netdev)1413 static void lan743x_phy_link_status_change(struct net_device *netdev)
1414 {
1415 struct lan743x_adapter *adapter = netdev_priv(netdev);
1416 struct phy_device *phydev = netdev->phydev;
1417 u32 data;
1418
1419 phy_print_status(phydev);
1420 if (phydev->state == PHY_RUNNING) {
1421 int remote_advertisement = 0;
1422 int local_advertisement = 0;
1423
1424 data = lan743x_csr_read(adapter, MAC_CR);
1425
1426 /* set duplex mode */
1427 if (phydev->duplex)
1428 data |= MAC_CR_DPX_;
1429 else
1430 data &= ~MAC_CR_DPX_;
1431
1432 /* set bus speed */
1433 switch (phydev->speed) {
1434 case SPEED_10:
1435 data &= ~MAC_CR_CFG_H_;
1436 data &= ~MAC_CR_CFG_L_;
1437 break;
1438 case SPEED_100:
1439 data &= ~MAC_CR_CFG_H_;
1440 data |= MAC_CR_CFG_L_;
1441 break;
1442 case SPEED_1000:
1443 data |= MAC_CR_CFG_H_;
1444 data &= ~MAC_CR_CFG_L_;
1445 break;
1446 case SPEED_2500:
1447 data |= MAC_CR_CFG_H_;
1448 data |= MAC_CR_CFG_L_;
1449 break;
1450 }
1451 lan743x_csr_write(adapter, MAC_CR, data);
1452
1453 local_advertisement =
1454 linkmode_adv_to_mii_adv_t(phydev->advertising);
1455 remote_advertisement =
1456 linkmode_adv_to_mii_adv_t(phydev->lp_advertising);
1457
1458 lan743x_phy_update_flowcontrol(adapter, local_advertisement,
1459 remote_advertisement);
1460 lan743x_ptp_update_latency(adapter, phydev->speed);
1461 if (phydev->interface == PHY_INTERFACE_MODE_SGMII ||
1462 phydev->interface == PHY_INTERFACE_MODE_1000BASEX ||
1463 phydev->interface == PHY_INTERFACE_MODE_2500BASEX)
1464 lan743x_sgmii_config(adapter);
1465 }
1466 }
1467
lan743x_phy_close(struct lan743x_adapter * adapter)1468 static void lan743x_phy_close(struct lan743x_adapter *adapter)
1469 {
1470 struct net_device *netdev = adapter->netdev;
1471
1472 phy_stop(netdev->phydev);
1473 phy_disconnect(netdev->phydev);
1474 }
1475
lan743x_phy_interface_select(struct lan743x_adapter * adapter)1476 static void lan743x_phy_interface_select(struct lan743x_adapter *adapter)
1477 {
1478 u32 id_rev;
1479 u32 data;
1480
1481 data = lan743x_csr_read(adapter, MAC_CR);
1482 id_rev = adapter->csr.id_rev & ID_REV_ID_MASK_;
1483
1484 if (adapter->is_pci11x1x && adapter->is_sgmii_en)
1485 adapter->phy_interface = PHY_INTERFACE_MODE_SGMII;
1486 else if (id_rev == ID_REV_ID_LAN7430_)
1487 adapter->phy_interface = PHY_INTERFACE_MODE_GMII;
1488 else if ((id_rev == ID_REV_ID_LAN7431_) && (data & MAC_CR_MII_EN_))
1489 adapter->phy_interface = PHY_INTERFACE_MODE_MII;
1490 else
1491 adapter->phy_interface = PHY_INTERFACE_MODE_RGMII;
1492 }
1493
lan743x_phy_open(struct lan743x_adapter * adapter)1494 static int lan743x_phy_open(struct lan743x_adapter *adapter)
1495 {
1496 struct net_device *netdev = adapter->netdev;
1497 struct lan743x_phy *phy = &adapter->phy;
1498 struct fixed_phy_status fphy_status = {
1499 .link = 1,
1500 .speed = SPEED_1000,
1501 .duplex = DUPLEX_FULL,
1502 };
1503 struct phy_device *phydev;
1504 int ret = -EIO;
1505
1506 /* try devicetree phy, or fixed link */
1507 phydev = of_phy_get_and_connect(netdev, adapter->pdev->dev.of_node,
1508 lan743x_phy_link_status_change);
1509
1510 if (!phydev) {
1511 /* try internal phy */
1512 phydev = phy_find_first(adapter->mdiobus);
1513 if (!phydev) {
1514 if ((adapter->csr.id_rev & ID_REV_ID_MASK_) ==
1515 ID_REV_ID_LAN7431_) {
1516 phydev = fixed_phy_register(PHY_POLL,
1517 &fphy_status, NULL);
1518 if (IS_ERR(phydev)) {
1519 netdev_err(netdev, "No PHY/fixed_PHY found\n");
1520 return PTR_ERR(phydev);
1521 }
1522 } else {
1523 goto return_error;
1524 }
1525 }
1526
1527 lan743x_phy_interface_select(adapter);
1528
1529 ret = phy_connect_direct(netdev, phydev,
1530 lan743x_phy_link_status_change,
1531 adapter->phy_interface);
1532 if (ret)
1533 goto return_error;
1534 }
1535
1536 /* MAC doesn't support 1000T Half */
1537 phy_remove_link_mode(phydev, ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
1538
1539 /* support both flow controls */
1540 phy_support_asym_pause(phydev);
1541 phy->fc_request_control = (FLOW_CTRL_RX | FLOW_CTRL_TX);
1542 phy->fc_autoneg = phydev->autoneg;
1543
1544 phy_start(phydev);
1545 phy_start_aneg(phydev);
1546 phy_attached_info(phydev);
1547 return 0;
1548
1549 return_error:
1550 return ret;
1551 }
1552
lan743x_rfe_open(struct lan743x_adapter * adapter)1553 static void lan743x_rfe_open(struct lan743x_adapter *adapter)
1554 {
1555 lan743x_csr_write(adapter, RFE_RSS_CFG,
1556 RFE_RSS_CFG_UDP_IPV6_EX_ |
1557 RFE_RSS_CFG_TCP_IPV6_EX_ |
1558 RFE_RSS_CFG_IPV6_EX_ |
1559 RFE_RSS_CFG_UDP_IPV6_ |
1560 RFE_RSS_CFG_TCP_IPV6_ |
1561 RFE_RSS_CFG_IPV6_ |
1562 RFE_RSS_CFG_UDP_IPV4_ |
1563 RFE_RSS_CFG_TCP_IPV4_ |
1564 RFE_RSS_CFG_IPV4_ |
1565 RFE_RSS_CFG_VALID_HASH_BITS_ |
1566 RFE_RSS_CFG_RSS_QUEUE_ENABLE_ |
1567 RFE_RSS_CFG_RSS_HASH_STORE_ |
1568 RFE_RSS_CFG_RSS_ENABLE_);
1569 }
1570
lan743x_rfe_update_mac_address(struct lan743x_adapter * adapter)1571 static void lan743x_rfe_update_mac_address(struct lan743x_adapter *adapter)
1572 {
1573 u8 *mac_addr;
1574 u32 mac_addr_hi = 0;
1575 u32 mac_addr_lo = 0;
1576
1577 /* Add mac address to perfect Filter */
1578 mac_addr = adapter->mac_address;
1579 mac_addr_lo = ((((u32)(mac_addr[0])) << 0) |
1580 (((u32)(mac_addr[1])) << 8) |
1581 (((u32)(mac_addr[2])) << 16) |
1582 (((u32)(mac_addr[3])) << 24));
1583 mac_addr_hi = ((((u32)(mac_addr[4])) << 0) |
1584 (((u32)(mac_addr[5])) << 8));
1585
1586 lan743x_csr_write(adapter, RFE_ADDR_FILT_LO(0), mac_addr_lo);
1587 lan743x_csr_write(adapter, RFE_ADDR_FILT_HI(0),
1588 mac_addr_hi | RFE_ADDR_FILT_HI_VALID_);
1589 }
1590
lan743x_rfe_set_multicast(struct lan743x_adapter * adapter)1591 static void lan743x_rfe_set_multicast(struct lan743x_adapter *adapter)
1592 {
1593 struct net_device *netdev = adapter->netdev;
1594 u32 hash_table[DP_SEL_VHF_HASH_LEN];
1595 u32 rfctl;
1596 u32 data;
1597
1598 rfctl = lan743x_csr_read(adapter, RFE_CTL);
1599 rfctl &= ~(RFE_CTL_AU_ | RFE_CTL_AM_ |
1600 RFE_CTL_DA_PERFECT_ | RFE_CTL_MCAST_HASH_);
1601 rfctl |= RFE_CTL_AB_;
1602 if (netdev->flags & IFF_PROMISC) {
1603 rfctl |= RFE_CTL_AM_ | RFE_CTL_AU_;
1604 } else {
1605 if (netdev->flags & IFF_ALLMULTI)
1606 rfctl |= RFE_CTL_AM_;
1607 }
1608
1609 if (netdev->features & NETIF_F_RXCSUM)
1610 rfctl |= RFE_CTL_IP_COE_ | RFE_CTL_TCP_UDP_COE_;
1611
1612 memset(hash_table, 0, DP_SEL_VHF_HASH_LEN * sizeof(u32));
1613 if (netdev_mc_count(netdev)) {
1614 struct netdev_hw_addr *ha;
1615 int i;
1616
1617 rfctl |= RFE_CTL_DA_PERFECT_;
1618 i = 1;
1619 netdev_for_each_mc_addr(ha, netdev) {
1620 /* set first 32 into Perfect Filter */
1621 if (i < 33) {
1622 lan743x_csr_write(adapter,
1623 RFE_ADDR_FILT_HI(i), 0);
1624 data = ha->addr[3];
1625 data = ha->addr[2] | (data << 8);
1626 data = ha->addr[1] | (data << 8);
1627 data = ha->addr[0] | (data << 8);
1628 lan743x_csr_write(adapter,
1629 RFE_ADDR_FILT_LO(i), data);
1630 data = ha->addr[5];
1631 data = ha->addr[4] | (data << 8);
1632 data |= RFE_ADDR_FILT_HI_VALID_;
1633 lan743x_csr_write(adapter,
1634 RFE_ADDR_FILT_HI(i), data);
1635 } else {
1636 u32 bitnum = (ether_crc(ETH_ALEN, ha->addr) >>
1637 23) & 0x1FF;
1638 hash_table[bitnum / 32] |= (1 << (bitnum % 32));
1639 rfctl |= RFE_CTL_MCAST_HASH_;
1640 }
1641 i++;
1642 }
1643 }
1644
1645 lan743x_dp_write(adapter, DP_SEL_RFE_RAM,
1646 DP_SEL_VHF_VLAN_LEN,
1647 DP_SEL_VHF_HASH_LEN, hash_table);
1648 lan743x_csr_write(adapter, RFE_CTL, rfctl);
1649 }
1650
lan743x_dmac_init(struct lan743x_adapter * adapter)1651 static int lan743x_dmac_init(struct lan743x_adapter *adapter)
1652 {
1653 u32 data = 0;
1654
1655 lan743x_csr_write(adapter, DMAC_CMD, DMAC_CMD_SWR_);
1656 lan743x_csr_wait_for_bit(adapter, DMAC_CMD, DMAC_CMD_SWR_,
1657 0, 1000, 20000, 100);
1658 switch (DEFAULT_DMA_DESCRIPTOR_SPACING) {
1659 case DMA_DESCRIPTOR_SPACING_16:
1660 data = DMAC_CFG_MAX_DSPACE_16_;
1661 break;
1662 case DMA_DESCRIPTOR_SPACING_32:
1663 data = DMAC_CFG_MAX_DSPACE_32_;
1664 break;
1665 case DMA_DESCRIPTOR_SPACING_64:
1666 data = DMAC_CFG_MAX_DSPACE_64_;
1667 break;
1668 case DMA_DESCRIPTOR_SPACING_128:
1669 data = DMAC_CFG_MAX_DSPACE_128_;
1670 break;
1671 default:
1672 return -EPERM;
1673 }
1674 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0))
1675 data |= DMAC_CFG_COAL_EN_;
1676 data |= DMAC_CFG_CH_ARB_SEL_RX_HIGH_;
1677 data |= DMAC_CFG_MAX_READ_REQ_SET_(6);
1678 lan743x_csr_write(adapter, DMAC_CFG, data);
1679 data = DMAC_COAL_CFG_TIMER_LIMIT_SET_(1);
1680 data |= DMAC_COAL_CFG_TIMER_TX_START_;
1681 data |= DMAC_COAL_CFG_FLUSH_INTS_;
1682 data |= DMAC_COAL_CFG_INT_EXIT_COAL_;
1683 data |= DMAC_COAL_CFG_CSR_EXIT_COAL_;
1684 data |= DMAC_COAL_CFG_TX_THRES_SET_(0x0A);
1685 data |= DMAC_COAL_CFG_RX_THRES_SET_(0x0C);
1686 lan743x_csr_write(adapter, DMAC_COAL_CFG, data);
1687 data = DMAC_OBFF_TX_THRES_SET_(0x08);
1688 data |= DMAC_OBFF_RX_THRES_SET_(0x0A);
1689 lan743x_csr_write(adapter, DMAC_OBFF_CFG, data);
1690 return 0;
1691 }
1692
lan743x_dmac_tx_get_state(struct lan743x_adapter * adapter,int tx_channel)1693 static int lan743x_dmac_tx_get_state(struct lan743x_adapter *adapter,
1694 int tx_channel)
1695 {
1696 u32 dmac_cmd = 0;
1697
1698 dmac_cmd = lan743x_csr_read(adapter, DMAC_CMD);
1699 return DMAC_CHANNEL_STATE_SET((dmac_cmd &
1700 DMAC_CMD_START_T_(tx_channel)),
1701 (dmac_cmd &
1702 DMAC_CMD_STOP_T_(tx_channel)));
1703 }
1704
lan743x_dmac_tx_wait_till_stopped(struct lan743x_adapter * adapter,int tx_channel)1705 static int lan743x_dmac_tx_wait_till_stopped(struct lan743x_adapter *adapter,
1706 int tx_channel)
1707 {
1708 int timeout = 100;
1709 int result = 0;
1710
1711 while (timeout &&
1712 ((result = lan743x_dmac_tx_get_state(adapter, tx_channel)) ==
1713 DMAC_CHANNEL_STATE_STOP_PENDING)) {
1714 usleep_range(1000, 20000);
1715 timeout--;
1716 }
1717 if (result == DMAC_CHANNEL_STATE_STOP_PENDING)
1718 result = -ENODEV;
1719 return result;
1720 }
1721
lan743x_dmac_rx_get_state(struct lan743x_adapter * adapter,int rx_channel)1722 static int lan743x_dmac_rx_get_state(struct lan743x_adapter *adapter,
1723 int rx_channel)
1724 {
1725 u32 dmac_cmd = 0;
1726
1727 dmac_cmd = lan743x_csr_read(adapter, DMAC_CMD);
1728 return DMAC_CHANNEL_STATE_SET((dmac_cmd &
1729 DMAC_CMD_START_R_(rx_channel)),
1730 (dmac_cmd &
1731 DMAC_CMD_STOP_R_(rx_channel)));
1732 }
1733
lan743x_dmac_rx_wait_till_stopped(struct lan743x_adapter * adapter,int rx_channel)1734 static int lan743x_dmac_rx_wait_till_stopped(struct lan743x_adapter *adapter,
1735 int rx_channel)
1736 {
1737 int timeout = 100;
1738 int result = 0;
1739
1740 while (timeout &&
1741 ((result = lan743x_dmac_rx_get_state(adapter, rx_channel)) ==
1742 DMAC_CHANNEL_STATE_STOP_PENDING)) {
1743 usleep_range(1000, 20000);
1744 timeout--;
1745 }
1746 if (result == DMAC_CHANNEL_STATE_STOP_PENDING)
1747 result = -ENODEV;
1748 return result;
1749 }
1750
lan743x_tx_release_desc(struct lan743x_tx * tx,int descriptor_index,bool cleanup)1751 static void lan743x_tx_release_desc(struct lan743x_tx *tx,
1752 int descriptor_index, bool cleanup)
1753 {
1754 struct lan743x_tx_buffer_info *buffer_info = NULL;
1755 struct lan743x_tx_descriptor *descriptor = NULL;
1756 u32 descriptor_type = 0;
1757 bool ignore_sync;
1758
1759 descriptor = &tx->ring_cpu_ptr[descriptor_index];
1760 buffer_info = &tx->buffer_info[descriptor_index];
1761 if (!(buffer_info->flags & TX_BUFFER_INFO_FLAG_ACTIVE))
1762 goto done;
1763
1764 descriptor_type = le32_to_cpu(descriptor->data0) &
1765 TX_DESC_DATA0_DTYPE_MASK_;
1766 if (descriptor_type == TX_DESC_DATA0_DTYPE_DATA_)
1767 goto clean_up_data_descriptor;
1768 else
1769 goto clear_active;
1770
1771 clean_up_data_descriptor:
1772 if (buffer_info->dma_ptr) {
1773 if (buffer_info->flags &
1774 TX_BUFFER_INFO_FLAG_SKB_FRAGMENT) {
1775 dma_unmap_page(&tx->adapter->pdev->dev,
1776 buffer_info->dma_ptr,
1777 buffer_info->buffer_length,
1778 DMA_TO_DEVICE);
1779 } else {
1780 dma_unmap_single(&tx->adapter->pdev->dev,
1781 buffer_info->dma_ptr,
1782 buffer_info->buffer_length,
1783 DMA_TO_DEVICE);
1784 }
1785 buffer_info->dma_ptr = 0;
1786 buffer_info->buffer_length = 0;
1787 }
1788 if (!buffer_info->skb)
1789 goto clear_active;
1790
1791 if (!(buffer_info->flags & TX_BUFFER_INFO_FLAG_TIMESTAMP_REQUESTED)) {
1792 dev_kfree_skb_any(buffer_info->skb);
1793 goto clear_skb;
1794 }
1795
1796 if (cleanup) {
1797 lan743x_ptp_unrequest_tx_timestamp(tx->adapter);
1798 dev_kfree_skb_any(buffer_info->skb);
1799 } else {
1800 ignore_sync = (buffer_info->flags &
1801 TX_BUFFER_INFO_FLAG_IGNORE_SYNC) != 0;
1802 lan743x_ptp_tx_timestamp_skb(tx->adapter,
1803 buffer_info->skb, ignore_sync);
1804 }
1805
1806 clear_skb:
1807 buffer_info->skb = NULL;
1808
1809 clear_active:
1810 buffer_info->flags &= ~TX_BUFFER_INFO_FLAG_ACTIVE;
1811
1812 done:
1813 memset(buffer_info, 0, sizeof(*buffer_info));
1814 memset(descriptor, 0, sizeof(*descriptor));
1815 }
1816
lan743x_tx_next_index(struct lan743x_tx * tx,int index)1817 static int lan743x_tx_next_index(struct lan743x_tx *tx, int index)
1818 {
1819 return ((++index) % tx->ring_size);
1820 }
1821
lan743x_tx_release_completed_descriptors(struct lan743x_tx * tx)1822 static void lan743x_tx_release_completed_descriptors(struct lan743x_tx *tx)
1823 {
1824 while (le32_to_cpu(*tx->head_cpu_ptr) != (tx->last_head)) {
1825 lan743x_tx_release_desc(tx, tx->last_head, false);
1826 tx->last_head = lan743x_tx_next_index(tx, tx->last_head);
1827 }
1828 }
1829
lan743x_tx_release_all_descriptors(struct lan743x_tx * tx)1830 static void lan743x_tx_release_all_descriptors(struct lan743x_tx *tx)
1831 {
1832 u32 original_head = 0;
1833
1834 original_head = tx->last_head;
1835 do {
1836 lan743x_tx_release_desc(tx, tx->last_head, true);
1837 tx->last_head = lan743x_tx_next_index(tx, tx->last_head);
1838 } while (tx->last_head != original_head);
1839 memset(tx->ring_cpu_ptr, 0,
1840 sizeof(*tx->ring_cpu_ptr) * (tx->ring_size));
1841 memset(tx->buffer_info, 0,
1842 sizeof(*tx->buffer_info) * (tx->ring_size));
1843 }
1844
lan743x_tx_get_desc_cnt(struct lan743x_tx * tx,struct sk_buff * skb)1845 static int lan743x_tx_get_desc_cnt(struct lan743x_tx *tx,
1846 struct sk_buff *skb)
1847 {
1848 int result = 1; /* 1 for the main skb buffer */
1849 int nr_frags = 0;
1850
1851 if (skb_is_gso(skb))
1852 result++; /* requires an extension descriptor */
1853 nr_frags = skb_shinfo(skb)->nr_frags;
1854 result += nr_frags; /* 1 for each fragment buffer */
1855 return result;
1856 }
1857
lan743x_tx_get_avail_desc(struct lan743x_tx * tx)1858 static int lan743x_tx_get_avail_desc(struct lan743x_tx *tx)
1859 {
1860 int last_head = tx->last_head;
1861 int last_tail = tx->last_tail;
1862
1863 if (last_tail >= last_head)
1864 return tx->ring_size - last_tail + last_head - 1;
1865 else
1866 return last_head - last_tail - 1;
1867 }
1868
lan743x_tx_set_timestamping_mode(struct lan743x_tx * tx,bool enable_timestamping,bool enable_onestep_sync)1869 void lan743x_tx_set_timestamping_mode(struct lan743x_tx *tx,
1870 bool enable_timestamping,
1871 bool enable_onestep_sync)
1872 {
1873 if (enable_timestamping)
1874 tx->ts_flags |= TX_TS_FLAG_TIMESTAMPING_ENABLED;
1875 else
1876 tx->ts_flags &= ~TX_TS_FLAG_TIMESTAMPING_ENABLED;
1877 if (enable_onestep_sync)
1878 tx->ts_flags |= TX_TS_FLAG_ONE_STEP_SYNC;
1879 else
1880 tx->ts_flags &= ~TX_TS_FLAG_ONE_STEP_SYNC;
1881 }
1882
lan743x_tx_frame_start(struct lan743x_tx * tx,unsigned char * first_buffer,unsigned int first_buffer_length,unsigned int frame_length,bool time_stamp,bool check_sum)1883 static int lan743x_tx_frame_start(struct lan743x_tx *tx,
1884 unsigned char *first_buffer,
1885 unsigned int first_buffer_length,
1886 unsigned int frame_length,
1887 bool time_stamp,
1888 bool check_sum)
1889 {
1890 /* called only from within lan743x_tx_xmit_frame.
1891 * assuming tx->ring_lock has already been acquired.
1892 */
1893 struct lan743x_tx_descriptor *tx_descriptor = NULL;
1894 struct lan743x_tx_buffer_info *buffer_info = NULL;
1895 struct lan743x_adapter *adapter = tx->adapter;
1896 struct device *dev = &adapter->pdev->dev;
1897 dma_addr_t dma_ptr;
1898
1899 tx->frame_flags |= TX_FRAME_FLAG_IN_PROGRESS;
1900 tx->frame_first = tx->last_tail;
1901 tx->frame_tail = tx->frame_first;
1902
1903 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
1904 buffer_info = &tx->buffer_info[tx->frame_tail];
1905 dma_ptr = dma_map_single(dev, first_buffer, first_buffer_length,
1906 DMA_TO_DEVICE);
1907 if (dma_mapping_error(dev, dma_ptr))
1908 return -ENOMEM;
1909
1910 tx_descriptor->data1 = cpu_to_le32(DMA_ADDR_LOW32(dma_ptr));
1911 tx_descriptor->data2 = cpu_to_le32(DMA_ADDR_HIGH32(dma_ptr));
1912 tx_descriptor->data3 = cpu_to_le32((frame_length << 16) &
1913 TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_);
1914
1915 buffer_info->skb = NULL;
1916 buffer_info->dma_ptr = dma_ptr;
1917 buffer_info->buffer_length = first_buffer_length;
1918 buffer_info->flags |= TX_BUFFER_INFO_FLAG_ACTIVE;
1919
1920 tx->frame_data0 = (first_buffer_length &
1921 TX_DESC_DATA0_BUF_LENGTH_MASK_) |
1922 TX_DESC_DATA0_DTYPE_DATA_ |
1923 TX_DESC_DATA0_FS_ |
1924 TX_DESC_DATA0_FCS_;
1925 if (time_stamp)
1926 tx->frame_data0 |= TX_DESC_DATA0_TSE_;
1927
1928 if (check_sum)
1929 tx->frame_data0 |= TX_DESC_DATA0_ICE_ |
1930 TX_DESC_DATA0_IPE_ |
1931 TX_DESC_DATA0_TPE_;
1932
1933 /* data0 will be programmed in one of other frame assembler functions */
1934 return 0;
1935 }
1936
lan743x_tx_frame_add_lso(struct lan743x_tx * tx,unsigned int frame_length,int nr_frags)1937 static void lan743x_tx_frame_add_lso(struct lan743x_tx *tx,
1938 unsigned int frame_length,
1939 int nr_frags)
1940 {
1941 /* called only from within lan743x_tx_xmit_frame.
1942 * assuming tx->ring_lock has already been acquired.
1943 */
1944 struct lan743x_tx_descriptor *tx_descriptor = NULL;
1945 struct lan743x_tx_buffer_info *buffer_info = NULL;
1946
1947 /* wrap up previous descriptor */
1948 tx->frame_data0 |= TX_DESC_DATA0_EXT_;
1949 if (nr_frags <= 0) {
1950 tx->frame_data0 |= TX_DESC_DATA0_LS_;
1951 tx->frame_data0 |= TX_DESC_DATA0_IOC_;
1952 tx->frame_last = tx->frame_first;
1953 }
1954 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
1955 tx_descriptor->data0 = cpu_to_le32(tx->frame_data0);
1956
1957 /* move to next descriptor */
1958 tx->frame_tail = lan743x_tx_next_index(tx, tx->frame_tail);
1959 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
1960 buffer_info = &tx->buffer_info[tx->frame_tail];
1961
1962 /* add extension descriptor */
1963 tx_descriptor->data1 = 0;
1964 tx_descriptor->data2 = 0;
1965 tx_descriptor->data3 = 0;
1966
1967 buffer_info->skb = NULL;
1968 buffer_info->dma_ptr = 0;
1969 buffer_info->buffer_length = 0;
1970 buffer_info->flags |= TX_BUFFER_INFO_FLAG_ACTIVE;
1971
1972 tx->frame_data0 = (frame_length & TX_DESC_DATA0_EXT_PAY_LENGTH_MASK_) |
1973 TX_DESC_DATA0_DTYPE_EXT_ |
1974 TX_DESC_DATA0_EXT_LSO_;
1975
1976 /* data0 will be programmed in one of other frame assembler functions */
1977 }
1978
lan743x_tx_frame_add_fragment(struct lan743x_tx * tx,const skb_frag_t * fragment,unsigned int frame_length)1979 static int lan743x_tx_frame_add_fragment(struct lan743x_tx *tx,
1980 const skb_frag_t *fragment,
1981 unsigned int frame_length)
1982 {
1983 /* called only from within lan743x_tx_xmit_frame
1984 * assuming tx->ring_lock has already been acquired
1985 */
1986 struct lan743x_tx_descriptor *tx_descriptor = NULL;
1987 struct lan743x_tx_buffer_info *buffer_info = NULL;
1988 struct lan743x_adapter *adapter = tx->adapter;
1989 struct device *dev = &adapter->pdev->dev;
1990 unsigned int fragment_length = 0;
1991 dma_addr_t dma_ptr;
1992
1993 fragment_length = skb_frag_size(fragment);
1994 if (!fragment_length)
1995 return 0;
1996
1997 /* wrap up previous descriptor */
1998 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
1999 tx_descriptor->data0 = cpu_to_le32(tx->frame_data0);
2000
2001 /* move to next descriptor */
2002 tx->frame_tail = lan743x_tx_next_index(tx, tx->frame_tail);
2003 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
2004 buffer_info = &tx->buffer_info[tx->frame_tail];
2005 dma_ptr = skb_frag_dma_map(dev, fragment,
2006 0, fragment_length,
2007 DMA_TO_DEVICE);
2008 if (dma_mapping_error(dev, dma_ptr)) {
2009 int desc_index;
2010
2011 /* cleanup all previously setup descriptors */
2012 desc_index = tx->frame_first;
2013 while (desc_index != tx->frame_tail) {
2014 lan743x_tx_release_desc(tx, desc_index, true);
2015 desc_index = lan743x_tx_next_index(tx, desc_index);
2016 }
2017 dma_wmb();
2018 tx->frame_flags &= ~TX_FRAME_FLAG_IN_PROGRESS;
2019 tx->frame_first = 0;
2020 tx->frame_data0 = 0;
2021 tx->frame_tail = 0;
2022 tx->frame_last = 0;
2023 return -ENOMEM;
2024 }
2025
2026 tx_descriptor->data1 = cpu_to_le32(DMA_ADDR_LOW32(dma_ptr));
2027 tx_descriptor->data2 = cpu_to_le32(DMA_ADDR_HIGH32(dma_ptr));
2028 tx_descriptor->data3 = cpu_to_le32((frame_length << 16) &
2029 TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_);
2030
2031 buffer_info->skb = NULL;
2032 buffer_info->dma_ptr = dma_ptr;
2033 buffer_info->buffer_length = fragment_length;
2034 buffer_info->flags |= TX_BUFFER_INFO_FLAG_ACTIVE;
2035 buffer_info->flags |= TX_BUFFER_INFO_FLAG_SKB_FRAGMENT;
2036
2037 tx->frame_data0 = (fragment_length & TX_DESC_DATA0_BUF_LENGTH_MASK_) |
2038 TX_DESC_DATA0_DTYPE_DATA_ |
2039 TX_DESC_DATA0_FCS_;
2040
2041 /* data0 will be programmed in one of other frame assembler functions */
2042 return 0;
2043 }
2044
lan743x_tx_frame_end(struct lan743x_tx * tx,struct sk_buff * skb,bool time_stamp,bool ignore_sync)2045 static void lan743x_tx_frame_end(struct lan743x_tx *tx,
2046 struct sk_buff *skb,
2047 bool time_stamp,
2048 bool ignore_sync)
2049 {
2050 /* called only from within lan743x_tx_xmit_frame
2051 * assuming tx->ring_lock has already been acquired
2052 */
2053 struct lan743x_tx_descriptor *tx_descriptor = NULL;
2054 struct lan743x_tx_buffer_info *buffer_info = NULL;
2055 struct lan743x_adapter *adapter = tx->adapter;
2056 u32 tx_tail_flags = 0;
2057
2058 /* wrap up previous descriptor */
2059 if ((tx->frame_data0 & TX_DESC_DATA0_DTYPE_MASK_) ==
2060 TX_DESC_DATA0_DTYPE_DATA_) {
2061 tx->frame_data0 |= TX_DESC_DATA0_LS_;
2062 tx->frame_data0 |= TX_DESC_DATA0_IOC_;
2063 tx->frame_last = tx->frame_tail;
2064 }
2065
2066 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_last];
2067 buffer_info = &tx->buffer_info[tx->frame_last];
2068 buffer_info->skb = skb;
2069 if (time_stamp)
2070 buffer_info->flags |= TX_BUFFER_INFO_FLAG_TIMESTAMP_REQUESTED;
2071 if (ignore_sync)
2072 buffer_info->flags |= TX_BUFFER_INFO_FLAG_IGNORE_SYNC;
2073
2074 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
2075 tx_descriptor->data0 = cpu_to_le32(tx->frame_data0);
2076 tx->frame_tail = lan743x_tx_next_index(tx, tx->frame_tail);
2077 tx->last_tail = tx->frame_tail;
2078
2079 dma_wmb();
2080
2081 if (tx->vector_flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET)
2082 tx_tail_flags |= TX_TAIL_SET_TOP_INT_VEC_EN_;
2083 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET)
2084 tx_tail_flags |= TX_TAIL_SET_DMAC_INT_EN_ |
2085 TX_TAIL_SET_TOP_INT_EN_;
2086
2087 lan743x_csr_write(adapter, TX_TAIL(tx->channel_number),
2088 tx_tail_flags | tx->frame_tail);
2089 tx->frame_flags &= ~TX_FRAME_FLAG_IN_PROGRESS;
2090 }
2091
lan743x_tx_xmit_frame(struct lan743x_tx * tx,struct sk_buff * skb)2092 static netdev_tx_t lan743x_tx_xmit_frame(struct lan743x_tx *tx,
2093 struct sk_buff *skb)
2094 {
2095 int required_number_of_descriptors = 0;
2096 unsigned int start_frame_length = 0;
2097 netdev_tx_t retval = NETDEV_TX_OK;
2098 unsigned int frame_length = 0;
2099 unsigned int head_length = 0;
2100 unsigned long irq_flags = 0;
2101 bool do_timestamp = false;
2102 bool ignore_sync = false;
2103 struct netdev_queue *txq;
2104 int nr_frags = 0;
2105 bool gso = false;
2106 int j;
2107
2108 required_number_of_descriptors = lan743x_tx_get_desc_cnt(tx, skb);
2109
2110 spin_lock_irqsave(&tx->ring_lock, irq_flags);
2111 if (required_number_of_descriptors >
2112 lan743x_tx_get_avail_desc(tx)) {
2113 if (required_number_of_descriptors > (tx->ring_size - 1)) {
2114 dev_kfree_skb_irq(skb);
2115 } else {
2116 /* save how many descriptors we needed to restart the queue */
2117 tx->rqd_descriptors = required_number_of_descriptors;
2118 retval = NETDEV_TX_BUSY;
2119 txq = netdev_get_tx_queue(tx->adapter->netdev,
2120 tx->channel_number);
2121 netif_tx_stop_queue(txq);
2122 }
2123 goto unlock;
2124 }
2125
2126 /* space available, transmit skb */
2127 if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2128 (tx->ts_flags & TX_TS_FLAG_TIMESTAMPING_ENABLED) &&
2129 (lan743x_ptp_request_tx_timestamp(tx->adapter))) {
2130 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2131 do_timestamp = true;
2132 if (tx->ts_flags & TX_TS_FLAG_ONE_STEP_SYNC)
2133 ignore_sync = true;
2134 }
2135 head_length = skb_headlen(skb);
2136 frame_length = skb_pagelen(skb);
2137 nr_frags = skb_shinfo(skb)->nr_frags;
2138 start_frame_length = frame_length;
2139 gso = skb_is_gso(skb);
2140 if (gso) {
2141 start_frame_length = max(skb_shinfo(skb)->gso_size,
2142 (unsigned short)8);
2143 }
2144
2145 if (lan743x_tx_frame_start(tx,
2146 skb->data, head_length,
2147 start_frame_length,
2148 do_timestamp,
2149 skb->ip_summed == CHECKSUM_PARTIAL)) {
2150 dev_kfree_skb_irq(skb);
2151 goto unlock;
2152 }
2153 tx->frame_count++;
2154
2155 if (gso)
2156 lan743x_tx_frame_add_lso(tx, frame_length, nr_frags);
2157
2158 if (nr_frags <= 0)
2159 goto finish;
2160
2161 for (j = 0; j < nr_frags; j++) {
2162 const skb_frag_t *frag = &(skb_shinfo(skb)->frags[j]);
2163
2164 if (lan743x_tx_frame_add_fragment(tx, frag, frame_length)) {
2165 /* upon error no need to call
2166 * lan743x_tx_frame_end
2167 * frame assembler clean up was performed inside
2168 * lan743x_tx_frame_add_fragment
2169 */
2170 dev_kfree_skb_irq(skb);
2171 goto unlock;
2172 }
2173 }
2174
2175 finish:
2176 lan743x_tx_frame_end(tx, skb, do_timestamp, ignore_sync);
2177
2178 unlock:
2179 spin_unlock_irqrestore(&tx->ring_lock, irq_flags);
2180 return retval;
2181 }
2182
lan743x_tx_napi_poll(struct napi_struct * napi,int weight)2183 static int lan743x_tx_napi_poll(struct napi_struct *napi, int weight)
2184 {
2185 struct lan743x_tx *tx = container_of(napi, struct lan743x_tx, napi);
2186 struct lan743x_adapter *adapter = tx->adapter;
2187 unsigned long irq_flags = 0;
2188 struct netdev_queue *txq;
2189 u32 ioc_bit = 0;
2190
2191 ioc_bit = DMAC_INT_BIT_TX_IOC_(tx->channel_number);
2192 lan743x_csr_read(adapter, DMAC_INT_STS);
2193 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C)
2194 lan743x_csr_write(adapter, DMAC_INT_STS, ioc_bit);
2195 spin_lock_irqsave(&tx->ring_lock, irq_flags);
2196
2197 /* clean up tx ring */
2198 lan743x_tx_release_completed_descriptors(tx);
2199 txq = netdev_get_tx_queue(adapter->netdev, tx->channel_number);
2200 if (netif_tx_queue_stopped(txq)) {
2201 if (tx->rqd_descriptors) {
2202 if (tx->rqd_descriptors <=
2203 lan743x_tx_get_avail_desc(tx)) {
2204 tx->rqd_descriptors = 0;
2205 netif_tx_wake_queue(txq);
2206 }
2207 } else {
2208 netif_tx_wake_queue(txq);
2209 }
2210 }
2211 spin_unlock_irqrestore(&tx->ring_lock, irq_flags);
2212
2213 if (!napi_complete(napi))
2214 goto done;
2215
2216 /* enable isr */
2217 lan743x_csr_write(adapter, INT_EN_SET,
2218 INT_BIT_DMA_TX_(tx->channel_number));
2219 lan743x_csr_read(adapter, INT_STS);
2220
2221 done:
2222 return 0;
2223 }
2224
lan743x_tx_ring_cleanup(struct lan743x_tx * tx)2225 static void lan743x_tx_ring_cleanup(struct lan743x_tx *tx)
2226 {
2227 if (tx->head_cpu_ptr) {
2228 dma_free_coherent(&tx->adapter->pdev->dev,
2229 sizeof(*tx->head_cpu_ptr), tx->head_cpu_ptr,
2230 tx->head_dma_ptr);
2231 tx->head_cpu_ptr = NULL;
2232 tx->head_dma_ptr = 0;
2233 }
2234 kfree(tx->buffer_info);
2235 tx->buffer_info = NULL;
2236
2237 if (tx->ring_cpu_ptr) {
2238 dma_free_coherent(&tx->adapter->pdev->dev,
2239 tx->ring_allocation_size, tx->ring_cpu_ptr,
2240 tx->ring_dma_ptr);
2241 tx->ring_allocation_size = 0;
2242 tx->ring_cpu_ptr = NULL;
2243 tx->ring_dma_ptr = 0;
2244 }
2245 tx->ring_size = 0;
2246 }
2247
lan743x_tx_ring_init(struct lan743x_tx * tx)2248 static int lan743x_tx_ring_init(struct lan743x_tx *tx)
2249 {
2250 size_t ring_allocation_size = 0;
2251 void *cpu_ptr = NULL;
2252 dma_addr_t dma_ptr;
2253 int ret = -ENOMEM;
2254
2255 tx->ring_size = LAN743X_TX_RING_SIZE;
2256 if (tx->ring_size & ~TX_CFG_B_TX_RING_LEN_MASK_) {
2257 ret = -EINVAL;
2258 goto cleanup;
2259 }
2260 if (dma_set_mask_and_coherent(&tx->adapter->pdev->dev,
2261 DMA_BIT_MASK(64))) {
2262 dev_warn(&tx->adapter->pdev->dev,
2263 "lan743x_: No suitable DMA available\n");
2264 ret = -ENOMEM;
2265 goto cleanup;
2266 }
2267 ring_allocation_size = ALIGN(tx->ring_size *
2268 sizeof(struct lan743x_tx_descriptor),
2269 PAGE_SIZE);
2270 dma_ptr = 0;
2271 cpu_ptr = dma_alloc_coherent(&tx->adapter->pdev->dev,
2272 ring_allocation_size, &dma_ptr, GFP_KERNEL);
2273 if (!cpu_ptr) {
2274 ret = -ENOMEM;
2275 goto cleanup;
2276 }
2277
2278 tx->ring_allocation_size = ring_allocation_size;
2279 tx->ring_cpu_ptr = (struct lan743x_tx_descriptor *)cpu_ptr;
2280 tx->ring_dma_ptr = dma_ptr;
2281
2282 cpu_ptr = kcalloc(tx->ring_size, sizeof(*tx->buffer_info), GFP_KERNEL);
2283 if (!cpu_ptr) {
2284 ret = -ENOMEM;
2285 goto cleanup;
2286 }
2287 tx->buffer_info = (struct lan743x_tx_buffer_info *)cpu_ptr;
2288 dma_ptr = 0;
2289 cpu_ptr = dma_alloc_coherent(&tx->adapter->pdev->dev,
2290 sizeof(*tx->head_cpu_ptr), &dma_ptr,
2291 GFP_KERNEL);
2292 if (!cpu_ptr) {
2293 ret = -ENOMEM;
2294 goto cleanup;
2295 }
2296
2297 tx->head_cpu_ptr = cpu_ptr;
2298 tx->head_dma_ptr = dma_ptr;
2299 if (tx->head_dma_ptr & 0x3) {
2300 ret = -ENOMEM;
2301 goto cleanup;
2302 }
2303
2304 return 0;
2305
2306 cleanup:
2307 lan743x_tx_ring_cleanup(tx);
2308 return ret;
2309 }
2310
lan743x_tx_close(struct lan743x_tx * tx)2311 static void lan743x_tx_close(struct lan743x_tx *tx)
2312 {
2313 struct lan743x_adapter *adapter = tx->adapter;
2314
2315 lan743x_csr_write(adapter,
2316 DMAC_CMD,
2317 DMAC_CMD_STOP_T_(tx->channel_number));
2318 lan743x_dmac_tx_wait_till_stopped(adapter, tx->channel_number);
2319
2320 lan743x_csr_write(adapter,
2321 DMAC_INT_EN_CLR,
2322 DMAC_INT_BIT_TX_IOC_(tx->channel_number));
2323 lan743x_csr_write(adapter, INT_EN_CLR,
2324 INT_BIT_DMA_TX_(tx->channel_number));
2325 napi_disable(&tx->napi);
2326 netif_napi_del(&tx->napi);
2327
2328 lan743x_csr_write(adapter, FCT_TX_CTL,
2329 FCT_TX_CTL_DIS_(tx->channel_number));
2330 lan743x_csr_wait_for_bit(adapter, FCT_TX_CTL,
2331 FCT_TX_CTL_EN_(tx->channel_number),
2332 0, 1000, 20000, 100);
2333
2334 lan743x_tx_release_all_descriptors(tx);
2335
2336 tx->rqd_descriptors = 0;
2337
2338 lan743x_tx_ring_cleanup(tx);
2339 }
2340
lan743x_tx_open(struct lan743x_tx * tx)2341 static int lan743x_tx_open(struct lan743x_tx *tx)
2342 {
2343 struct lan743x_adapter *adapter = NULL;
2344 u32 data = 0;
2345 int ret;
2346
2347 adapter = tx->adapter;
2348 ret = lan743x_tx_ring_init(tx);
2349 if (ret)
2350 return ret;
2351
2352 /* initialize fifo */
2353 lan743x_csr_write(adapter, FCT_TX_CTL,
2354 FCT_TX_CTL_RESET_(tx->channel_number));
2355 lan743x_csr_wait_for_bit(adapter, FCT_TX_CTL,
2356 FCT_TX_CTL_RESET_(tx->channel_number),
2357 0, 1000, 20000, 100);
2358
2359 /* enable fifo */
2360 lan743x_csr_write(adapter, FCT_TX_CTL,
2361 FCT_TX_CTL_EN_(tx->channel_number));
2362
2363 /* reset tx channel */
2364 lan743x_csr_write(adapter, DMAC_CMD,
2365 DMAC_CMD_TX_SWR_(tx->channel_number));
2366 lan743x_csr_wait_for_bit(adapter, DMAC_CMD,
2367 DMAC_CMD_TX_SWR_(tx->channel_number),
2368 0, 1000, 20000, 100);
2369
2370 /* Write TX_BASE_ADDR */
2371 lan743x_csr_write(adapter,
2372 TX_BASE_ADDRH(tx->channel_number),
2373 DMA_ADDR_HIGH32(tx->ring_dma_ptr));
2374 lan743x_csr_write(adapter,
2375 TX_BASE_ADDRL(tx->channel_number),
2376 DMA_ADDR_LOW32(tx->ring_dma_ptr));
2377
2378 /* Write TX_CFG_B */
2379 data = lan743x_csr_read(adapter, TX_CFG_B(tx->channel_number));
2380 data &= ~TX_CFG_B_TX_RING_LEN_MASK_;
2381 data |= ((tx->ring_size) & TX_CFG_B_TX_RING_LEN_MASK_);
2382 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0))
2383 data |= TX_CFG_B_TDMABL_512_;
2384 lan743x_csr_write(adapter, TX_CFG_B(tx->channel_number), data);
2385
2386 /* Write TX_CFG_A */
2387 data = TX_CFG_A_TX_TMR_HPWB_SEL_IOC_ | TX_CFG_A_TX_HP_WB_EN_;
2388 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
2389 data |= TX_CFG_A_TX_HP_WB_ON_INT_TMR_;
2390 data |= TX_CFG_A_TX_PF_THRES_SET_(0x10);
2391 data |= TX_CFG_A_TX_PF_PRI_THRES_SET_(0x04);
2392 data |= TX_CFG_A_TX_HP_WB_THRES_SET_(0x07);
2393 }
2394 lan743x_csr_write(adapter, TX_CFG_A(tx->channel_number), data);
2395
2396 /* Write TX_HEAD_WRITEBACK_ADDR */
2397 lan743x_csr_write(adapter,
2398 TX_HEAD_WRITEBACK_ADDRH(tx->channel_number),
2399 DMA_ADDR_HIGH32(tx->head_dma_ptr));
2400 lan743x_csr_write(adapter,
2401 TX_HEAD_WRITEBACK_ADDRL(tx->channel_number),
2402 DMA_ADDR_LOW32(tx->head_dma_ptr));
2403
2404 /* set last head */
2405 tx->last_head = lan743x_csr_read(adapter, TX_HEAD(tx->channel_number));
2406
2407 /* write TX_TAIL */
2408 tx->last_tail = 0;
2409 lan743x_csr_write(adapter, TX_TAIL(tx->channel_number),
2410 (u32)(tx->last_tail));
2411 tx->vector_flags = lan743x_intr_get_vector_flags(adapter,
2412 INT_BIT_DMA_TX_
2413 (tx->channel_number));
2414 netif_napi_add_tx_weight(adapter->netdev,
2415 &tx->napi, lan743x_tx_napi_poll,
2416 NAPI_POLL_WEIGHT);
2417 napi_enable(&tx->napi);
2418
2419 data = 0;
2420 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR)
2421 data |= TX_CFG_C_TX_TOP_INT_EN_AUTO_CLR_;
2422 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR)
2423 data |= TX_CFG_C_TX_DMA_INT_STS_AUTO_CLR_;
2424 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C)
2425 data |= TX_CFG_C_TX_INT_STS_R2C_MODE_MASK_;
2426 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C)
2427 data |= TX_CFG_C_TX_INT_EN_R2C_;
2428 lan743x_csr_write(adapter, TX_CFG_C(tx->channel_number), data);
2429
2430 if (!(tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET))
2431 lan743x_csr_write(adapter, INT_EN_SET,
2432 INT_BIT_DMA_TX_(tx->channel_number));
2433 lan743x_csr_write(adapter, DMAC_INT_EN_SET,
2434 DMAC_INT_BIT_TX_IOC_(tx->channel_number));
2435
2436 /* start dmac channel */
2437 lan743x_csr_write(adapter, DMAC_CMD,
2438 DMAC_CMD_START_T_(tx->channel_number));
2439 return 0;
2440 }
2441
lan743x_rx_next_index(struct lan743x_rx * rx,int index)2442 static int lan743x_rx_next_index(struct lan743x_rx *rx, int index)
2443 {
2444 return ((++index) % rx->ring_size);
2445 }
2446
lan743x_rx_update_tail(struct lan743x_rx * rx,int index)2447 static void lan743x_rx_update_tail(struct lan743x_rx *rx, int index)
2448 {
2449 /* update the tail once per 8 descriptors */
2450 if ((index & 7) == 7)
2451 lan743x_csr_write(rx->adapter, RX_TAIL(rx->channel_number),
2452 index);
2453 }
2454
lan743x_rx_init_ring_element(struct lan743x_rx * rx,int index,gfp_t gfp)2455 static int lan743x_rx_init_ring_element(struct lan743x_rx *rx, int index,
2456 gfp_t gfp)
2457 {
2458 struct net_device *netdev = rx->adapter->netdev;
2459 struct device *dev = &rx->adapter->pdev->dev;
2460 struct lan743x_rx_buffer_info *buffer_info;
2461 unsigned int buffer_length, used_length;
2462 struct lan743x_rx_descriptor *descriptor;
2463 struct sk_buff *skb;
2464 dma_addr_t dma_ptr;
2465
2466 buffer_length = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + RX_HEAD_PADDING;
2467
2468 descriptor = &rx->ring_cpu_ptr[index];
2469 buffer_info = &rx->buffer_info[index];
2470 skb = __netdev_alloc_skb(netdev, buffer_length, gfp);
2471 if (!skb)
2472 return -ENOMEM;
2473 dma_ptr = dma_map_single(dev, skb->data, buffer_length, DMA_FROM_DEVICE);
2474 if (dma_mapping_error(dev, dma_ptr)) {
2475 dev_kfree_skb_any(skb);
2476 return -ENOMEM;
2477 }
2478 if (buffer_info->dma_ptr) {
2479 /* sync used area of buffer only */
2480 if (le32_to_cpu(descriptor->data0) & RX_DESC_DATA0_LS_)
2481 /* frame length is valid only if LS bit is set.
2482 * it's a safe upper bound for the used area in this
2483 * buffer.
2484 */
2485 used_length = min(RX_DESC_DATA0_FRAME_LENGTH_GET_
2486 (le32_to_cpu(descriptor->data0)),
2487 buffer_info->buffer_length);
2488 else
2489 used_length = buffer_info->buffer_length;
2490 dma_sync_single_for_cpu(dev, buffer_info->dma_ptr,
2491 used_length,
2492 DMA_FROM_DEVICE);
2493 dma_unmap_single_attrs(dev, buffer_info->dma_ptr,
2494 buffer_info->buffer_length,
2495 DMA_FROM_DEVICE,
2496 DMA_ATTR_SKIP_CPU_SYNC);
2497 }
2498
2499 buffer_info->skb = skb;
2500 buffer_info->dma_ptr = dma_ptr;
2501 buffer_info->buffer_length = buffer_length;
2502 descriptor->data1 = cpu_to_le32(DMA_ADDR_LOW32(buffer_info->dma_ptr));
2503 descriptor->data2 = cpu_to_le32(DMA_ADDR_HIGH32(buffer_info->dma_ptr));
2504 descriptor->data3 = 0;
2505 descriptor->data0 = cpu_to_le32((RX_DESC_DATA0_OWN_ |
2506 (buffer_length & RX_DESC_DATA0_BUF_LENGTH_MASK_)));
2507 lan743x_rx_update_tail(rx, index);
2508
2509 return 0;
2510 }
2511
lan743x_rx_reuse_ring_element(struct lan743x_rx * rx,int index)2512 static void lan743x_rx_reuse_ring_element(struct lan743x_rx *rx, int index)
2513 {
2514 struct lan743x_rx_buffer_info *buffer_info;
2515 struct lan743x_rx_descriptor *descriptor;
2516
2517 descriptor = &rx->ring_cpu_ptr[index];
2518 buffer_info = &rx->buffer_info[index];
2519
2520 descriptor->data1 = cpu_to_le32(DMA_ADDR_LOW32(buffer_info->dma_ptr));
2521 descriptor->data2 = cpu_to_le32(DMA_ADDR_HIGH32(buffer_info->dma_ptr));
2522 descriptor->data3 = 0;
2523 descriptor->data0 = cpu_to_le32((RX_DESC_DATA0_OWN_ |
2524 ((buffer_info->buffer_length) &
2525 RX_DESC_DATA0_BUF_LENGTH_MASK_)));
2526 lan743x_rx_update_tail(rx, index);
2527 }
2528
lan743x_rx_release_ring_element(struct lan743x_rx * rx,int index)2529 static void lan743x_rx_release_ring_element(struct lan743x_rx *rx, int index)
2530 {
2531 struct lan743x_rx_buffer_info *buffer_info;
2532 struct lan743x_rx_descriptor *descriptor;
2533
2534 descriptor = &rx->ring_cpu_ptr[index];
2535 buffer_info = &rx->buffer_info[index];
2536
2537 memset(descriptor, 0, sizeof(*descriptor));
2538
2539 if (buffer_info->dma_ptr) {
2540 dma_unmap_single(&rx->adapter->pdev->dev,
2541 buffer_info->dma_ptr,
2542 buffer_info->buffer_length,
2543 DMA_FROM_DEVICE);
2544 buffer_info->dma_ptr = 0;
2545 }
2546
2547 if (buffer_info->skb) {
2548 dev_kfree_skb(buffer_info->skb);
2549 buffer_info->skb = NULL;
2550 }
2551
2552 memset(buffer_info, 0, sizeof(*buffer_info));
2553 }
2554
2555 static struct sk_buff *
lan743x_rx_trim_skb(struct sk_buff * skb,int frame_length)2556 lan743x_rx_trim_skb(struct sk_buff *skb, int frame_length)
2557 {
2558 if (skb_linearize(skb)) {
2559 dev_kfree_skb_irq(skb);
2560 return NULL;
2561 }
2562 frame_length = max_t(int, 0, frame_length - ETH_FCS_LEN);
2563 if (skb->len > frame_length) {
2564 skb->tail -= skb->len - frame_length;
2565 skb->len = frame_length;
2566 }
2567 return skb;
2568 }
2569
lan743x_rx_process_buffer(struct lan743x_rx * rx)2570 static int lan743x_rx_process_buffer(struct lan743x_rx *rx)
2571 {
2572 int current_head_index = le32_to_cpu(*rx->head_cpu_ptr);
2573 struct lan743x_rx_descriptor *descriptor, *desc_ext;
2574 struct net_device *netdev = rx->adapter->netdev;
2575 int result = RX_PROCESS_RESULT_NOTHING_TO_DO;
2576 struct lan743x_rx_buffer_info *buffer_info;
2577 int frame_length, buffer_length;
2578 bool is_ice, is_tce, is_icsm;
2579 int extension_index = -1;
2580 bool is_last, is_first;
2581 struct sk_buff *skb;
2582
2583 if (current_head_index < 0 || current_head_index >= rx->ring_size)
2584 goto done;
2585
2586 if (rx->last_head < 0 || rx->last_head >= rx->ring_size)
2587 goto done;
2588
2589 if (rx->last_head == current_head_index)
2590 goto done;
2591
2592 descriptor = &rx->ring_cpu_ptr[rx->last_head];
2593 if (le32_to_cpu(descriptor->data0) & RX_DESC_DATA0_OWN_)
2594 goto done;
2595 buffer_info = &rx->buffer_info[rx->last_head];
2596
2597 is_last = le32_to_cpu(descriptor->data0) & RX_DESC_DATA0_LS_;
2598 is_first = le32_to_cpu(descriptor->data0) & RX_DESC_DATA0_FS_;
2599
2600 if (is_last && le32_to_cpu(descriptor->data0) & RX_DESC_DATA0_EXT_) {
2601 /* extension is expected to follow */
2602 int index = lan743x_rx_next_index(rx, rx->last_head);
2603
2604 if (index == current_head_index)
2605 /* extension not yet available */
2606 goto done;
2607 desc_ext = &rx->ring_cpu_ptr[index];
2608 if (le32_to_cpu(desc_ext->data0) & RX_DESC_DATA0_OWN_)
2609 /* extension not yet available */
2610 goto done;
2611 if (!(le32_to_cpu(desc_ext->data0) & RX_DESC_DATA0_EXT_))
2612 goto move_forward;
2613 extension_index = index;
2614 }
2615
2616 /* Only the last buffer in a multi-buffer frame contains the total frame
2617 * length. The chip occasionally sends more buffers than strictly
2618 * required to reach the total frame length.
2619 * Handle this by adding all buffers to the skb in their entirety.
2620 * Once the real frame length is known, trim the skb.
2621 */
2622 frame_length =
2623 RX_DESC_DATA0_FRAME_LENGTH_GET_(le32_to_cpu(descriptor->data0));
2624 buffer_length = buffer_info->buffer_length;
2625 is_ice = le32_to_cpu(descriptor->data1) & RX_DESC_DATA1_STATUS_ICE_;
2626 is_tce = le32_to_cpu(descriptor->data1) & RX_DESC_DATA1_STATUS_TCE_;
2627 is_icsm = le32_to_cpu(descriptor->data1) & RX_DESC_DATA1_STATUS_ICSM_;
2628
2629 netdev_dbg(netdev, "%s%schunk: %d/%d",
2630 is_first ? "first " : " ",
2631 is_last ? "last " : " ",
2632 frame_length, buffer_length);
2633
2634 /* save existing skb, allocate new skb and map to dma */
2635 skb = buffer_info->skb;
2636 if (lan743x_rx_init_ring_element(rx, rx->last_head,
2637 GFP_ATOMIC | GFP_DMA)) {
2638 /* failed to allocate next skb.
2639 * Memory is very low.
2640 * Drop this packet and reuse buffer.
2641 */
2642 lan743x_rx_reuse_ring_element(rx, rx->last_head);
2643 /* drop packet that was being assembled */
2644 dev_kfree_skb_irq(rx->skb_head);
2645 rx->skb_head = NULL;
2646 goto process_extension;
2647 }
2648
2649 /* add buffers to skb via skb->frag_list */
2650 if (is_first) {
2651 skb_reserve(skb, RX_HEAD_PADDING);
2652 skb_put(skb, buffer_length - RX_HEAD_PADDING);
2653 if (rx->skb_head)
2654 dev_kfree_skb_irq(rx->skb_head);
2655 rx->skb_head = skb;
2656 } else if (rx->skb_head) {
2657 skb_put(skb, buffer_length);
2658 if (skb_shinfo(rx->skb_head)->frag_list)
2659 rx->skb_tail->next = skb;
2660 else
2661 skb_shinfo(rx->skb_head)->frag_list = skb;
2662 rx->skb_tail = skb;
2663 rx->skb_head->len += skb->len;
2664 rx->skb_head->data_len += skb->len;
2665 rx->skb_head->truesize += skb->truesize;
2666 } else {
2667 /* packet to assemble has already been dropped because one or
2668 * more of its buffers could not be allocated
2669 */
2670 netdev_dbg(netdev, "drop buffer intended for dropped packet");
2671 dev_kfree_skb_irq(skb);
2672 }
2673
2674 process_extension:
2675 if (extension_index >= 0) {
2676 u32 ts_sec;
2677 u32 ts_nsec;
2678
2679 ts_sec = le32_to_cpu(desc_ext->data1);
2680 ts_nsec = (le32_to_cpu(desc_ext->data2) &
2681 RX_DESC_DATA2_TS_NS_MASK_);
2682 if (rx->skb_head)
2683 skb_hwtstamps(rx->skb_head)->hwtstamp =
2684 ktime_set(ts_sec, ts_nsec);
2685 lan743x_rx_reuse_ring_element(rx, extension_index);
2686 rx->last_head = extension_index;
2687 netdev_dbg(netdev, "process extension");
2688 }
2689
2690 if (is_last && rx->skb_head)
2691 rx->skb_head = lan743x_rx_trim_skb(rx->skb_head, frame_length);
2692
2693 if (is_last && rx->skb_head) {
2694 rx->skb_head->protocol = eth_type_trans(rx->skb_head,
2695 rx->adapter->netdev);
2696 if (rx->adapter->netdev->features & NETIF_F_RXCSUM) {
2697 if (!is_ice && !is_tce && !is_icsm)
2698 skb->ip_summed = CHECKSUM_UNNECESSARY;
2699 }
2700 netdev_dbg(netdev, "sending %d byte frame to OS",
2701 rx->skb_head->len);
2702 napi_gro_receive(&rx->napi, rx->skb_head);
2703 rx->skb_head = NULL;
2704 }
2705
2706 move_forward:
2707 /* push tail and head forward */
2708 rx->last_tail = rx->last_head;
2709 rx->last_head = lan743x_rx_next_index(rx, rx->last_head);
2710 result = RX_PROCESS_RESULT_BUFFER_RECEIVED;
2711 done:
2712 return result;
2713 }
2714
lan743x_rx_napi_poll(struct napi_struct * napi,int weight)2715 static int lan743x_rx_napi_poll(struct napi_struct *napi, int weight)
2716 {
2717 struct lan743x_rx *rx = container_of(napi, struct lan743x_rx, napi);
2718 struct lan743x_adapter *adapter = rx->adapter;
2719 int result = RX_PROCESS_RESULT_NOTHING_TO_DO;
2720 u32 rx_tail_flags = 0;
2721 int count;
2722
2723 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C) {
2724 /* clear int status bit before reading packet */
2725 lan743x_csr_write(adapter, DMAC_INT_STS,
2726 DMAC_INT_BIT_RXFRM_(rx->channel_number));
2727 }
2728 for (count = 0; count < weight; count++) {
2729 result = lan743x_rx_process_buffer(rx);
2730 if (result == RX_PROCESS_RESULT_NOTHING_TO_DO)
2731 break;
2732 }
2733 rx->frame_count += count;
2734 if (count == weight || result == RX_PROCESS_RESULT_BUFFER_RECEIVED)
2735 return weight;
2736
2737 if (!napi_complete_done(napi, count))
2738 return count;
2739
2740 /* re-arm interrupts, must write to rx tail on some chip variants */
2741 if (rx->vector_flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET)
2742 rx_tail_flags |= RX_TAIL_SET_TOP_INT_VEC_EN_;
2743 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET) {
2744 rx_tail_flags |= RX_TAIL_SET_TOP_INT_EN_;
2745 } else {
2746 lan743x_csr_write(adapter, INT_EN_SET,
2747 INT_BIT_DMA_RX_(rx->channel_number));
2748 }
2749
2750 if (rx_tail_flags)
2751 lan743x_csr_write(adapter, RX_TAIL(rx->channel_number),
2752 rx_tail_flags | rx->last_tail);
2753
2754 return count;
2755 }
2756
lan743x_rx_ring_cleanup(struct lan743x_rx * rx)2757 static void lan743x_rx_ring_cleanup(struct lan743x_rx *rx)
2758 {
2759 if (rx->buffer_info && rx->ring_cpu_ptr) {
2760 int index;
2761
2762 for (index = 0; index < rx->ring_size; index++)
2763 lan743x_rx_release_ring_element(rx, index);
2764 }
2765
2766 if (rx->head_cpu_ptr) {
2767 dma_free_coherent(&rx->adapter->pdev->dev,
2768 sizeof(*rx->head_cpu_ptr), rx->head_cpu_ptr,
2769 rx->head_dma_ptr);
2770 rx->head_cpu_ptr = NULL;
2771 rx->head_dma_ptr = 0;
2772 }
2773
2774 kfree(rx->buffer_info);
2775 rx->buffer_info = NULL;
2776
2777 if (rx->ring_cpu_ptr) {
2778 dma_free_coherent(&rx->adapter->pdev->dev,
2779 rx->ring_allocation_size, rx->ring_cpu_ptr,
2780 rx->ring_dma_ptr);
2781 rx->ring_allocation_size = 0;
2782 rx->ring_cpu_ptr = NULL;
2783 rx->ring_dma_ptr = 0;
2784 }
2785
2786 rx->ring_size = 0;
2787 rx->last_head = 0;
2788 }
2789
lan743x_rx_ring_init(struct lan743x_rx * rx)2790 static int lan743x_rx_ring_init(struct lan743x_rx *rx)
2791 {
2792 size_t ring_allocation_size = 0;
2793 dma_addr_t dma_ptr = 0;
2794 void *cpu_ptr = NULL;
2795 int ret = -ENOMEM;
2796 int index = 0;
2797
2798 rx->ring_size = LAN743X_RX_RING_SIZE;
2799 if (rx->ring_size <= 1) {
2800 ret = -EINVAL;
2801 goto cleanup;
2802 }
2803 if (rx->ring_size & ~RX_CFG_B_RX_RING_LEN_MASK_) {
2804 ret = -EINVAL;
2805 goto cleanup;
2806 }
2807 if (dma_set_mask_and_coherent(&rx->adapter->pdev->dev,
2808 DMA_BIT_MASK(64))) {
2809 dev_warn(&rx->adapter->pdev->dev,
2810 "lan743x_: No suitable DMA available\n");
2811 ret = -ENOMEM;
2812 goto cleanup;
2813 }
2814 ring_allocation_size = ALIGN(rx->ring_size *
2815 sizeof(struct lan743x_rx_descriptor),
2816 PAGE_SIZE);
2817 dma_ptr = 0;
2818 cpu_ptr = dma_alloc_coherent(&rx->adapter->pdev->dev,
2819 ring_allocation_size, &dma_ptr, GFP_KERNEL);
2820 if (!cpu_ptr) {
2821 ret = -ENOMEM;
2822 goto cleanup;
2823 }
2824 rx->ring_allocation_size = ring_allocation_size;
2825 rx->ring_cpu_ptr = (struct lan743x_rx_descriptor *)cpu_ptr;
2826 rx->ring_dma_ptr = dma_ptr;
2827
2828 cpu_ptr = kcalloc(rx->ring_size, sizeof(*rx->buffer_info),
2829 GFP_KERNEL);
2830 if (!cpu_ptr) {
2831 ret = -ENOMEM;
2832 goto cleanup;
2833 }
2834 rx->buffer_info = (struct lan743x_rx_buffer_info *)cpu_ptr;
2835 dma_ptr = 0;
2836 cpu_ptr = dma_alloc_coherent(&rx->adapter->pdev->dev,
2837 sizeof(*rx->head_cpu_ptr), &dma_ptr,
2838 GFP_KERNEL);
2839 if (!cpu_ptr) {
2840 ret = -ENOMEM;
2841 goto cleanup;
2842 }
2843
2844 rx->head_cpu_ptr = cpu_ptr;
2845 rx->head_dma_ptr = dma_ptr;
2846 if (rx->head_dma_ptr & 0x3) {
2847 ret = -ENOMEM;
2848 goto cleanup;
2849 }
2850
2851 rx->last_head = 0;
2852 for (index = 0; index < rx->ring_size; index++) {
2853 ret = lan743x_rx_init_ring_element(rx, index, GFP_KERNEL);
2854 if (ret)
2855 goto cleanup;
2856 }
2857 return 0;
2858
2859 cleanup:
2860 netif_warn(rx->adapter, ifup, rx->adapter->netdev,
2861 "Error allocating memory for LAN743x\n");
2862
2863 lan743x_rx_ring_cleanup(rx);
2864 return ret;
2865 }
2866
lan743x_rx_close(struct lan743x_rx * rx)2867 static void lan743x_rx_close(struct lan743x_rx *rx)
2868 {
2869 struct lan743x_adapter *adapter = rx->adapter;
2870
2871 lan743x_csr_write(adapter, FCT_RX_CTL,
2872 FCT_RX_CTL_DIS_(rx->channel_number));
2873 lan743x_csr_wait_for_bit(adapter, FCT_RX_CTL,
2874 FCT_RX_CTL_EN_(rx->channel_number),
2875 0, 1000, 20000, 100);
2876
2877 lan743x_csr_write(adapter, DMAC_CMD,
2878 DMAC_CMD_STOP_R_(rx->channel_number));
2879 lan743x_dmac_rx_wait_till_stopped(adapter, rx->channel_number);
2880
2881 lan743x_csr_write(adapter, DMAC_INT_EN_CLR,
2882 DMAC_INT_BIT_RXFRM_(rx->channel_number));
2883 lan743x_csr_write(adapter, INT_EN_CLR,
2884 INT_BIT_DMA_RX_(rx->channel_number));
2885 napi_disable(&rx->napi);
2886
2887 netif_napi_del(&rx->napi);
2888
2889 lan743x_rx_ring_cleanup(rx);
2890 }
2891
lan743x_rx_open(struct lan743x_rx * rx)2892 static int lan743x_rx_open(struct lan743x_rx *rx)
2893 {
2894 struct lan743x_adapter *adapter = rx->adapter;
2895 u32 data = 0;
2896 int ret;
2897
2898 rx->frame_count = 0;
2899 ret = lan743x_rx_ring_init(rx);
2900 if (ret)
2901 goto return_error;
2902
2903 netif_napi_add(adapter->netdev, &rx->napi, lan743x_rx_napi_poll);
2904
2905 lan743x_csr_write(adapter, DMAC_CMD,
2906 DMAC_CMD_RX_SWR_(rx->channel_number));
2907 lan743x_csr_wait_for_bit(adapter, DMAC_CMD,
2908 DMAC_CMD_RX_SWR_(rx->channel_number),
2909 0, 1000, 20000, 100);
2910
2911 /* set ring base address */
2912 lan743x_csr_write(adapter,
2913 RX_BASE_ADDRH(rx->channel_number),
2914 DMA_ADDR_HIGH32(rx->ring_dma_ptr));
2915 lan743x_csr_write(adapter,
2916 RX_BASE_ADDRL(rx->channel_number),
2917 DMA_ADDR_LOW32(rx->ring_dma_ptr));
2918
2919 /* set rx write back address */
2920 lan743x_csr_write(adapter,
2921 RX_HEAD_WRITEBACK_ADDRH(rx->channel_number),
2922 DMA_ADDR_HIGH32(rx->head_dma_ptr));
2923 lan743x_csr_write(adapter,
2924 RX_HEAD_WRITEBACK_ADDRL(rx->channel_number),
2925 DMA_ADDR_LOW32(rx->head_dma_ptr));
2926 data = RX_CFG_A_RX_HP_WB_EN_;
2927 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
2928 data |= (RX_CFG_A_RX_WB_ON_INT_TMR_ |
2929 RX_CFG_A_RX_WB_THRES_SET_(0x7) |
2930 RX_CFG_A_RX_PF_THRES_SET_(16) |
2931 RX_CFG_A_RX_PF_PRI_THRES_SET_(4));
2932 }
2933
2934 /* set RX_CFG_A */
2935 lan743x_csr_write(adapter,
2936 RX_CFG_A(rx->channel_number), data);
2937
2938 /* set RX_CFG_B */
2939 data = lan743x_csr_read(adapter, RX_CFG_B(rx->channel_number));
2940 data &= ~RX_CFG_B_RX_PAD_MASK_;
2941 if (!RX_HEAD_PADDING)
2942 data |= RX_CFG_B_RX_PAD_0_;
2943 else
2944 data |= RX_CFG_B_RX_PAD_2_;
2945 data &= ~RX_CFG_B_RX_RING_LEN_MASK_;
2946 data |= ((rx->ring_size) & RX_CFG_B_RX_RING_LEN_MASK_);
2947 data |= RX_CFG_B_TS_ALL_RX_;
2948 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0))
2949 data |= RX_CFG_B_RDMABL_512_;
2950
2951 lan743x_csr_write(adapter, RX_CFG_B(rx->channel_number), data);
2952 rx->vector_flags = lan743x_intr_get_vector_flags(adapter,
2953 INT_BIT_DMA_RX_
2954 (rx->channel_number));
2955
2956 /* set RX_CFG_C */
2957 data = 0;
2958 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR)
2959 data |= RX_CFG_C_RX_TOP_INT_EN_AUTO_CLR_;
2960 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR)
2961 data |= RX_CFG_C_RX_DMA_INT_STS_AUTO_CLR_;
2962 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C)
2963 data |= RX_CFG_C_RX_INT_STS_R2C_MODE_MASK_;
2964 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C)
2965 data |= RX_CFG_C_RX_INT_EN_R2C_;
2966 lan743x_csr_write(adapter, RX_CFG_C(rx->channel_number), data);
2967
2968 rx->last_tail = ((u32)(rx->ring_size - 1));
2969 lan743x_csr_write(adapter, RX_TAIL(rx->channel_number),
2970 rx->last_tail);
2971 rx->last_head = lan743x_csr_read(adapter, RX_HEAD(rx->channel_number));
2972 if (rx->last_head) {
2973 ret = -EIO;
2974 goto napi_delete;
2975 }
2976
2977 napi_enable(&rx->napi);
2978
2979 lan743x_csr_write(adapter, INT_EN_SET,
2980 INT_BIT_DMA_RX_(rx->channel_number));
2981 lan743x_csr_write(adapter, DMAC_INT_STS,
2982 DMAC_INT_BIT_RXFRM_(rx->channel_number));
2983 lan743x_csr_write(adapter, DMAC_INT_EN_SET,
2984 DMAC_INT_BIT_RXFRM_(rx->channel_number));
2985 lan743x_csr_write(adapter, DMAC_CMD,
2986 DMAC_CMD_START_R_(rx->channel_number));
2987
2988 /* initialize fifo */
2989 lan743x_csr_write(adapter, FCT_RX_CTL,
2990 FCT_RX_CTL_RESET_(rx->channel_number));
2991 lan743x_csr_wait_for_bit(adapter, FCT_RX_CTL,
2992 FCT_RX_CTL_RESET_(rx->channel_number),
2993 0, 1000, 20000, 100);
2994 lan743x_csr_write(adapter, FCT_FLOW(rx->channel_number),
2995 FCT_FLOW_CTL_REQ_EN_ |
2996 FCT_FLOW_CTL_ON_THRESHOLD_SET_(0x2A) |
2997 FCT_FLOW_CTL_OFF_THRESHOLD_SET_(0xA));
2998
2999 /* enable fifo */
3000 lan743x_csr_write(adapter, FCT_RX_CTL,
3001 FCT_RX_CTL_EN_(rx->channel_number));
3002 return 0;
3003
3004 napi_delete:
3005 netif_napi_del(&rx->napi);
3006 lan743x_rx_ring_cleanup(rx);
3007
3008 return_error:
3009 return ret;
3010 }
3011
lan743x_netdev_close(struct net_device * netdev)3012 static int lan743x_netdev_close(struct net_device *netdev)
3013 {
3014 struct lan743x_adapter *adapter = netdev_priv(netdev);
3015 int index;
3016
3017 for (index = 0; index < adapter->used_tx_channels; index++)
3018 lan743x_tx_close(&adapter->tx[index]);
3019
3020 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++)
3021 lan743x_rx_close(&adapter->rx[index]);
3022
3023 lan743x_ptp_close(adapter);
3024
3025 lan743x_phy_close(adapter);
3026
3027 lan743x_mac_close(adapter);
3028
3029 lan743x_intr_close(adapter);
3030
3031 return 0;
3032 }
3033
lan743x_netdev_open(struct net_device * netdev)3034 static int lan743x_netdev_open(struct net_device *netdev)
3035 {
3036 struct lan743x_adapter *adapter = netdev_priv(netdev);
3037 int index;
3038 int ret;
3039
3040 ret = lan743x_intr_open(adapter);
3041 if (ret)
3042 goto return_error;
3043
3044 ret = lan743x_mac_open(adapter);
3045 if (ret)
3046 goto close_intr;
3047
3048 ret = lan743x_phy_open(adapter);
3049 if (ret)
3050 goto close_mac;
3051
3052 ret = lan743x_ptp_open(adapter);
3053 if (ret)
3054 goto close_phy;
3055
3056 lan743x_rfe_open(adapter);
3057
3058 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++) {
3059 ret = lan743x_rx_open(&adapter->rx[index]);
3060 if (ret)
3061 goto close_rx;
3062 }
3063
3064 for (index = 0; index < adapter->used_tx_channels; index++) {
3065 ret = lan743x_tx_open(&adapter->tx[index]);
3066 if (ret)
3067 goto close_tx;
3068 }
3069
3070 #ifdef CONFIG_PM
3071 if (adapter->netdev->phydev) {
3072 struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
3073
3074 phy_ethtool_get_wol(netdev->phydev, &wol);
3075 adapter->phy_wol_supported = wol.supported;
3076 adapter->phy_wolopts = wol.wolopts;
3077 }
3078 #endif
3079
3080 return 0;
3081
3082 close_tx:
3083 for (index = 0; index < adapter->used_tx_channels; index++) {
3084 if (adapter->tx[index].ring_cpu_ptr)
3085 lan743x_tx_close(&adapter->tx[index]);
3086 }
3087
3088 close_rx:
3089 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++) {
3090 if (adapter->rx[index].ring_cpu_ptr)
3091 lan743x_rx_close(&adapter->rx[index]);
3092 }
3093 lan743x_ptp_close(adapter);
3094
3095 close_phy:
3096 lan743x_phy_close(adapter);
3097
3098 close_mac:
3099 lan743x_mac_close(adapter);
3100
3101 close_intr:
3102 lan743x_intr_close(adapter);
3103
3104 return_error:
3105 netif_warn(adapter, ifup, adapter->netdev,
3106 "Error opening LAN743x\n");
3107 return ret;
3108 }
3109
lan743x_netdev_xmit_frame(struct sk_buff * skb,struct net_device * netdev)3110 static netdev_tx_t lan743x_netdev_xmit_frame(struct sk_buff *skb,
3111 struct net_device *netdev)
3112 {
3113 struct lan743x_adapter *adapter = netdev_priv(netdev);
3114 u8 ch = 0;
3115
3116 if (adapter->is_pci11x1x)
3117 ch = skb->queue_mapping % PCI11X1X_USED_TX_CHANNELS;
3118
3119 return lan743x_tx_xmit_frame(&adapter->tx[ch], skb);
3120 }
3121
lan743x_netdev_ioctl(struct net_device * netdev,struct ifreq * ifr,int cmd)3122 static int lan743x_netdev_ioctl(struct net_device *netdev,
3123 struct ifreq *ifr, int cmd)
3124 {
3125 if (!netif_running(netdev))
3126 return -EINVAL;
3127 if (cmd == SIOCSHWTSTAMP)
3128 return lan743x_ptp_ioctl(netdev, ifr, cmd);
3129 return phy_mii_ioctl(netdev->phydev, ifr, cmd);
3130 }
3131
lan743x_netdev_set_multicast(struct net_device * netdev)3132 static void lan743x_netdev_set_multicast(struct net_device *netdev)
3133 {
3134 struct lan743x_adapter *adapter = netdev_priv(netdev);
3135
3136 lan743x_rfe_set_multicast(adapter);
3137 }
3138
lan743x_netdev_change_mtu(struct net_device * netdev,int new_mtu)3139 static int lan743x_netdev_change_mtu(struct net_device *netdev, int new_mtu)
3140 {
3141 struct lan743x_adapter *adapter = netdev_priv(netdev);
3142 int ret = 0;
3143
3144 ret = lan743x_mac_set_mtu(adapter, new_mtu);
3145 if (!ret)
3146 netdev->mtu = new_mtu;
3147 return ret;
3148 }
3149
lan743x_netdev_get_stats64(struct net_device * netdev,struct rtnl_link_stats64 * stats)3150 static void lan743x_netdev_get_stats64(struct net_device *netdev,
3151 struct rtnl_link_stats64 *stats)
3152 {
3153 struct lan743x_adapter *adapter = netdev_priv(netdev);
3154
3155 stats->rx_packets = lan743x_csr_read(adapter, STAT_RX_TOTAL_FRAMES);
3156 stats->tx_packets = lan743x_csr_read(adapter, STAT_TX_TOTAL_FRAMES);
3157 stats->rx_bytes = lan743x_csr_read(adapter,
3158 STAT_RX_UNICAST_BYTE_COUNT) +
3159 lan743x_csr_read(adapter,
3160 STAT_RX_BROADCAST_BYTE_COUNT) +
3161 lan743x_csr_read(adapter,
3162 STAT_RX_MULTICAST_BYTE_COUNT);
3163 stats->tx_bytes = lan743x_csr_read(adapter,
3164 STAT_TX_UNICAST_BYTE_COUNT) +
3165 lan743x_csr_read(adapter,
3166 STAT_TX_BROADCAST_BYTE_COUNT) +
3167 lan743x_csr_read(adapter,
3168 STAT_TX_MULTICAST_BYTE_COUNT);
3169 stats->rx_errors = lan743x_csr_read(adapter, STAT_RX_FCS_ERRORS) +
3170 lan743x_csr_read(adapter,
3171 STAT_RX_ALIGNMENT_ERRORS) +
3172 lan743x_csr_read(adapter, STAT_RX_JABBER_ERRORS) +
3173 lan743x_csr_read(adapter,
3174 STAT_RX_UNDERSIZE_FRAME_ERRORS) +
3175 lan743x_csr_read(adapter,
3176 STAT_RX_OVERSIZE_FRAME_ERRORS);
3177 stats->tx_errors = lan743x_csr_read(adapter, STAT_TX_FCS_ERRORS) +
3178 lan743x_csr_read(adapter,
3179 STAT_TX_EXCESS_DEFERRAL_ERRORS) +
3180 lan743x_csr_read(adapter, STAT_TX_CARRIER_ERRORS);
3181 stats->rx_dropped = lan743x_csr_read(adapter,
3182 STAT_RX_DROPPED_FRAMES);
3183 stats->tx_dropped = lan743x_csr_read(adapter,
3184 STAT_TX_EXCESSIVE_COLLISION);
3185 stats->multicast = lan743x_csr_read(adapter,
3186 STAT_RX_MULTICAST_FRAMES) +
3187 lan743x_csr_read(adapter,
3188 STAT_TX_MULTICAST_FRAMES);
3189 stats->collisions = lan743x_csr_read(adapter,
3190 STAT_TX_SINGLE_COLLISIONS) +
3191 lan743x_csr_read(adapter,
3192 STAT_TX_MULTIPLE_COLLISIONS) +
3193 lan743x_csr_read(adapter,
3194 STAT_TX_LATE_COLLISIONS);
3195 }
3196
lan743x_netdev_set_mac_address(struct net_device * netdev,void * addr)3197 static int lan743x_netdev_set_mac_address(struct net_device *netdev,
3198 void *addr)
3199 {
3200 struct lan743x_adapter *adapter = netdev_priv(netdev);
3201 struct sockaddr *sock_addr = addr;
3202 int ret;
3203
3204 ret = eth_prepare_mac_addr_change(netdev, sock_addr);
3205 if (ret)
3206 return ret;
3207 eth_hw_addr_set(netdev, sock_addr->sa_data);
3208 lan743x_mac_set_address(adapter, sock_addr->sa_data);
3209 lan743x_rfe_update_mac_address(adapter);
3210 return 0;
3211 }
3212
3213 static const struct net_device_ops lan743x_netdev_ops = {
3214 .ndo_open = lan743x_netdev_open,
3215 .ndo_stop = lan743x_netdev_close,
3216 .ndo_start_xmit = lan743x_netdev_xmit_frame,
3217 .ndo_eth_ioctl = lan743x_netdev_ioctl,
3218 .ndo_set_rx_mode = lan743x_netdev_set_multicast,
3219 .ndo_change_mtu = lan743x_netdev_change_mtu,
3220 .ndo_get_stats64 = lan743x_netdev_get_stats64,
3221 .ndo_set_mac_address = lan743x_netdev_set_mac_address,
3222 };
3223
lan743x_hardware_cleanup(struct lan743x_adapter * adapter)3224 static void lan743x_hardware_cleanup(struct lan743x_adapter *adapter)
3225 {
3226 lan743x_csr_write(adapter, INT_EN_CLR, 0xFFFFFFFF);
3227 }
3228
lan743x_mdiobus_cleanup(struct lan743x_adapter * adapter)3229 static void lan743x_mdiobus_cleanup(struct lan743x_adapter *adapter)
3230 {
3231 mdiobus_unregister(adapter->mdiobus);
3232 }
3233
lan743x_full_cleanup(struct lan743x_adapter * adapter)3234 static void lan743x_full_cleanup(struct lan743x_adapter *adapter)
3235 {
3236 unregister_netdev(adapter->netdev);
3237
3238 lan743x_mdiobus_cleanup(adapter);
3239 lan743x_hardware_cleanup(adapter);
3240 lan743x_pci_cleanup(adapter);
3241 }
3242
pci11x1x_set_rfe_rd_fifo_threshold(struct lan743x_adapter * adapter)3243 static void pci11x1x_set_rfe_rd_fifo_threshold(struct lan743x_adapter *adapter)
3244 {
3245 u16 rev = adapter->csr.id_rev & ID_REV_CHIP_REV_MASK_;
3246
3247 if (rev == ID_REV_CHIP_REV_PCI11X1X_B0_) {
3248 u32 misc_ctl;
3249
3250 misc_ctl = lan743x_csr_read(adapter, MISC_CTL_0);
3251 misc_ctl &= ~MISC_CTL_0_RFE_READ_FIFO_MASK_;
3252 misc_ctl |= FIELD_PREP(MISC_CTL_0_RFE_READ_FIFO_MASK_,
3253 RFE_RD_FIFO_TH_3_DWORDS);
3254 lan743x_csr_write(adapter, MISC_CTL_0, misc_ctl);
3255 }
3256 }
3257
lan743x_hardware_init(struct lan743x_adapter * adapter,struct pci_dev * pdev)3258 static int lan743x_hardware_init(struct lan743x_adapter *adapter,
3259 struct pci_dev *pdev)
3260 {
3261 struct lan743x_tx *tx;
3262 u32 sgmii_ctl;
3263 int index;
3264 int ret;
3265
3266 adapter->is_pci11x1x = is_pci11x1x_chip(adapter);
3267 if (adapter->is_pci11x1x) {
3268 adapter->max_tx_channels = PCI11X1X_MAX_TX_CHANNELS;
3269 adapter->used_tx_channels = PCI11X1X_USED_TX_CHANNELS;
3270 adapter->max_vector_count = PCI11X1X_MAX_VECTOR_COUNT;
3271 pci11x1x_strap_get_status(adapter);
3272 spin_lock_init(&adapter->eth_syslock_spinlock);
3273 mutex_init(&adapter->sgmii_rw_lock);
3274 pci11x1x_set_rfe_rd_fifo_threshold(adapter);
3275 sgmii_ctl = lan743x_csr_read(adapter, SGMII_CTL);
3276 if (adapter->is_sgmii_en) {
3277 sgmii_ctl |= SGMII_CTL_SGMII_ENABLE_;
3278 sgmii_ctl &= ~SGMII_CTL_SGMII_POWER_DN_;
3279 } else {
3280 sgmii_ctl &= ~SGMII_CTL_SGMII_ENABLE_;
3281 sgmii_ctl |= SGMII_CTL_SGMII_POWER_DN_;
3282 }
3283 lan743x_csr_write(adapter, SGMII_CTL, sgmii_ctl);
3284 } else {
3285 adapter->max_tx_channels = LAN743X_MAX_TX_CHANNELS;
3286 adapter->used_tx_channels = LAN743X_USED_TX_CHANNELS;
3287 adapter->max_vector_count = LAN743X_MAX_VECTOR_COUNT;
3288 }
3289
3290 adapter->intr.irq = adapter->pdev->irq;
3291 lan743x_csr_write(adapter, INT_EN_CLR, 0xFFFFFFFF);
3292
3293 ret = lan743x_gpio_init(adapter);
3294 if (ret)
3295 return ret;
3296
3297 ret = lan743x_mac_init(adapter);
3298 if (ret)
3299 return ret;
3300
3301 ret = lan743x_phy_init(adapter);
3302 if (ret)
3303 return ret;
3304
3305 ret = lan743x_ptp_init(adapter);
3306 if (ret)
3307 return ret;
3308
3309 lan743x_rfe_update_mac_address(adapter);
3310
3311 ret = lan743x_dmac_init(adapter);
3312 if (ret)
3313 return ret;
3314
3315 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++) {
3316 adapter->rx[index].adapter = adapter;
3317 adapter->rx[index].channel_number = index;
3318 }
3319
3320 for (index = 0; index < adapter->used_tx_channels; index++) {
3321 tx = &adapter->tx[index];
3322 tx->adapter = adapter;
3323 tx->channel_number = index;
3324 spin_lock_init(&tx->ring_lock);
3325 }
3326
3327 return 0;
3328 }
3329
lan743x_mdiobus_init(struct lan743x_adapter * adapter)3330 static int lan743x_mdiobus_init(struct lan743x_adapter *adapter)
3331 {
3332 int ret;
3333
3334 adapter->mdiobus = devm_mdiobus_alloc(&adapter->pdev->dev);
3335 if (!(adapter->mdiobus)) {
3336 ret = -ENOMEM;
3337 goto return_error;
3338 }
3339
3340 adapter->mdiobus->priv = (void *)adapter;
3341 if (adapter->is_pci11x1x) {
3342 if (adapter->is_sgmii_en) {
3343 netif_dbg(adapter, drv, adapter->netdev,
3344 "SGMII operation\n");
3345 adapter->mdiobus->read = lan743x_mdiobus_read_c22;
3346 adapter->mdiobus->write = lan743x_mdiobus_write_c22;
3347 adapter->mdiobus->read_c45 = lan743x_mdiobus_read_c45;
3348 adapter->mdiobus->write_c45 = lan743x_mdiobus_write_c45;
3349 adapter->mdiobus->name = "lan743x-mdiobus-c45";
3350 netif_dbg(adapter, drv, adapter->netdev,
3351 "lan743x-mdiobus-c45\n");
3352 } else {
3353 netif_dbg(adapter, drv, adapter->netdev,
3354 "RGMII operation\n");
3355 // Only C22 support when RGMII I/F
3356 adapter->mdiobus->read = lan743x_mdiobus_read_c22;
3357 adapter->mdiobus->write = lan743x_mdiobus_write_c22;
3358 adapter->mdiobus->name = "lan743x-mdiobus";
3359 netif_dbg(adapter, drv, adapter->netdev,
3360 "lan743x-mdiobus\n");
3361 }
3362 } else {
3363 adapter->mdiobus->read = lan743x_mdiobus_read_c22;
3364 adapter->mdiobus->write = lan743x_mdiobus_write_c22;
3365 adapter->mdiobus->name = "lan743x-mdiobus";
3366 netif_dbg(adapter, drv, adapter->netdev, "lan743x-mdiobus\n");
3367 }
3368
3369 snprintf(adapter->mdiobus->id, MII_BUS_ID_SIZE,
3370 "pci-%s", pci_name(adapter->pdev));
3371
3372 if ((adapter->csr.id_rev & ID_REV_ID_MASK_) == ID_REV_ID_LAN7430_)
3373 /* LAN7430 uses internal phy at address 1 */
3374 adapter->mdiobus->phy_mask = ~(u32)BIT(1);
3375
3376 /* register mdiobus */
3377 ret = mdiobus_register(adapter->mdiobus);
3378 if (ret < 0)
3379 goto return_error;
3380 return 0;
3381
3382 return_error:
3383 return ret;
3384 }
3385
3386 /* lan743x_pcidev_probe - Device Initialization Routine
3387 * @pdev: PCI device information struct
3388 * @id: entry in lan743x_pci_tbl
3389 *
3390 * Returns 0 on success, negative on failure
3391 *
3392 * initializes an adapter identified by a pci_dev structure.
3393 * The OS initialization, configuring of the adapter private structure,
3394 * and a hardware reset occur.
3395 **/
lan743x_pcidev_probe(struct pci_dev * pdev,const struct pci_device_id * id)3396 static int lan743x_pcidev_probe(struct pci_dev *pdev,
3397 const struct pci_device_id *id)
3398 {
3399 struct lan743x_adapter *adapter = NULL;
3400 struct net_device *netdev = NULL;
3401 int ret = -ENODEV;
3402
3403 if (id->device == PCI_DEVICE_ID_SMSC_A011 ||
3404 id->device == PCI_DEVICE_ID_SMSC_A041) {
3405 netdev = devm_alloc_etherdev_mqs(&pdev->dev,
3406 sizeof(struct lan743x_adapter),
3407 PCI11X1X_USED_TX_CHANNELS,
3408 LAN743X_USED_RX_CHANNELS);
3409 } else {
3410 netdev = devm_alloc_etherdev_mqs(&pdev->dev,
3411 sizeof(struct lan743x_adapter),
3412 LAN743X_USED_TX_CHANNELS,
3413 LAN743X_USED_RX_CHANNELS);
3414 }
3415
3416 if (!netdev)
3417 goto return_error;
3418
3419 SET_NETDEV_DEV(netdev, &pdev->dev);
3420 pci_set_drvdata(pdev, netdev);
3421 adapter = netdev_priv(netdev);
3422 adapter->netdev = netdev;
3423 adapter->msg_enable = NETIF_MSG_DRV | NETIF_MSG_PROBE |
3424 NETIF_MSG_LINK | NETIF_MSG_IFUP |
3425 NETIF_MSG_IFDOWN | NETIF_MSG_TX_QUEUED;
3426 netdev->max_mtu = LAN743X_MAX_FRAME_SIZE;
3427
3428 of_get_mac_address(pdev->dev.of_node, adapter->mac_address);
3429
3430 ret = lan743x_pci_init(adapter, pdev);
3431 if (ret)
3432 goto return_error;
3433
3434 ret = lan743x_csr_init(adapter);
3435 if (ret)
3436 goto cleanup_pci;
3437
3438 ret = lan743x_hardware_init(adapter, pdev);
3439 if (ret)
3440 goto cleanup_pci;
3441
3442 ret = lan743x_mdiobus_init(adapter);
3443 if (ret)
3444 goto cleanup_hardware;
3445
3446 adapter->netdev->netdev_ops = &lan743x_netdev_ops;
3447 adapter->netdev->ethtool_ops = &lan743x_ethtool_ops;
3448 adapter->netdev->features = NETIF_F_SG | NETIF_F_TSO |
3449 NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
3450 adapter->netdev->hw_features = adapter->netdev->features;
3451
3452 /* carrier off reporting is important to ethtool even BEFORE open */
3453 netif_carrier_off(netdev);
3454
3455 ret = register_netdev(adapter->netdev);
3456 if (ret < 0)
3457 goto cleanup_mdiobus;
3458 return 0;
3459
3460 cleanup_mdiobus:
3461 lan743x_mdiobus_cleanup(adapter);
3462
3463 cleanup_hardware:
3464 lan743x_hardware_cleanup(adapter);
3465
3466 cleanup_pci:
3467 lan743x_pci_cleanup(adapter);
3468
3469 return_error:
3470 pr_warn("Initialization failed\n");
3471 return ret;
3472 }
3473
3474 /**
3475 * lan743x_pcidev_remove - Device Removal Routine
3476 * @pdev: PCI device information struct
3477 *
3478 * this is called by the PCI subsystem to alert the driver
3479 * that it should release a PCI device. This could be caused by a
3480 * Hot-Plug event, or because the driver is going to be removed from
3481 * memory.
3482 **/
lan743x_pcidev_remove(struct pci_dev * pdev)3483 static void lan743x_pcidev_remove(struct pci_dev *pdev)
3484 {
3485 struct net_device *netdev = pci_get_drvdata(pdev);
3486 struct lan743x_adapter *adapter = netdev_priv(netdev);
3487
3488 lan743x_full_cleanup(adapter);
3489 }
3490
lan743x_pcidev_shutdown(struct pci_dev * pdev)3491 static void lan743x_pcidev_shutdown(struct pci_dev *pdev)
3492 {
3493 struct net_device *netdev = pci_get_drvdata(pdev);
3494 struct lan743x_adapter *adapter = netdev_priv(netdev);
3495
3496 rtnl_lock();
3497 netif_device_detach(netdev);
3498
3499 /* close netdev when netdev is at running state.
3500 * For instance, it is true when system goes to sleep by pm-suspend
3501 * However, it is false when system goes to sleep by suspend GUI menu
3502 */
3503 if (netif_running(netdev))
3504 lan743x_netdev_close(netdev);
3505 rtnl_unlock();
3506
3507 #ifdef CONFIG_PM
3508 pci_save_state(pdev);
3509 #endif
3510
3511 /* clean up lan743x portion */
3512 lan743x_hardware_cleanup(adapter);
3513 }
3514
3515 #ifdef CONFIG_PM_SLEEP
lan743x_pm_wakeframe_crc16(const u8 * buf,int len)3516 static u16 lan743x_pm_wakeframe_crc16(const u8 *buf, int len)
3517 {
3518 return bitrev16(crc16(0xFFFF, buf, len));
3519 }
3520
lan743x_pm_set_wol(struct lan743x_adapter * adapter)3521 static void lan743x_pm_set_wol(struct lan743x_adapter *adapter)
3522 {
3523 const u8 ipv4_multicast[3] = { 0x01, 0x00, 0x5E };
3524 const u8 ipv6_multicast[3] = { 0x33, 0x33 };
3525 const u8 arp_type[2] = { 0x08, 0x06 };
3526 int mask_index;
3527 u32 sopass;
3528 u32 pmtctl;
3529 u32 wucsr;
3530 u32 macrx;
3531 u16 crc;
3532
3533 for (mask_index = 0; mask_index < MAC_NUM_OF_WUF_CFG; mask_index++)
3534 lan743x_csr_write(adapter, MAC_WUF_CFG(mask_index), 0);
3535
3536 /* clear wake settings */
3537 pmtctl = lan743x_csr_read(adapter, PMT_CTL);
3538 pmtctl |= PMT_CTL_WUPS_MASK_ | PMT_CTL_RES_CLR_WKP_MASK_;
3539 pmtctl &= ~(PMT_CTL_GPIO_WAKEUP_EN_ | PMT_CTL_EEE_WAKEUP_EN_ |
3540 PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_ |
3541 PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_ | PMT_CTL_ETH_PHY_WAKE_EN_);
3542
3543 macrx = lan743x_csr_read(adapter, MAC_RX);
3544
3545 wucsr = 0;
3546 mask_index = 0;
3547
3548 pmtctl |= PMT_CTL_ETH_PHY_D3_COLD_OVR_ | PMT_CTL_ETH_PHY_D3_OVR_;
3549
3550 if (adapter->phy_wolopts)
3551 pmtctl |= PMT_CTL_ETH_PHY_WAKE_EN_;
3552
3553 if (adapter->wolopts & WAKE_MAGIC) {
3554 wucsr |= MAC_WUCSR_MPEN_;
3555 macrx |= MAC_RX_RXEN_;
3556 pmtctl |= PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_;
3557 }
3558 if (adapter->wolopts & WAKE_UCAST) {
3559 wucsr |= MAC_WUCSR_RFE_WAKE_EN_ | MAC_WUCSR_PFDA_EN_;
3560 macrx |= MAC_RX_RXEN_;
3561 pmtctl |= PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_;
3562 pmtctl |= PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_;
3563 }
3564 if (adapter->wolopts & WAKE_BCAST) {
3565 wucsr |= MAC_WUCSR_RFE_WAKE_EN_ | MAC_WUCSR_BCST_EN_;
3566 macrx |= MAC_RX_RXEN_;
3567 pmtctl |= PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_;
3568 pmtctl |= PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_;
3569 }
3570 if (adapter->wolopts & WAKE_MCAST) {
3571 /* IPv4 multicast */
3572 crc = lan743x_pm_wakeframe_crc16(ipv4_multicast, 3);
3573 lan743x_csr_write(adapter, MAC_WUF_CFG(mask_index),
3574 MAC_WUF_CFG_EN_ | MAC_WUF_CFG_TYPE_MCAST_ |
3575 (0 << MAC_WUF_CFG_OFFSET_SHIFT_) |
3576 (crc & MAC_WUF_CFG_CRC16_MASK_));
3577 lan743x_csr_write(adapter, MAC_WUF_MASK0(mask_index), 7);
3578 lan743x_csr_write(adapter, MAC_WUF_MASK1(mask_index), 0);
3579 lan743x_csr_write(adapter, MAC_WUF_MASK2(mask_index), 0);
3580 lan743x_csr_write(adapter, MAC_WUF_MASK3(mask_index), 0);
3581 mask_index++;
3582
3583 /* IPv6 multicast */
3584 crc = lan743x_pm_wakeframe_crc16(ipv6_multicast, 2);
3585 lan743x_csr_write(adapter, MAC_WUF_CFG(mask_index),
3586 MAC_WUF_CFG_EN_ | MAC_WUF_CFG_TYPE_MCAST_ |
3587 (0 << MAC_WUF_CFG_OFFSET_SHIFT_) |
3588 (crc & MAC_WUF_CFG_CRC16_MASK_));
3589 lan743x_csr_write(adapter, MAC_WUF_MASK0(mask_index), 3);
3590 lan743x_csr_write(adapter, MAC_WUF_MASK1(mask_index), 0);
3591 lan743x_csr_write(adapter, MAC_WUF_MASK2(mask_index), 0);
3592 lan743x_csr_write(adapter, MAC_WUF_MASK3(mask_index), 0);
3593 mask_index++;
3594
3595 wucsr |= MAC_WUCSR_RFE_WAKE_EN_ | MAC_WUCSR_WAKE_EN_;
3596 macrx |= MAC_RX_RXEN_;
3597 pmtctl |= PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_;
3598 pmtctl |= PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_;
3599 }
3600 if (adapter->wolopts & WAKE_ARP) {
3601 /* set MAC_WUF_CFG & WUF_MASK
3602 * for packettype (offset 12,13) = ARP (0x0806)
3603 */
3604 crc = lan743x_pm_wakeframe_crc16(arp_type, 2);
3605 lan743x_csr_write(adapter, MAC_WUF_CFG(mask_index),
3606 MAC_WUF_CFG_EN_ | MAC_WUF_CFG_TYPE_ALL_ |
3607 (0 << MAC_WUF_CFG_OFFSET_SHIFT_) |
3608 (crc & MAC_WUF_CFG_CRC16_MASK_));
3609 lan743x_csr_write(adapter, MAC_WUF_MASK0(mask_index), 0x3000);
3610 lan743x_csr_write(adapter, MAC_WUF_MASK1(mask_index), 0);
3611 lan743x_csr_write(adapter, MAC_WUF_MASK2(mask_index), 0);
3612 lan743x_csr_write(adapter, MAC_WUF_MASK3(mask_index), 0);
3613 mask_index++;
3614
3615 wucsr |= MAC_WUCSR_RFE_WAKE_EN_ | MAC_WUCSR_WAKE_EN_;
3616 macrx |= MAC_RX_RXEN_;
3617 pmtctl |= PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_;
3618 pmtctl |= PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_;
3619 }
3620
3621 if (adapter->wolopts & WAKE_MAGICSECURE) {
3622 sopass = *(u32 *)adapter->sopass;
3623 lan743x_csr_write(adapter, MAC_MP_SO_LO, sopass);
3624 sopass = *(u16 *)&adapter->sopass[4];
3625 lan743x_csr_write(adapter, MAC_MP_SO_HI, sopass);
3626 wucsr |= MAC_MP_SO_EN_;
3627 }
3628
3629 lan743x_csr_write(adapter, MAC_WUCSR, wucsr);
3630 lan743x_csr_write(adapter, PMT_CTL, pmtctl);
3631 lan743x_csr_write(adapter, MAC_RX, macrx);
3632 }
3633
lan743x_pm_suspend(struct device * dev)3634 static int lan743x_pm_suspend(struct device *dev)
3635 {
3636 struct pci_dev *pdev = to_pci_dev(dev);
3637 struct net_device *netdev = pci_get_drvdata(pdev);
3638 struct lan743x_adapter *adapter = netdev_priv(netdev);
3639 u32 data;
3640
3641 lan743x_pcidev_shutdown(pdev);
3642
3643 /* clear all wakes */
3644 lan743x_csr_write(adapter, MAC_WUCSR, 0);
3645 lan743x_csr_write(adapter, MAC_WUCSR2, 0);
3646 lan743x_csr_write(adapter, MAC_WK_SRC, 0xFFFFFFFF);
3647
3648 if (adapter->wolopts || adapter->phy_wolopts)
3649 lan743x_pm_set_wol(adapter);
3650
3651 if (adapter->is_pci11x1x) {
3652 /* Save HW_CFG to config again in PM resume */
3653 data = lan743x_csr_read(adapter, HW_CFG);
3654 adapter->hw_cfg = data;
3655 data |= (HW_CFG_RST_PROTECT_PCIE_ |
3656 HW_CFG_D3_RESET_DIS_ |
3657 HW_CFG_D3_VAUX_OVR_ |
3658 HW_CFG_HOT_RESET_DIS_ |
3659 HW_CFG_RST_PROTECT_);
3660 lan743x_csr_write(adapter, HW_CFG, data);
3661 }
3662
3663 /* Host sets PME_En, put D3hot */
3664 return pci_prepare_to_sleep(pdev);
3665 }
3666
lan743x_pm_resume(struct device * dev)3667 static int lan743x_pm_resume(struct device *dev)
3668 {
3669 struct pci_dev *pdev = to_pci_dev(dev);
3670 struct net_device *netdev = pci_get_drvdata(pdev);
3671 struct lan743x_adapter *adapter = netdev_priv(netdev);
3672 u32 data;
3673 int ret;
3674
3675 pci_set_power_state(pdev, PCI_D0);
3676 pci_restore_state(pdev);
3677 pci_save_state(pdev);
3678
3679 /* Restore HW_CFG that was saved during pm suspend */
3680 if (adapter->is_pci11x1x)
3681 lan743x_csr_write(adapter, HW_CFG, adapter->hw_cfg);
3682
3683 ret = lan743x_hardware_init(adapter, pdev);
3684 if (ret) {
3685 netif_err(adapter, probe, adapter->netdev,
3686 "lan743x_hardware_init returned %d\n", ret);
3687 lan743x_pci_cleanup(adapter);
3688 return ret;
3689 }
3690
3691 ret = lan743x_csr_read(adapter, MAC_WK_SRC);
3692 netif_dbg(adapter, drv, adapter->netdev,
3693 "Wakeup source : 0x%08X\n", ret);
3694
3695 /* Clear the wol configuration and status bits. Note that
3696 * the status bits are "Write One to Clear (W1C)"
3697 */
3698 data = MAC_WUCSR_EEE_TX_WAKE_ | MAC_WUCSR_EEE_RX_WAKE_ |
3699 MAC_WUCSR_RFE_WAKE_FR_ | MAC_WUCSR_PFDA_FR_ | MAC_WUCSR_WUFR_ |
3700 MAC_WUCSR_MPR_ | MAC_WUCSR_BCAST_FR_;
3701 lan743x_csr_write(adapter, MAC_WUCSR, data);
3702
3703 data = MAC_WUCSR2_NS_RCD_ | MAC_WUCSR2_ARP_RCD_ |
3704 MAC_WUCSR2_IPV6_TCPSYN_RCD_ | MAC_WUCSR2_IPV4_TCPSYN_RCD_;
3705 lan743x_csr_write(adapter, MAC_WUCSR2, data);
3706
3707 data = MAC_WK_SRC_ETH_PHY_WK_ | MAC_WK_SRC_IPV6_TCPSYN_RCD_WK_ |
3708 MAC_WK_SRC_IPV4_TCPSYN_RCD_WK_ | MAC_WK_SRC_EEE_TX_WK_ |
3709 MAC_WK_SRC_EEE_RX_WK_ | MAC_WK_SRC_RFE_FR_WK_ |
3710 MAC_WK_SRC_PFDA_FR_WK_ | MAC_WK_SRC_MP_FR_WK_ |
3711 MAC_WK_SRC_BCAST_FR_WK_ | MAC_WK_SRC_WU_FR_WK_ |
3712 MAC_WK_SRC_WK_FR_SAVED_;
3713 lan743x_csr_write(adapter, MAC_WK_SRC, data);
3714
3715 /* open netdev when netdev is at running state while resume.
3716 * For instance, it is true when system wakesup after pm-suspend
3717 * However, it is false when system wakes up after suspend GUI menu
3718 */
3719 if (netif_running(netdev))
3720 lan743x_netdev_open(netdev);
3721
3722 netif_device_attach(netdev);
3723
3724 return 0;
3725 }
3726
3727 static const struct dev_pm_ops lan743x_pm_ops = {
3728 SET_SYSTEM_SLEEP_PM_OPS(lan743x_pm_suspend, lan743x_pm_resume)
3729 };
3730 #endif /* CONFIG_PM_SLEEP */
3731
3732 static const struct pci_device_id lan743x_pcidev_tbl[] = {
3733 { PCI_DEVICE(PCI_VENDOR_ID_SMSC, PCI_DEVICE_ID_SMSC_LAN7430) },
3734 { PCI_DEVICE(PCI_VENDOR_ID_SMSC, PCI_DEVICE_ID_SMSC_LAN7431) },
3735 { PCI_DEVICE(PCI_VENDOR_ID_SMSC, PCI_DEVICE_ID_SMSC_A011) },
3736 { PCI_DEVICE(PCI_VENDOR_ID_SMSC, PCI_DEVICE_ID_SMSC_A041) },
3737 { 0, }
3738 };
3739
3740 MODULE_DEVICE_TABLE(pci, lan743x_pcidev_tbl);
3741
3742 static struct pci_driver lan743x_pcidev_driver = {
3743 .name = DRIVER_NAME,
3744 .id_table = lan743x_pcidev_tbl,
3745 .probe = lan743x_pcidev_probe,
3746 .remove = lan743x_pcidev_remove,
3747 #ifdef CONFIG_PM_SLEEP
3748 .driver.pm = &lan743x_pm_ops,
3749 #endif
3750 .shutdown = lan743x_pcidev_shutdown,
3751 };
3752
3753 module_pci_driver(lan743x_pcidev_driver);
3754
3755 MODULE_AUTHOR(DRIVER_AUTHOR);
3756 MODULE_DESCRIPTION(DRIVER_DESC);
3757 MODULE_LICENSE("GPL");
3758