xref: /openbmc/linux/drivers/net/wireless/realtek/rtw89/pci.c (revision af9b2ff010f593d81e2f5fb04155e9fc25b9dfd0)
1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2 /* Copyright(c) 2020  Realtek Corporation
3  */
4 
5 #include <linux/pci.h>
6 
7 #include "mac.h"
8 #include "pci.h"
9 #include "reg.h"
10 #include "ser.h"
11 
12 static bool rtw89_pci_disable_clkreq;
13 static bool rtw89_pci_disable_aspm_l1;
14 static bool rtw89_pci_disable_l1ss;
15 module_param_named(disable_clkreq, rtw89_pci_disable_clkreq, bool, 0644);
16 module_param_named(disable_aspm_l1, rtw89_pci_disable_aspm_l1, bool, 0644);
17 module_param_named(disable_aspm_l1ss, rtw89_pci_disable_l1ss, bool, 0644);
18 MODULE_PARM_DESC(disable_clkreq, "Set Y to disable PCI clkreq support");
19 MODULE_PARM_DESC(disable_aspm_l1, "Set Y to disable PCI ASPM L1 support");
20 MODULE_PARM_DESC(disable_aspm_l1ss, "Set Y to disable PCI L1SS support");
21 
rtw89_pci_rst_bdram_pcie(struct rtw89_dev * rtwdev)22 static int rtw89_pci_rst_bdram_pcie(struct rtw89_dev *rtwdev)
23 {
24 	u32 val;
25 	int ret;
26 
27 	rtw89_write32(rtwdev, R_AX_PCIE_INIT_CFG1,
28 		      rtw89_read32(rtwdev, R_AX_PCIE_INIT_CFG1) | B_AX_RST_BDRAM);
29 
30 	ret = read_poll_timeout_atomic(rtw89_read32, val, !(val & B_AX_RST_BDRAM),
31 				       1, RTW89_PCI_POLL_BDRAM_RST_CNT, false,
32 				       rtwdev, R_AX_PCIE_INIT_CFG1);
33 
34 	if (ret)
35 		return -EBUSY;
36 
37 	return 0;
38 }
39 
rtw89_pci_dma_recalc(struct rtw89_dev * rtwdev,struct rtw89_pci_dma_ring * bd_ring,u32 cur_idx,bool tx)40 static u32 rtw89_pci_dma_recalc(struct rtw89_dev *rtwdev,
41 				struct rtw89_pci_dma_ring *bd_ring,
42 				u32 cur_idx, bool tx)
43 {
44 	u32 cnt, cur_rp, wp, rp, len;
45 
46 	rp = bd_ring->rp;
47 	wp = bd_ring->wp;
48 	len = bd_ring->len;
49 
50 	cur_rp = FIELD_GET(TXBD_HW_IDX_MASK, cur_idx);
51 	if (tx)
52 		cnt = cur_rp >= rp ? cur_rp - rp : len - (rp - cur_rp);
53 	else
54 		cnt = cur_rp >= wp ? cur_rp - wp : len - (wp - cur_rp);
55 
56 	bd_ring->rp = cur_rp;
57 
58 	return cnt;
59 }
60 
rtw89_pci_txbd_recalc(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)61 static u32 rtw89_pci_txbd_recalc(struct rtw89_dev *rtwdev,
62 				 struct rtw89_pci_tx_ring *tx_ring)
63 {
64 	struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
65 	u32 addr_idx = bd_ring->addr.idx;
66 	u32 cnt, idx;
67 
68 	idx = rtw89_read32(rtwdev, addr_idx);
69 	cnt = rtw89_pci_dma_recalc(rtwdev, bd_ring, idx, true);
70 
71 	return cnt;
72 }
73 
rtw89_pci_release_fwcmd(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,u32 cnt,bool release_all)74 static void rtw89_pci_release_fwcmd(struct rtw89_dev *rtwdev,
75 				    struct rtw89_pci *rtwpci,
76 				    u32 cnt, bool release_all)
77 {
78 	struct rtw89_pci_tx_data *tx_data;
79 	struct sk_buff *skb;
80 	u32 qlen;
81 
82 	while (cnt--) {
83 		skb = skb_dequeue(&rtwpci->h2c_queue);
84 		if (!skb) {
85 			rtw89_err(rtwdev, "failed to pre-release fwcmd\n");
86 			return;
87 		}
88 		skb_queue_tail(&rtwpci->h2c_release_queue, skb);
89 	}
90 
91 	qlen = skb_queue_len(&rtwpci->h2c_release_queue);
92 	if (!release_all)
93 	       qlen = qlen > RTW89_PCI_MULTITAG ? qlen - RTW89_PCI_MULTITAG : 0;
94 
95 	while (qlen--) {
96 		skb = skb_dequeue(&rtwpci->h2c_release_queue);
97 		if (!skb) {
98 			rtw89_err(rtwdev, "failed to release fwcmd\n");
99 			return;
100 		}
101 		tx_data = RTW89_PCI_TX_SKB_CB(skb);
102 		dma_unmap_single(&rtwpci->pdev->dev, tx_data->dma, skb->len,
103 				 DMA_TO_DEVICE);
104 		dev_kfree_skb_any(skb);
105 	}
106 }
107 
rtw89_pci_reclaim_tx_fwcmd(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)108 static void rtw89_pci_reclaim_tx_fwcmd(struct rtw89_dev *rtwdev,
109 				       struct rtw89_pci *rtwpci)
110 {
111 	struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[RTW89_TXCH_CH12];
112 	u32 cnt;
113 
114 	cnt = rtw89_pci_txbd_recalc(rtwdev, tx_ring);
115 	if (!cnt)
116 		return;
117 	rtw89_pci_release_fwcmd(rtwdev, rtwpci, cnt, false);
118 }
119 
rtw89_pci_rxbd_recalc(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring)120 static u32 rtw89_pci_rxbd_recalc(struct rtw89_dev *rtwdev,
121 				 struct rtw89_pci_rx_ring *rx_ring)
122 {
123 	struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
124 	u32 addr_idx = bd_ring->addr.idx;
125 	u32 cnt, idx;
126 
127 	idx = rtw89_read32(rtwdev, addr_idx);
128 	cnt = rtw89_pci_dma_recalc(rtwdev, bd_ring, idx, false);
129 
130 	return cnt;
131 }
132 
rtw89_pci_sync_skb_for_cpu(struct rtw89_dev * rtwdev,struct sk_buff * skb)133 static void rtw89_pci_sync_skb_for_cpu(struct rtw89_dev *rtwdev,
134 				       struct sk_buff *skb)
135 {
136 	struct rtw89_pci_rx_info *rx_info;
137 	dma_addr_t dma;
138 
139 	rx_info = RTW89_PCI_RX_SKB_CB(skb);
140 	dma = rx_info->dma;
141 	dma_sync_single_for_cpu(rtwdev->dev, dma, RTW89_PCI_RX_BUF_SIZE,
142 				DMA_FROM_DEVICE);
143 }
144 
rtw89_pci_sync_skb_for_device(struct rtw89_dev * rtwdev,struct sk_buff * skb)145 static void rtw89_pci_sync_skb_for_device(struct rtw89_dev *rtwdev,
146 					  struct sk_buff *skb)
147 {
148 	struct rtw89_pci_rx_info *rx_info;
149 	dma_addr_t dma;
150 
151 	rx_info = RTW89_PCI_RX_SKB_CB(skb);
152 	dma = rx_info->dma;
153 	dma_sync_single_for_device(rtwdev->dev, dma, RTW89_PCI_RX_BUF_SIZE,
154 				   DMA_FROM_DEVICE);
155 }
156 
rtw89_pci_rxbd_info_update(struct rtw89_dev * rtwdev,struct sk_buff * skb)157 static int rtw89_pci_rxbd_info_update(struct rtw89_dev *rtwdev,
158 				      struct sk_buff *skb)
159 {
160 	struct rtw89_pci_rxbd_info *rxbd_info;
161 	struct rtw89_pci_rx_info *rx_info = RTW89_PCI_RX_SKB_CB(skb);
162 
163 	rxbd_info = (struct rtw89_pci_rxbd_info *)skb->data;
164 	rx_info->fs = le32_get_bits(rxbd_info->dword, RTW89_PCI_RXBD_FS);
165 	rx_info->ls = le32_get_bits(rxbd_info->dword, RTW89_PCI_RXBD_LS);
166 	rx_info->len = le32_get_bits(rxbd_info->dword, RTW89_PCI_RXBD_WRITE_SIZE);
167 	rx_info->tag = le32_get_bits(rxbd_info->dword, RTW89_PCI_RXBD_TAG);
168 
169 	return 0;
170 }
171 
rtw89_pci_ctrl_txdma_ch_pcie(struct rtw89_dev * rtwdev,bool enable)172 static void rtw89_pci_ctrl_txdma_ch_pcie(struct rtw89_dev *rtwdev, bool enable)
173 {
174 	const struct rtw89_pci_info *info = rtwdev->pci_info;
175 	const struct rtw89_reg_def *dma_stop1 = &info->dma_stop1;
176 	const struct rtw89_reg_def *dma_stop2 = &info->dma_stop2;
177 
178 	if (enable) {
179 		rtw89_write32_clr(rtwdev, dma_stop1->addr, dma_stop1->mask);
180 		if (dma_stop2->addr)
181 			rtw89_write32_clr(rtwdev, dma_stop2->addr, dma_stop2->mask);
182 	} else {
183 		rtw89_write32_set(rtwdev, dma_stop1->addr, dma_stop1->mask);
184 		if (dma_stop2->addr)
185 			rtw89_write32_set(rtwdev, dma_stop2->addr, dma_stop2->mask);
186 	}
187 }
188 
rtw89_pci_ctrl_txdma_fw_ch_pcie(struct rtw89_dev * rtwdev,bool enable)189 static void rtw89_pci_ctrl_txdma_fw_ch_pcie(struct rtw89_dev *rtwdev, bool enable)
190 {
191 	const struct rtw89_pci_info *info = rtwdev->pci_info;
192 	const struct rtw89_reg_def *dma_stop1 = &info->dma_stop1;
193 
194 	if (enable)
195 		rtw89_write32_clr(rtwdev, dma_stop1->addr, B_AX_STOP_CH12);
196 	else
197 		rtw89_write32_set(rtwdev, dma_stop1->addr, B_AX_STOP_CH12);
198 }
199 
200 static bool
rtw89_skb_put_rx_data(struct rtw89_dev * rtwdev,bool fs,bool ls,struct sk_buff * new,const struct sk_buff * skb,u32 offset,const struct rtw89_pci_rx_info * rx_info,const struct rtw89_rx_desc_info * desc_info)201 rtw89_skb_put_rx_data(struct rtw89_dev *rtwdev, bool fs, bool ls,
202 		      struct sk_buff *new,
203 		      const struct sk_buff *skb, u32 offset,
204 		      const struct rtw89_pci_rx_info *rx_info,
205 		      const struct rtw89_rx_desc_info *desc_info)
206 {
207 	u32 copy_len = rx_info->len - offset;
208 
209 	if (unlikely(skb_tailroom(new) < copy_len)) {
210 		rtw89_debug(rtwdev, RTW89_DBG_TXRX,
211 			    "invalid rx data length bd_len=%d desc_len=%d offset=%d (fs=%d ls=%d)\n",
212 			    rx_info->len, desc_info->pkt_size, offset, fs, ls);
213 		rtw89_hex_dump(rtwdev, RTW89_DBG_TXRX, "rx_data: ",
214 			       skb->data, rx_info->len);
215 		/* length of a single segment skb is desc_info->pkt_size */
216 		if (fs && ls) {
217 			copy_len = desc_info->pkt_size;
218 		} else {
219 			rtw89_info(rtwdev, "drop rx data due to invalid length\n");
220 			return false;
221 		}
222 	}
223 
224 	skb_put_data(new, skb->data + offset, copy_len);
225 
226 	return true;
227 }
228 
rtw89_pci_rxbd_deliver_skbs(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring)229 static u32 rtw89_pci_rxbd_deliver_skbs(struct rtw89_dev *rtwdev,
230 				       struct rtw89_pci_rx_ring *rx_ring)
231 {
232 	struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
233 	struct rtw89_pci_rx_info *rx_info;
234 	struct rtw89_rx_desc_info *desc_info = &rx_ring->diliver_desc;
235 	struct sk_buff *new = rx_ring->diliver_skb;
236 	struct sk_buff *skb;
237 	u32 rxinfo_size = sizeof(struct rtw89_pci_rxbd_info);
238 	u32 offset;
239 	u32 cnt = 1;
240 	bool fs, ls;
241 	int ret;
242 
243 	skb = rx_ring->buf[bd_ring->wp];
244 	rtw89_pci_sync_skb_for_cpu(rtwdev, skb);
245 
246 	ret = rtw89_pci_rxbd_info_update(rtwdev, skb);
247 	if (ret) {
248 		rtw89_err(rtwdev, "failed to update %d RXBD info: %d\n",
249 			  bd_ring->wp, ret);
250 		goto err_sync_device;
251 	}
252 
253 	rx_info = RTW89_PCI_RX_SKB_CB(skb);
254 	fs = rx_info->fs;
255 	ls = rx_info->ls;
256 
257 	if (fs) {
258 		if (new) {
259 			rtw89_debug(rtwdev, RTW89_DBG_UNEXP,
260 				    "skb should not be ready before first segment start\n");
261 			goto err_sync_device;
262 		}
263 		if (desc_info->ready) {
264 			rtw89_warn(rtwdev, "desc info should not be ready before first segment start\n");
265 			goto err_sync_device;
266 		}
267 
268 		rtw89_chip_query_rxdesc(rtwdev, desc_info, skb->data, rxinfo_size);
269 
270 		new = rtw89_alloc_skb_for_rx(rtwdev, desc_info->pkt_size);
271 		if (!new)
272 			goto err_sync_device;
273 
274 		rx_ring->diliver_skb = new;
275 
276 		/* first segment has RX desc */
277 		offset = desc_info->offset + desc_info->rxd_len;
278 	} else {
279 		offset = sizeof(struct rtw89_pci_rxbd_info);
280 		if (!new) {
281 			rtw89_debug(rtwdev, RTW89_DBG_UNEXP, "no last skb\n");
282 			goto err_sync_device;
283 		}
284 	}
285 	if (!rtw89_skb_put_rx_data(rtwdev, fs, ls, new, skb, offset, rx_info, desc_info))
286 		goto err_sync_device;
287 	rtw89_pci_sync_skb_for_device(rtwdev, skb);
288 	rtw89_pci_rxbd_increase(rx_ring, 1);
289 
290 	if (!desc_info->ready) {
291 		rtw89_warn(rtwdev, "no rx desc information\n");
292 		goto err_free_resource;
293 	}
294 	if (ls) {
295 		rtw89_core_rx(rtwdev, desc_info, new);
296 		rx_ring->diliver_skb = NULL;
297 		desc_info->ready = false;
298 	}
299 
300 	return cnt;
301 
302 err_sync_device:
303 	rtw89_pci_sync_skb_for_device(rtwdev, skb);
304 	rtw89_pci_rxbd_increase(rx_ring, 1);
305 err_free_resource:
306 	if (new)
307 		dev_kfree_skb_any(new);
308 	rx_ring->diliver_skb = NULL;
309 	desc_info->ready = false;
310 
311 	return cnt;
312 }
313 
rtw89_pci_rxbd_deliver(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring,u32 cnt)314 static void rtw89_pci_rxbd_deliver(struct rtw89_dev *rtwdev,
315 				   struct rtw89_pci_rx_ring *rx_ring,
316 				   u32 cnt)
317 {
318 	struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
319 	u32 rx_cnt;
320 
321 	while (cnt && rtwdev->napi_budget_countdown > 0) {
322 		rx_cnt = rtw89_pci_rxbd_deliver_skbs(rtwdev, rx_ring);
323 		if (!rx_cnt) {
324 			rtw89_err(rtwdev, "failed to deliver RXBD skb\n");
325 
326 			/* skip the rest RXBD bufs */
327 			rtw89_pci_rxbd_increase(rx_ring, cnt);
328 			break;
329 		}
330 
331 		cnt -= rx_cnt;
332 	}
333 
334 	rtw89_write16(rtwdev, bd_ring->addr.idx, bd_ring->wp);
335 }
336 
rtw89_pci_poll_rxq_dma(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,int budget)337 static int rtw89_pci_poll_rxq_dma(struct rtw89_dev *rtwdev,
338 				  struct rtw89_pci *rtwpci, int budget)
339 {
340 	struct rtw89_pci_rx_ring *rx_ring;
341 	int countdown = rtwdev->napi_budget_countdown;
342 	u32 cnt;
343 
344 	rx_ring = &rtwpci->rx_rings[RTW89_RXCH_RXQ];
345 
346 	cnt = rtw89_pci_rxbd_recalc(rtwdev, rx_ring);
347 	if (!cnt)
348 		return 0;
349 
350 	cnt = min_t(u32, budget, cnt);
351 
352 	rtw89_pci_rxbd_deliver(rtwdev, rx_ring, cnt);
353 
354 	/* In case of flushing pending SKBs, the countdown may exceed. */
355 	if (rtwdev->napi_budget_countdown <= 0)
356 		return budget;
357 
358 	return budget - countdown;
359 }
360 
rtw89_pci_tx_status(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,struct sk_buff * skb,u8 tx_status)361 static void rtw89_pci_tx_status(struct rtw89_dev *rtwdev,
362 				struct rtw89_pci_tx_ring *tx_ring,
363 				struct sk_buff *skb, u8 tx_status)
364 {
365 	struct rtw89_tx_skb_data *skb_data = RTW89_TX_SKB_CB(skb);
366 	struct ieee80211_tx_info *info;
367 
368 	rtw89_core_tx_wait_complete(rtwdev, skb_data, tx_status == RTW89_TX_DONE);
369 
370 	info = IEEE80211_SKB_CB(skb);
371 	ieee80211_tx_info_clear_status(info);
372 
373 	if (info->flags & IEEE80211_TX_CTL_NO_ACK)
374 		info->flags |= IEEE80211_TX_STAT_NOACK_TRANSMITTED;
375 	if (tx_status == RTW89_TX_DONE) {
376 		info->flags |= IEEE80211_TX_STAT_ACK;
377 		tx_ring->tx_acked++;
378 	} else {
379 		if (info->flags & IEEE80211_TX_CTL_REQ_TX_STATUS)
380 			rtw89_debug(rtwdev, RTW89_DBG_FW,
381 				    "failed to TX of status %x\n", tx_status);
382 		switch (tx_status) {
383 		case RTW89_TX_RETRY_LIMIT:
384 			tx_ring->tx_retry_lmt++;
385 			break;
386 		case RTW89_TX_LIFE_TIME:
387 			tx_ring->tx_life_time++;
388 			break;
389 		case RTW89_TX_MACID_DROP:
390 			tx_ring->tx_mac_id_drop++;
391 			break;
392 		default:
393 			rtw89_warn(rtwdev, "invalid TX status %x\n", tx_status);
394 			break;
395 		}
396 	}
397 
398 	ieee80211_tx_status_ni(rtwdev->hw, skb);
399 }
400 
rtw89_pci_reclaim_txbd(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)401 static void rtw89_pci_reclaim_txbd(struct rtw89_dev *rtwdev, struct rtw89_pci_tx_ring *tx_ring)
402 {
403 	struct rtw89_pci_tx_wd *txwd;
404 	u32 cnt;
405 
406 	cnt = rtw89_pci_txbd_recalc(rtwdev, tx_ring);
407 	while (cnt--) {
408 		txwd = list_first_entry_or_null(&tx_ring->busy_pages, struct rtw89_pci_tx_wd, list);
409 		if (!txwd) {
410 			rtw89_warn(rtwdev, "No busy txwd pages available\n");
411 			break;
412 		}
413 
414 		list_del_init(&txwd->list);
415 
416 		/* this skb has been freed by RPP */
417 		if (skb_queue_len(&txwd->queue) == 0)
418 			rtw89_pci_enqueue_txwd(tx_ring, txwd);
419 	}
420 }
421 
rtw89_pci_release_busy_txwd(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)422 static void rtw89_pci_release_busy_txwd(struct rtw89_dev *rtwdev,
423 					struct rtw89_pci_tx_ring *tx_ring)
424 {
425 	struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
426 	struct rtw89_pci_tx_wd *txwd;
427 	int i;
428 
429 	for (i = 0; i < wd_ring->page_num; i++) {
430 		txwd = list_first_entry_or_null(&tx_ring->busy_pages, struct rtw89_pci_tx_wd, list);
431 		if (!txwd)
432 			break;
433 
434 		list_del_init(&txwd->list);
435 	}
436 }
437 
rtw89_pci_release_txwd_skb(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,struct rtw89_pci_tx_wd * txwd,u16 seq,u8 tx_status)438 static void rtw89_pci_release_txwd_skb(struct rtw89_dev *rtwdev,
439 				       struct rtw89_pci_tx_ring *tx_ring,
440 				       struct rtw89_pci_tx_wd *txwd, u16 seq,
441 				       u8 tx_status)
442 {
443 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
444 	struct rtw89_pci_tx_data *tx_data;
445 	struct sk_buff *skb, *tmp;
446 	u8 txch = tx_ring->txch;
447 
448 	if (!list_empty(&txwd->list)) {
449 		rtw89_pci_reclaim_txbd(rtwdev, tx_ring);
450 		/* In low power mode, RPP can receive before updating of TX BD.
451 		 * In normal mode, it should not happen so give it a warning.
452 		 */
453 		if (!rtwpci->low_power && !list_empty(&txwd->list))
454 			rtw89_warn(rtwdev, "queue %d txwd %d is not idle\n",
455 				   txch, seq);
456 	}
457 
458 	skb_queue_walk_safe(&txwd->queue, skb, tmp) {
459 		skb_unlink(skb, &txwd->queue);
460 
461 		tx_data = RTW89_PCI_TX_SKB_CB(skb);
462 		dma_unmap_single(&rtwpci->pdev->dev, tx_data->dma, skb->len,
463 				 DMA_TO_DEVICE);
464 
465 		rtw89_pci_tx_status(rtwdev, tx_ring, skb, tx_status);
466 	}
467 
468 	if (list_empty(&txwd->list))
469 		rtw89_pci_enqueue_txwd(tx_ring, txwd);
470 }
471 
rtw89_pci_release_rpp(struct rtw89_dev * rtwdev,struct rtw89_pci_rpp_fmt * rpp)472 static void rtw89_pci_release_rpp(struct rtw89_dev *rtwdev,
473 				  struct rtw89_pci_rpp_fmt *rpp)
474 {
475 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
476 	struct rtw89_pci_tx_ring *tx_ring;
477 	struct rtw89_pci_tx_wd_ring *wd_ring;
478 	struct rtw89_pci_tx_wd *txwd;
479 	u16 seq;
480 	u8 qsel, tx_status, txch;
481 
482 	seq = le32_get_bits(rpp->dword, RTW89_PCI_RPP_SEQ);
483 	qsel = le32_get_bits(rpp->dword, RTW89_PCI_RPP_QSEL);
484 	tx_status = le32_get_bits(rpp->dword, RTW89_PCI_RPP_TX_STATUS);
485 	txch = rtw89_core_get_ch_dma(rtwdev, qsel);
486 
487 	if (txch == RTW89_TXCH_CH12) {
488 		rtw89_warn(rtwdev, "should no fwcmd release report\n");
489 		return;
490 	}
491 
492 	tx_ring = &rtwpci->tx_rings[txch];
493 	wd_ring = &tx_ring->wd_ring;
494 	txwd = &wd_ring->pages[seq];
495 
496 	rtw89_pci_release_txwd_skb(rtwdev, tx_ring, txwd, seq, tx_status);
497 }
498 
rtw89_pci_release_pending_txwd_skb(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)499 static void rtw89_pci_release_pending_txwd_skb(struct rtw89_dev *rtwdev,
500 					       struct rtw89_pci_tx_ring *tx_ring)
501 {
502 	struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
503 	struct rtw89_pci_tx_wd *txwd;
504 	int i;
505 
506 	for (i = 0; i < wd_ring->page_num; i++) {
507 		txwd = &wd_ring->pages[i];
508 
509 		if (!list_empty(&txwd->list))
510 			continue;
511 
512 		rtw89_pci_release_txwd_skb(rtwdev, tx_ring, txwd, i, RTW89_TX_MACID_DROP);
513 	}
514 }
515 
rtw89_pci_release_tx_skbs(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring,u32 max_cnt)516 static u32 rtw89_pci_release_tx_skbs(struct rtw89_dev *rtwdev,
517 				     struct rtw89_pci_rx_ring *rx_ring,
518 				     u32 max_cnt)
519 {
520 	struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
521 	struct rtw89_pci_rx_info *rx_info;
522 	struct rtw89_pci_rpp_fmt *rpp;
523 	struct rtw89_rx_desc_info desc_info = {};
524 	struct sk_buff *skb;
525 	u32 cnt = 0;
526 	u32 rpp_size = sizeof(struct rtw89_pci_rpp_fmt);
527 	u32 rxinfo_size = sizeof(struct rtw89_pci_rxbd_info);
528 	u32 offset;
529 	int ret;
530 
531 	skb = rx_ring->buf[bd_ring->wp];
532 	rtw89_pci_sync_skb_for_cpu(rtwdev, skb);
533 
534 	ret = rtw89_pci_rxbd_info_update(rtwdev, skb);
535 	if (ret) {
536 		rtw89_err(rtwdev, "failed to update %d RXBD info: %d\n",
537 			  bd_ring->wp, ret);
538 		goto err_sync_device;
539 	}
540 
541 	rx_info = RTW89_PCI_RX_SKB_CB(skb);
542 	if (!rx_info->fs || !rx_info->ls) {
543 		rtw89_err(rtwdev, "cannot process RP frame not set FS/LS\n");
544 		return cnt;
545 	}
546 
547 	rtw89_chip_query_rxdesc(rtwdev, &desc_info, skb->data, rxinfo_size);
548 
549 	/* first segment has RX desc */
550 	offset = desc_info.offset + desc_info.rxd_len;
551 	for (; offset + rpp_size <= rx_info->len; offset += rpp_size) {
552 		rpp = (struct rtw89_pci_rpp_fmt *)(skb->data + offset);
553 		rtw89_pci_release_rpp(rtwdev, rpp);
554 	}
555 
556 	rtw89_pci_sync_skb_for_device(rtwdev, skb);
557 	rtw89_pci_rxbd_increase(rx_ring, 1);
558 	cnt++;
559 
560 	return cnt;
561 
562 err_sync_device:
563 	rtw89_pci_sync_skb_for_device(rtwdev, skb);
564 	return 0;
565 }
566 
rtw89_pci_release_tx(struct rtw89_dev * rtwdev,struct rtw89_pci_rx_ring * rx_ring,u32 cnt)567 static void rtw89_pci_release_tx(struct rtw89_dev *rtwdev,
568 				 struct rtw89_pci_rx_ring *rx_ring,
569 				 u32 cnt)
570 {
571 	struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
572 	u32 release_cnt;
573 
574 	while (cnt) {
575 		release_cnt = rtw89_pci_release_tx_skbs(rtwdev, rx_ring, cnt);
576 		if (!release_cnt) {
577 			rtw89_err(rtwdev, "failed to release TX skbs\n");
578 
579 			/* skip the rest RXBD bufs */
580 			rtw89_pci_rxbd_increase(rx_ring, cnt);
581 			break;
582 		}
583 
584 		cnt -= release_cnt;
585 	}
586 
587 	rtw89_write16(rtwdev, bd_ring->addr.idx, bd_ring->wp);
588 }
589 
rtw89_pci_poll_rpq_dma(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,int budget)590 static int rtw89_pci_poll_rpq_dma(struct rtw89_dev *rtwdev,
591 				  struct rtw89_pci *rtwpci, int budget)
592 {
593 	struct rtw89_pci_rx_ring *rx_ring;
594 	u32 cnt;
595 	int work_done;
596 
597 	rx_ring = &rtwpci->rx_rings[RTW89_RXCH_RPQ];
598 
599 	spin_lock_bh(&rtwpci->trx_lock);
600 
601 	cnt = rtw89_pci_rxbd_recalc(rtwdev, rx_ring);
602 	if (cnt == 0)
603 		goto out_unlock;
604 
605 	rtw89_pci_release_tx(rtwdev, rx_ring, cnt);
606 
607 out_unlock:
608 	spin_unlock_bh(&rtwpci->trx_lock);
609 
610 	/* always release all RPQ */
611 	work_done = min_t(int, cnt, budget);
612 	rtwdev->napi_budget_countdown -= work_done;
613 
614 	return work_done;
615 }
616 
rtw89_pci_isr_rxd_unavail(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)617 static void rtw89_pci_isr_rxd_unavail(struct rtw89_dev *rtwdev,
618 				      struct rtw89_pci *rtwpci)
619 {
620 	struct rtw89_pci_rx_ring *rx_ring;
621 	struct rtw89_pci_dma_ring *bd_ring;
622 	u32 reg_idx;
623 	u16 hw_idx, hw_idx_next, host_idx;
624 	int i;
625 
626 	for (i = 0; i < RTW89_RXCH_NUM; i++) {
627 		rx_ring = &rtwpci->rx_rings[i];
628 		bd_ring = &rx_ring->bd_ring;
629 
630 		reg_idx = rtw89_read32(rtwdev, bd_ring->addr.idx);
631 		hw_idx = FIELD_GET(TXBD_HW_IDX_MASK, reg_idx);
632 		host_idx = FIELD_GET(TXBD_HOST_IDX_MASK, reg_idx);
633 		hw_idx_next = (hw_idx + 1) % bd_ring->len;
634 
635 		if (hw_idx_next == host_idx)
636 			rtw89_debug(rtwdev, RTW89_DBG_UNEXP, "%d RXD unavailable\n", i);
637 
638 		rtw89_debug(rtwdev, RTW89_DBG_TXRX,
639 			    "%d RXD unavailable, idx=0x%08x, len=%d\n",
640 			    i, reg_idx, bd_ring->len);
641 	}
642 }
643 
rtw89_pci_recognize_intrs(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,struct rtw89_pci_isrs * isrs)644 void rtw89_pci_recognize_intrs(struct rtw89_dev *rtwdev,
645 			       struct rtw89_pci *rtwpci,
646 			       struct rtw89_pci_isrs *isrs)
647 {
648 	isrs->halt_c2h_isrs = rtw89_read32(rtwdev, R_AX_HISR0) & rtwpci->halt_c2h_intrs;
649 	isrs->isrs[0] = rtw89_read32(rtwdev, R_AX_PCIE_HISR00) & rtwpci->intrs[0];
650 	isrs->isrs[1] = rtw89_read32(rtwdev, R_AX_PCIE_HISR10) & rtwpci->intrs[1];
651 
652 	rtw89_write32(rtwdev, R_AX_HISR0, isrs->halt_c2h_isrs);
653 	rtw89_write32(rtwdev, R_AX_PCIE_HISR00, isrs->isrs[0]);
654 	rtw89_write32(rtwdev, R_AX_PCIE_HISR10, isrs->isrs[1]);
655 }
656 EXPORT_SYMBOL(rtw89_pci_recognize_intrs);
657 
rtw89_pci_recognize_intrs_v1(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,struct rtw89_pci_isrs * isrs)658 void rtw89_pci_recognize_intrs_v1(struct rtw89_dev *rtwdev,
659 				  struct rtw89_pci *rtwpci,
660 				  struct rtw89_pci_isrs *isrs)
661 {
662 	isrs->ind_isrs = rtw89_read32(rtwdev, R_AX_PCIE_HISR00_V1) & rtwpci->ind_intrs;
663 	isrs->halt_c2h_isrs = isrs->ind_isrs & B_AX_HS0ISR_IND_INT_EN ?
664 			      rtw89_read32(rtwdev, R_AX_HISR0) & rtwpci->halt_c2h_intrs : 0;
665 	isrs->isrs[0] = isrs->ind_isrs & B_AX_HCI_AXIDMA_INT_EN ?
666 			rtw89_read32(rtwdev, R_AX_HAXI_HISR00) & rtwpci->intrs[0] : 0;
667 	isrs->isrs[1] = isrs->ind_isrs & B_AX_HS1ISR_IND_INT_EN ?
668 			rtw89_read32(rtwdev, R_AX_HISR1) & rtwpci->intrs[1] : 0;
669 
670 	if (isrs->halt_c2h_isrs)
671 		rtw89_write32(rtwdev, R_AX_HISR0, isrs->halt_c2h_isrs);
672 	if (isrs->isrs[0])
673 		rtw89_write32(rtwdev, R_AX_HAXI_HISR00, isrs->isrs[0]);
674 	if (isrs->isrs[1])
675 		rtw89_write32(rtwdev, R_AX_HISR1, isrs->isrs[1]);
676 }
677 EXPORT_SYMBOL(rtw89_pci_recognize_intrs_v1);
678 
rtw89_pci_clear_isr0(struct rtw89_dev * rtwdev,u32 isr00)679 static void rtw89_pci_clear_isr0(struct rtw89_dev *rtwdev, u32 isr00)
680 {
681 	/* write 1 clear */
682 	rtw89_write32(rtwdev, R_AX_PCIE_HISR00, isr00);
683 }
684 
rtw89_pci_enable_intr(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)685 void rtw89_pci_enable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
686 {
687 	rtw89_write32(rtwdev, R_AX_HIMR0, rtwpci->halt_c2h_intrs);
688 	rtw89_write32(rtwdev, R_AX_PCIE_HIMR00, rtwpci->intrs[0]);
689 	rtw89_write32(rtwdev, R_AX_PCIE_HIMR10, rtwpci->intrs[1]);
690 }
691 EXPORT_SYMBOL(rtw89_pci_enable_intr);
692 
rtw89_pci_disable_intr(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)693 void rtw89_pci_disable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
694 {
695 	rtw89_write32(rtwdev, R_AX_HIMR0, 0);
696 	rtw89_write32(rtwdev, R_AX_PCIE_HIMR00, 0);
697 	rtw89_write32(rtwdev, R_AX_PCIE_HIMR10, 0);
698 }
699 EXPORT_SYMBOL(rtw89_pci_disable_intr);
700 
rtw89_pci_enable_intr_v1(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)701 void rtw89_pci_enable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
702 {
703 	rtw89_write32(rtwdev, R_AX_PCIE_HIMR00_V1, rtwpci->ind_intrs);
704 	rtw89_write32(rtwdev, R_AX_HIMR0, rtwpci->halt_c2h_intrs);
705 	rtw89_write32(rtwdev, R_AX_HAXI_HIMR00, rtwpci->intrs[0]);
706 	rtw89_write32(rtwdev, R_AX_HIMR1, rtwpci->intrs[1]);
707 }
708 EXPORT_SYMBOL(rtw89_pci_enable_intr_v1);
709 
rtw89_pci_disable_intr_v1(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)710 void rtw89_pci_disable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
711 {
712 	rtw89_write32(rtwdev, R_AX_PCIE_HIMR00_V1, 0);
713 }
714 EXPORT_SYMBOL(rtw89_pci_disable_intr_v1);
715 
rtw89_pci_ops_recovery_start(struct rtw89_dev * rtwdev)716 static void rtw89_pci_ops_recovery_start(struct rtw89_dev *rtwdev)
717 {
718 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
719 	unsigned long flags;
720 
721 	spin_lock_irqsave(&rtwpci->irq_lock, flags);
722 	rtw89_chip_disable_intr(rtwdev, rtwpci);
723 	rtw89_chip_config_intr_mask(rtwdev, RTW89_PCI_INTR_MASK_RECOVERY_START);
724 	rtw89_chip_enable_intr(rtwdev, rtwpci);
725 	spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
726 }
727 
rtw89_pci_ops_recovery_complete(struct rtw89_dev * rtwdev)728 static void rtw89_pci_ops_recovery_complete(struct rtw89_dev *rtwdev)
729 {
730 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
731 	unsigned long flags;
732 
733 	spin_lock_irqsave(&rtwpci->irq_lock, flags);
734 	rtw89_chip_disable_intr(rtwdev, rtwpci);
735 	rtw89_chip_config_intr_mask(rtwdev, RTW89_PCI_INTR_MASK_RECOVERY_COMPLETE);
736 	rtw89_chip_enable_intr(rtwdev, rtwpci);
737 	spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
738 }
739 
rtw89_pci_low_power_interrupt_handler(struct rtw89_dev * rtwdev)740 static void rtw89_pci_low_power_interrupt_handler(struct rtw89_dev *rtwdev)
741 {
742 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
743 	int budget = NAPI_POLL_WEIGHT;
744 
745 	/* To prevent RXQ get stuck due to run out of budget. */
746 	rtwdev->napi_budget_countdown = budget;
747 
748 	rtw89_pci_poll_rpq_dma(rtwdev, rtwpci, budget);
749 	rtw89_pci_poll_rxq_dma(rtwdev, rtwpci, budget);
750 }
751 
rtw89_pci_interrupt_threadfn(int irq,void * dev)752 static irqreturn_t rtw89_pci_interrupt_threadfn(int irq, void *dev)
753 {
754 	struct rtw89_dev *rtwdev = dev;
755 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
756 	struct rtw89_pci_isrs isrs;
757 	unsigned long flags;
758 
759 	spin_lock_irqsave(&rtwpci->irq_lock, flags);
760 	rtw89_chip_recognize_intrs(rtwdev, rtwpci, &isrs);
761 	spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
762 
763 	if (unlikely(isrs.isrs[0] & B_AX_RDU_INT))
764 		rtw89_pci_isr_rxd_unavail(rtwdev, rtwpci);
765 
766 	if (unlikely(isrs.halt_c2h_isrs & B_AX_HALT_C2H_INT_EN))
767 		rtw89_ser_notify(rtwdev, rtw89_mac_get_err_status(rtwdev));
768 
769 	if (unlikely(isrs.halt_c2h_isrs & B_AX_WDT_TIMEOUT_INT_EN))
770 		rtw89_ser_notify(rtwdev, MAC_AX_ERR_L2_ERR_WDT_TIMEOUT_INT);
771 
772 	if (unlikely(rtwpci->under_recovery))
773 		goto enable_intr;
774 
775 	if (unlikely(rtwpci->low_power)) {
776 		rtw89_pci_low_power_interrupt_handler(rtwdev);
777 		goto enable_intr;
778 	}
779 
780 	if (likely(rtwpci->running)) {
781 		local_bh_disable();
782 		napi_schedule(&rtwdev->napi);
783 		local_bh_enable();
784 	}
785 
786 	return IRQ_HANDLED;
787 
788 enable_intr:
789 	spin_lock_irqsave(&rtwpci->irq_lock, flags);
790 	if (likely(rtwpci->running))
791 		rtw89_chip_enable_intr(rtwdev, rtwpci);
792 	spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
793 	return IRQ_HANDLED;
794 }
795 
rtw89_pci_interrupt_handler(int irq,void * dev)796 static irqreturn_t rtw89_pci_interrupt_handler(int irq, void *dev)
797 {
798 	struct rtw89_dev *rtwdev = dev;
799 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
800 	unsigned long flags;
801 	irqreturn_t irqret = IRQ_WAKE_THREAD;
802 
803 	spin_lock_irqsave(&rtwpci->irq_lock, flags);
804 
805 	/* If interrupt event is on the road, it is still trigger interrupt
806 	 * even we have done pci_stop() to turn off IMR.
807 	 */
808 	if (unlikely(!rtwpci->running)) {
809 		irqret = IRQ_HANDLED;
810 		goto exit;
811 	}
812 
813 	rtw89_chip_disable_intr(rtwdev, rtwpci);
814 exit:
815 	spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
816 
817 	return irqret;
818 }
819 
820 #define DEF_TXCHADDRS_TYPE1(info, txch, v...) \
821 	[RTW89_TXCH_##txch] = { \
822 		.num = R_AX_##txch##_TXBD_NUM ##v, \
823 		.idx = R_AX_##txch##_TXBD_IDX ##v, \
824 		.bdram = R_AX_##txch##_BDRAM_CTRL ##v, \
825 		.desa_l = R_AX_##txch##_TXBD_DESA_L ##v, \
826 		.desa_h = R_AX_##txch##_TXBD_DESA_H ##v, \
827 	}
828 
829 #define DEF_TXCHADDRS(info, txch, v...) \
830 	[RTW89_TXCH_##txch] = { \
831 		.num = R_AX_##txch##_TXBD_NUM, \
832 		.idx = R_AX_##txch##_TXBD_IDX, \
833 		.bdram = R_AX_##txch##_BDRAM_CTRL ##v, \
834 		.desa_l = R_AX_##txch##_TXBD_DESA_L ##v, \
835 		.desa_h = R_AX_##txch##_TXBD_DESA_H ##v, \
836 	}
837 
838 #define DEF_RXCHADDRS(info, rxch, v...) \
839 	[RTW89_RXCH_##rxch] = { \
840 		.num = R_AX_##rxch##_RXBD_NUM ##v, \
841 		.idx = R_AX_##rxch##_RXBD_IDX ##v, \
842 		.desa_l = R_AX_##rxch##_RXBD_DESA_L ##v, \
843 		.desa_h = R_AX_##rxch##_RXBD_DESA_H ##v, \
844 	}
845 
846 const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set = {
847 	.tx = {
848 		DEF_TXCHADDRS(info, ACH0),
849 		DEF_TXCHADDRS(info, ACH1),
850 		DEF_TXCHADDRS(info, ACH2),
851 		DEF_TXCHADDRS(info, ACH3),
852 		DEF_TXCHADDRS(info, ACH4),
853 		DEF_TXCHADDRS(info, ACH5),
854 		DEF_TXCHADDRS(info, ACH6),
855 		DEF_TXCHADDRS(info, ACH7),
856 		DEF_TXCHADDRS(info, CH8),
857 		DEF_TXCHADDRS(info, CH9),
858 		DEF_TXCHADDRS_TYPE1(info, CH10),
859 		DEF_TXCHADDRS_TYPE1(info, CH11),
860 		DEF_TXCHADDRS(info, CH12),
861 	},
862 	.rx = {
863 		DEF_RXCHADDRS(info, RXQ),
864 		DEF_RXCHADDRS(info, RPQ),
865 	},
866 };
867 EXPORT_SYMBOL(rtw89_pci_ch_dma_addr_set);
868 
869 const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set_v1 = {
870 	.tx = {
871 		DEF_TXCHADDRS(info, ACH0, _V1),
872 		DEF_TXCHADDRS(info, ACH1, _V1),
873 		DEF_TXCHADDRS(info, ACH2, _V1),
874 		DEF_TXCHADDRS(info, ACH3, _V1),
875 		DEF_TXCHADDRS(info, ACH4, _V1),
876 		DEF_TXCHADDRS(info, ACH5, _V1),
877 		DEF_TXCHADDRS(info, ACH6, _V1),
878 		DEF_TXCHADDRS(info, ACH7, _V1),
879 		DEF_TXCHADDRS(info, CH8, _V1),
880 		DEF_TXCHADDRS(info, CH9, _V1),
881 		DEF_TXCHADDRS_TYPE1(info, CH10, _V1),
882 		DEF_TXCHADDRS_TYPE1(info, CH11, _V1),
883 		DEF_TXCHADDRS(info, CH12, _V1),
884 	},
885 	.rx = {
886 		DEF_RXCHADDRS(info, RXQ, _V1),
887 		DEF_RXCHADDRS(info, RPQ, _V1),
888 	},
889 };
890 EXPORT_SYMBOL(rtw89_pci_ch_dma_addr_set_v1);
891 
892 #undef DEF_TXCHADDRS_TYPE1
893 #undef DEF_TXCHADDRS
894 #undef DEF_RXCHADDRS
895 
rtw89_pci_get_txch_addrs(struct rtw89_dev * rtwdev,enum rtw89_tx_channel txch,const struct rtw89_pci_ch_dma_addr ** addr)896 static int rtw89_pci_get_txch_addrs(struct rtw89_dev *rtwdev,
897 				    enum rtw89_tx_channel txch,
898 				    const struct rtw89_pci_ch_dma_addr **addr)
899 {
900 	const struct rtw89_pci_info *info = rtwdev->pci_info;
901 
902 	if (txch >= RTW89_TXCH_NUM)
903 		return -EINVAL;
904 
905 	*addr = &info->dma_addr_set->tx[txch];
906 
907 	return 0;
908 }
909 
rtw89_pci_get_rxch_addrs(struct rtw89_dev * rtwdev,enum rtw89_rx_channel rxch,const struct rtw89_pci_ch_dma_addr ** addr)910 static int rtw89_pci_get_rxch_addrs(struct rtw89_dev *rtwdev,
911 				    enum rtw89_rx_channel rxch,
912 				    const struct rtw89_pci_ch_dma_addr **addr)
913 {
914 	const struct rtw89_pci_info *info = rtwdev->pci_info;
915 
916 	if (rxch >= RTW89_RXCH_NUM)
917 		return -EINVAL;
918 
919 	*addr = &info->dma_addr_set->rx[rxch];
920 
921 	return 0;
922 }
923 
rtw89_pci_get_avail_txbd_num(struct rtw89_pci_tx_ring * ring)924 static u32 rtw89_pci_get_avail_txbd_num(struct rtw89_pci_tx_ring *ring)
925 {
926 	struct rtw89_pci_dma_ring *bd_ring = &ring->bd_ring;
927 
928 	/* reserved 1 desc check ring is full or not */
929 	if (bd_ring->rp > bd_ring->wp)
930 		return bd_ring->rp - bd_ring->wp - 1;
931 
932 	return bd_ring->len - (bd_ring->wp - bd_ring->rp) - 1;
933 }
934 
935 static
__rtw89_pci_check_and_reclaim_tx_fwcmd_resource(struct rtw89_dev * rtwdev)936 u32 __rtw89_pci_check_and_reclaim_tx_fwcmd_resource(struct rtw89_dev *rtwdev)
937 {
938 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
939 	struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[RTW89_TXCH_CH12];
940 	u32 cnt;
941 
942 	spin_lock_bh(&rtwpci->trx_lock);
943 	rtw89_pci_reclaim_tx_fwcmd(rtwdev, rtwpci);
944 	cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
945 	spin_unlock_bh(&rtwpci->trx_lock);
946 
947 	return cnt;
948 }
949 
950 static
__rtw89_pci_check_and_reclaim_tx_resource_noio(struct rtw89_dev * rtwdev,u8 txch)951 u32 __rtw89_pci_check_and_reclaim_tx_resource_noio(struct rtw89_dev *rtwdev,
952 						   u8 txch)
953 {
954 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
955 	struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
956 	struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
957 	u32 cnt;
958 
959 	spin_lock_bh(&rtwpci->trx_lock);
960 	cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
961 	if (txch != RTW89_TXCH_CH12)
962 		cnt = min(cnt, wd_ring->curr_num);
963 	spin_unlock_bh(&rtwpci->trx_lock);
964 
965 	return cnt;
966 }
967 
__rtw89_pci_check_and_reclaim_tx_resource(struct rtw89_dev * rtwdev,u8 txch)968 static u32 __rtw89_pci_check_and_reclaim_tx_resource(struct rtw89_dev *rtwdev,
969 						     u8 txch)
970 {
971 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
972 	struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
973 	struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
974 	const struct rtw89_chip_info *chip = rtwdev->chip;
975 	u32 bd_cnt, wd_cnt, min_cnt = 0;
976 	struct rtw89_pci_rx_ring *rx_ring;
977 	enum rtw89_debug_mask debug_mask;
978 	u32 cnt;
979 
980 	rx_ring = &rtwpci->rx_rings[RTW89_RXCH_RPQ];
981 
982 	spin_lock_bh(&rtwpci->trx_lock);
983 	bd_cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
984 	wd_cnt = wd_ring->curr_num;
985 
986 	if (wd_cnt == 0 || bd_cnt == 0) {
987 		cnt = rtw89_pci_rxbd_recalc(rtwdev, rx_ring);
988 		if (cnt)
989 			rtw89_pci_release_tx(rtwdev, rx_ring, cnt);
990 		else if (wd_cnt == 0)
991 			goto out_unlock;
992 
993 		bd_cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
994 		if (bd_cnt == 0)
995 			rtw89_pci_reclaim_txbd(rtwdev, tx_ring);
996 	}
997 
998 	bd_cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
999 	wd_cnt = wd_ring->curr_num;
1000 	min_cnt = min(bd_cnt, wd_cnt);
1001 	if (min_cnt == 0) {
1002 		/* This message can be frequently shown in low power mode or
1003 		 * high traffic with small FIFO chips, and we have recognized it as normal
1004 		 * behavior, so print with mask RTW89_DBG_TXRX in these situations.
1005 		 */
1006 		if (rtwpci->low_power || chip->small_fifo_size)
1007 			debug_mask = RTW89_DBG_TXRX;
1008 		else
1009 			debug_mask = RTW89_DBG_UNEXP;
1010 
1011 		rtw89_debug(rtwdev, debug_mask,
1012 			    "still no tx resource after reclaim: wd_cnt=%d bd_cnt=%d\n",
1013 			    wd_cnt, bd_cnt);
1014 	}
1015 
1016 out_unlock:
1017 	spin_unlock_bh(&rtwpci->trx_lock);
1018 
1019 	return min_cnt;
1020 }
1021 
rtw89_pci_check_and_reclaim_tx_resource(struct rtw89_dev * rtwdev,u8 txch)1022 static u32 rtw89_pci_check_and_reclaim_tx_resource(struct rtw89_dev *rtwdev,
1023 						   u8 txch)
1024 {
1025 	if (rtwdev->hci.paused)
1026 		return __rtw89_pci_check_and_reclaim_tx_resource_noio(rtwdev, txch);
1027 
1028 	if (txch == RTW89_TXCH_CH12)
1029 		return __rtw89_pci_check_and_reclaim_tx_fwcmd_resource(rtwdev);
1030 
1031 	return __rtw89_pci_check_and_reclaim_tx_resource(rtwdev, txch);
1032 }
1033 
__rtw89_pci_tx_kick_off(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)1034 static void __rtw89_pci_tx_kick_off(struct rtw89_dev *rtwdev, struct rtw89_pci_tx_ring *tx_ring)
1035 {
1036 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1037 	struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
1038 	u32 host_idx, addr;
1039 
1040 	spin_lock_bh(&rtwpci->trx_lock);
1041 
1042 	addr = bd_ring->addr.idx;
1043 	host_idx = bd_ring->wp;
1044 	rtw89_write16(rtwdev, addr, host_idx);
1045 
1046 	spin_unlock_bh(&rtwpci->trx_lock);
1047 }
1048 
rtw89_pci_tx_bd_ring_update(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,int n_txbd)1049 static void rtw89_pci_tx_bd_ring_update(struct rtw89_dev *rtwdev, struct rtw89_pci_tx_ring *tx_ring,
1050 					int n_txbd)
1051 {
1052 	struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
1053 	u32 host_idx, len;
1054 
1055 	len = bd_ring->len;
1056 	host_idx = bd_ring->wp + n_txbd;
1057 	host_idx = host_idx < len ? host_idx : host_idx - len;
1058 
1059 	bd_ring->wp = host_idx;
1060 }
1061 
rtw89_pci_ops_tx_kick_off(struct rtw89_dev * rtwdev,u8 txch)1062 static void rtw89_pci_ops_tx_kick_off(struct rtw89_dev *rtwdev, u8 txch)
1063 {
1064 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1065 	struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
1066 
1067 	if (rtwdev->hci.paused) {
1068 		set_bit(txch, rtwpci->kick_map);
1069 		return;
1070 	}
1071 
1072 	__rtw89_pci_tx_kick_off(rtwdev, tx_ring);
1073 }
1074 
rtw89_pci_tx_kick_off_pending(struct rtw89_dev * rtwdev)1075 static void rtw89_pci_tx_kick_off_pending(struct rtw89_dev *rtwdev)
1076 {
1077 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1078 	struct rtw89_pci_tx_ring *tx_ring;
1079 	int txch;
1080 
1081 	for (txch = 0; txch < RTW89_TXCH_NUM; txch++) {
1082 		if (!test_and_clear_bit(txch, rtwpci->kick_map))
1083 			continue;
1084 
1085 		tx_ring = &rtwpci->tx_rings[txch];
1086 		__rtw89_pci_tx_kick_off(rtwdev, tx_ring);
1087 	}
1088 }
1089 
__pci_flush_txch(struct rtw89_dev * rtwdev,u8 txch,bool drop)1090 static void __pci_flush_txch(struct rtw89_dev *rtwdev, u8 txch, bool drop)
1091 {
1092 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1093 	struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
1094 	struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
1095 	u32 cur_idx, cur_rp;
1096 	u8 i;
1097 
1098 	/* Because the time taked by the I/O is a bit dynamic, it's hard to
1099 	 * define a reasonable fixed total timeout to use read_poll_timeout*
1100 	 * helper. Instead, we can ensure a reasonable polling times, so we
1101 	 * just use for loop with udelay here.
1102 	 */
1103 	for (i = 0; i < 60; i++) {
1104 		cur_idx = rtw89_read32(rtwdev, bd_ring->addr.idx);
1105 		cur_rp = FIELD_GET(TXBD_HW_IDX_MASK, cur_idx);
1106 		if (cur_rp == bd_ring->wp)
1107 			return;
1108 
1109 		udelay(1);
1110 	}
1111 
1112 	if (!drop)
1113 		rtw89_info(rtwdev, "timed out to flush pci txch: %d\n", txch);
1114 }
1115 
__rtw89_pci_ops_flush_txchs(struct rtw89_dev * rtwdev,u32 txchs,bool drop)1116 static void __rtw89_pci_ops_flush_txchs(struct rtw89_dev *rtwdev, u32 txchs,
1117 					bool drop)
1118 {
1119 	const struct rtw89_pci_info *info = rtwdev->pci_info;
1120 	u8 i;
1121 
1122 	for (i = 0; i < RTW89_TXCH_NUM; i++) {
1123 		/* It may be unnecessary to flush FWCMD queue. */
1124 		if (i == RTW89_TXCH_CH12)
1125 			continue;
1126 		if (info->tx_dma_ch_mask & BIT(i))
1127 			continue;
1128 
1129 		if (txchs & BIT(i))
1130 			__pci_flush_txch(rtwdev, i, drop);
1131 	}
1132 }
1133 
rtw89_pci_ops_flush_queues(struct rtw89_dev * rtwdev,u32 queues,bool drop)1134 static void rtw89_pci_ops_flush_queues(struct rtw89_dev *rtwdev, u32 queues,
1135 				       bool drop)
1136 {
1137 	__rtw89_pci_ops_flush_txchs(rtwdev, BIT(RTW89_TXCH_NUM) - 1, drop);
1138 }
1139 
rtw89_pci_fill_txaddr_info(struct rtw89_dev * rtwdev,void * txaddr_info_addr,u32 total_len,dma_addr_t dma,u8 * add_info_nr)1140 u32 rtw89_pci_fill_txaddr_info(struct rtw89_dev *rtwdev,
1141 			       void *txaddr_info_addr, u32 total_len,
1142 			       dma_addr_t dma, u8 *add_info_nr)
1143 {
1144 	struct rtw89_pci_tx_addr_info_32 *txaddr_info = txaddr_info_addr;
1145 
1146 	txaddr_info->length = cpu_to_le16(total_len);
1147 	txaddr_info->option = cpu_to_le16(RTW89_PCI_ADDR_MSDU_LS |
1148 					  RTW89_PCI_ADDR_NUM(1));
1149 	txaddr_info->dma = cpu_to_le32(dma);
1150 
1151 	*add_info_nr = 1;
1152 
1153 	return sizeof(*txaddr_info);
1154 }
1155 EXPORT_SYMBOL(rtw89_pci_fill_txaddr_info);
1156 
rtw89_pci_fill_txaddr_info_v1(struct rtw89_dev * rtwdev,void * txaddr_info_addr,u32 total_len,dma_addr_t dma,u8 * add_info_nr)1157 u32 rtw89_pci_fill_txaddr_info_v1(struct rtw89_dev *rtwdev,
1158 				  void *txaddr_info_addr, u32 total_len,
1159 				  dma_addr_t dma, u8 *add_info_nr)
1160 {
1161 	struct rtw89_pci_tx_addr_info_32_v1 *txaddr_info = txaddr_info_addr;
1162 	u32 remain = total_len;
1163 	u32 len;
1164 	u16 length_option;
1165 	int n;
1166 
1167 	for (n = 0; n < RTW89_TXADDR_INFO_NR_V1 && remain; n++) {
1168 		len = remain >= TXADDR_INFO_LENTHG_V1_MAX ?
1169 		      TXADDR_INFO_LENTHG_V1_MAX : remain;
1170 		remain -= len;
1171 
1172 		length_option = FIELD_PREP(B_PCIADDR_LEN_V1_MASK, len) |
1173 				FIELD_PREP(B_PCIADDR_HIGH_SEL_V1_MASK, 0) |
1174 				FIELD_PREP(B_PCIADDR_LS_V1_MASK, remain == 0);
1175 		txaddr_info->length_opt = cpu_to_le16(length_option);
1176 		txaddr_info->dma_low_lsb = cpu_to_le16(FIELD_GET(GENMASK(15, 0), dma));
1177 		txaddr_info->dma_low_msb = cpu_to_le16(FIELD_GET(GENMASK(31, 16), dma));
1178 
1179 		dma += len;
1180 		txaddr_info++;
1181 	}
1182 
1183 	WARN_ONCE(remain, "length overflow remain=%u total_len=%u",
1184 		  remain, total_len);
1185 
1186 	*add_info_nr = n;
1187 
1188 	return n * sizeof(*txaddr_info);
1189 }
1190 EXPORT_SYMBOL(rtw89_pci_fill_txaddr_info_v1);
1191 
rtw89_pci_txwd_submit(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,struct rtw89_pci_tx_wd * txwd,struct rtw89_core_tx_request * tx_req)1192 static int rtw89_pci_txwd_submit(struct rtw89_dev *rtwdev,
1193 				 struct rtw89_pci_tx_ring *tx_ring,
1194 				 struct rtw89_pci_tx_wd *txwd,
1195 				 struct rtw89_core_tx_request *tx_req)
1196 {
1197 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1198 	const struct rtw89_chip_info *chip = rtwdev->chip;
1199 	struct rtw89_tx_desc_info *desc_info = &tx_req->desc_info;
1200 	struct rtw89_txwd_info *txwd_info;
1201 	struct rtw89_pci_tx_wp_info *txwp_info;
1202 	void *txaddr_info_addr;
1203 	struct pci_dev *pdev = rtwpci->pdev;
1204 	struct sk_buff *skb = tx_req->skb;
1205 	struct rtw89_pci_tx_data *tx_data = RTW89_PCI_TX_SKB_CB(skb);
1206 	struct rtw89_tx_skb_data *skb_data = RTW89_TX_SKB_CB(skb);
1207 	bool en_wd_info = desc_info->en_wd_info;
1208 	u32 txwd_len;
1209 	u32 txwp_len;
1210 	u32 txaddr_info_len;
1211 	dma_addr_t dma;
1212 	int ret;
1213 
1214 	dma = dma_map_single(&pdev->dev, skb->data, skb->len, DMA_TO_DEVICE);
1215 	if (dma_mapping_error(&pdev->dev, dma)) {
1216 		rtw89_err(rtwdev, "failed to map skb dma data\n");
1217 		ret = -EBUSY;
1218 		goto err;
1219 	}
1220 
1221 	tx_data->dma = dma;
1222 	rcu_assign_pointer(skb_data->wait, NULL);
1223 
1224 	txwp_len = sizeof(*txwp_info);
1225 	txwd_len = chip->txwd_body_size;
1226 	txwd_len += en_wd_info ? sizeof(*txwd_info) : 0;
1227 
1228 	txwp_info = txwd->vaddr + txwd_len;
1229 	txwp_info->seq0 = cpu_to_le16(txwd->seq | RTW89_PCI_TXWP_VALID);
1230 	txwp_info->seq1 = 0;
1231 	txwp_info->seq2 = 0;
1232 	txwp_info->seq3 = 0;
1233 
1234 	tx_ring->tx_cnt++;
1235 	txaddr_info_addr = txwd->vaddr + txwd_len + txwp_len;
1236 	txaddr_info_len =
1237 		rtw89_chip_fill_txaddr_info(rtwdev, txaddr_info_addr, skb->len,
1238 					    dma, &desc_info->addr_info_nr);
1239 
1240 	txwd->len = txwd_len + txwp_len + txaddr_info_len;
1241 
1242 	rtw89_chip_fill_txdesc(rtwdev, desc_info, txwd->vaddr);
1243 
1244 	skb_queue_tail(&txwd->queue, skb);
1245 
1246 	return 0;
1247 
1248 err:
1249 	return ret;
1250 }
1251 
rtw89_pci_fwcmd_submit(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,struct rtw89_pci_tx_bd_32 * txbd,struct rtw89_core_tx_request * tx_req)1252 static int rtw89_pci_fwcmd_submit(struct rtw89_dev *rtwdev,
1253 				  struct rtw89_pci_tx_ring *tx_ring,
1254 				  struct rtw89_pci_tx_bd_32 *txbd,
1255 				  struct rtw89_core_tx_request *tx_req)
1256 {
1257 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1258 	const struct rtw89_chip_info *chip = rtwdev->chip;
1259 	struct rtw89_tx_desc_info *desc_info = &tx_req->desc_info;
1260 	void *txdesc;
1261 	int txdesc_size = chip->h2c_desc_size;
1262 	struct pci_dev *pdev = rtwpci->pdev;
1263 	struct sk_buff *skb = tx_req->skb;
1264 	struct rtw89_pci_tx_data *tx_data = RTW89_PCI_TX_SKB_CB(skb);
1265 	dma_addr_t dma;
1266 
1267 	txdesc = skb_push(skb, txdesc_size);
1268 	memset(txdesc, 0, txdesc_size);
1269 	rtw89_chip_fill_txdesc_fwcmd(rtwdev, desc_info, txdesc);
1270 
1271 	dma = dma_map_single(&pdev->dev, skb->data, skb->len, DMA_TO_DEVICE);
1272 	if (dma_mapping_error(&pdev->dev, dma)) {
1273 		rtw89_err(rtwdev, "failed to map fwcmd dma data\n");
1274 		return -EBUSY;
1275 	}
1276 
1277 	tx_data->dma = dma;
1278 	txbd->option = cpu_to_le16(RTW89_PCI_TXBD_OPTION_LS);
1279 	txbd->length = cpu_to_le16(skb->len);
1280 	txbd->dma = cpu_to_le32(tx_data->dma);
1281 	skb_queue_tail(&rtwpci->h2c_queue, skb);
1282 
1283 	rtw89_pci_tx_bd_ring_update(rtwdev, tx_ring, 1);
1284 
1285 	return 0;
1286 }
1287 
rtw89_pci_txbd_submit(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring,struct rtw89_pci_tx_bd_32 * txbd,struct rtw89_core_tx_request * tx_req)1288 static int rtw89_pci_txbd_submit(struct rtw89_dev *rtwdev,
1289 				 struct rtw89_pci_tx_ring *tx_ring,
1290 				 struct rtw89_pci_tx_bd_32 *txbd,
1291 				 struct rtw89_core_tx_request *tx_req)
1292 {
1293 	struct rtw89_pci_tx_wd *txwd;
1294 	int ret;
1295 
1296 	/* FWCMD queue doesn't have wd pages. Instead, it submits the CMD
1297 	 * buffer with WD BODY only. So here we don't need to check the free
1298 	 * pages of the wd ring.
1299 	 */
1300 	if (tx_ring->txch == RTW89_TXCH_CH12)
1301 		return rtw89_pci_fwcmd_submit(rtwdev, tx_ring, txbd, tx_req);
1302 
1303 	txwd = rtw89_pci_dequeue_txwd(tx_ring);
1304 	if (!txwd) {
1305 		rtw89_err(rtwdev, "no available TXWD\n");
1306 		ret = -ENOSPC;
1307 		goto err;
1308 	}
1309 
1310 	ret = rtw89_pci_txwd_submit(rtwdev, tx_ring, txwd, tx_req);
1311 	if (ret) {
1312 		rtw89_err(rtwdev, "failed to submit TXWD %d\n", txwd->seq);
1313 		goto err_enqueue_wd;
1314 	}
1315 
1316 	list_add_tail(&txwd->list, &tx_ring->busy_pages);
1317 
1318 	txbd->option = cpu_to_le16(RTW89_PCI_TXBD_OPTION_LS);
1319 	txbd->length = cpu_to_le16(txwd->len);
1320 	txbd->dma = cpu_to_le32(txwd->paddr);
1321 
1322 	rtw89_pci_tx_bd_ring_update(rtwdev, tx_ring, 1);
1323 
1324 	return 0;
1325 
1326 err_enqueue_wd:
1327 	rtw89_pci_enqueue_txwd(tx_ring, txwd);
1328 err:
1329 	return ret;
1330 }
1331 
rtw89_pci_tx_write(struct rtw89_dev * rtwdev,struct rtw89_core_tx_request * tx_req,u8 txch)1332 static int rtw89_pci_tx_write(struct rtw89_dev *rtwdev, struct rtw89_core_tx_request *tx_req,
1333 			      u8 txch)
1334 {
1335 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1336 	struct rtw89_pci_tx_ring *tx_ring;
1337 	struct rtw89_pci_tx_bd_32 *txbd;
1338 	u32 n_avail_txbd;
1339 	int ret = 0;
1340 
1341 	/* check the tx type and dma channel for fw cmd queue */
1342 	if ((txch == RTW89_TXCH_CH12 ||
1343 	     tx_req->tx_type == RTW89_CORE_TX_TYPE_FWCMD) &&
1344 	    (txch != RTW89_TXCH_CH12 ||
1345 	     tx_req->tx_type != RTW89_CORE_TX_TYPE_FWCMD)) {
1346 		rtw89_err(rtwdev, "only fw cmd uses dma channel 12\n");
1347 		return -EINVAL;
1348 	}
1349 
1350 	tx_ring = &rtwpci->tx_rings[txch];
1351 	spin_lock_bh(&rtwpci->trx_lock);
1352 
1353 	n_avail_txbd = rtw89_pci_get_avail_txbd_num(tx_ring);
1354 	if (n_avail_txbd == 0) {
1355 		rtw89_err(rtwdev, "no available TXBD\n");
1356 		ret = -ENOSPC;
1357 		goto err_unlock;
1358 	}
1359 
1360 	txbd = rtw89_pci_get_next_txbd(tx_ring);
1361 	ret = rtw89_pci_txbd_submit(rtwdev, tx_ring, txbd, tx_req);
1362 	if (ret) {
1363 		rtw89_err(rtwdev, "failed to submit TXBD\n");
1364 		goto err_unlock;
1365 	}
1366 
1367 	spin_unlock_bh(&rtwpci->trx_lock);
1368 	return 0;
1369 
1370 err_unlock:
1371 	spin_unlock_bh(&rtwpci->trx_lock);
1372 	return ret;
1373 }
1374 
rtw89_pci_ops_tx_write(struct rtw89_dev * rtwdev,struct rtw89_core_tx_request * tx_req)1375 static int rtw89_pci_ops_tx_write(struct rtw89_dev *rtwdev, struct rtw89_core_tx_request *tx_req)
1376 {
1377 	struct rtw89_tx_desc_info *desc_info = &tx_req->desc_info;
1378 	int ret;
1379 
1380 	ret = rtw89_pci_tx_write(rtwdev, tx_req, desc_info->ch_dma);
1381 	if (ret) {
1382 		rtw89_err(rtwdev, "failed to TX Queue %d\n", desc_info->ch_dma);
1383 		return ret;
1384 	}
1385 
1386 	return 0;
1387 }
1388 
1389 const struct rtw89_pci_bd_ram rtw89_bd_ram_table_dual[RTW89_TXCH_NUM] = {
1390 	[RTW89_TXCH_ACH0] = {.start_idx = 0,  .max_num = 5, .min_num = 2},
1391 	[RTW89_TXCH_ACH1] = {.start_idx = 5,  .max_num = 5, .min_num = 2},
1392 	[RTW89_TXCH_ACH2] = {.start_idx = 10, .max_num = 5, .min_num = 2},
1393 	[RTW89_TXCH_ACH3] = {.start_idx = 15, .max_num = 5, .min_num = 2},
1394 	[RTW89_TXCH_ACH4] = {.start_idx = 20, .max_num = 5, .min_num = 2},
1395 	[RTW89_TXCH_ACH5] = {.start_idx = 25, .max_num = 5, .min_num = 2},
1396 	[RTW89_TXCH_ACH6] = {.start_idx = 30, .max_num = 5, .min_num = 2},
1397 	[RTW89_TXCH_ACH7] = {.start_idx = 35, .max_num = 5, .min_num = 2},
1398 	[RTW89_TXCH_CH8]  = {.start_idx = 40, .max_num = 5, .min_num = 1},
1399 	[RTW89_TXCH_CH9]  = {.start_idx = 45, .max_num = 5, .min_num = 1},
1400 	[RTW89_TXCH_CH10] = {.start_idx = 50, .max_num = 5, .min_num = 1},
1401 	[RTW89_TXCH_CH11] = {.start_idx = 55, .max_num = 5, .min_num = 1},
1402 	[RTW89_TXCH_CH12] = {.start_idx = 60, .max_num = 4, .min_num = 1},
1403 };
1404 EXPORT_SYMBOL(rtw89_bd_ram_table_dual);
1405 
1406 const struct rtw89_pci_bd_ram rtw89_bd_ram_table_single[RTW89_TXCH_NUM] = {
1407 	[RTW89_TXCH_ACH0] = {.start_idx = 0,  .max_num = 5, .min_num = 2},
1408 	[RTW89_TXCH_ACH1] = {.start_idx = 5,  .max_num = 5, .min_num = 2},
1409 	[RTW89_TXCH_ACH2] = {.start_idx = 10, .max_num = 5, .min_num = 2},
1410 	[RTW89_TXCH_ACH3] = {.start_idx = 15, .max_num = 5, .min_num = 2},
1411 	[RTW89_TXCH_CH8]  = {.start_idx = 20, .max_num = 4, .min_num = 1},
1412 	[RTW89_TXCH_CH9]  = {.start_idx = 24, .max_num = 4, .min_num = 1},
1413 	[RTW89_TXCH_CH12] = {.start_idx = 28, .max_num = 4, .min_num = 1},
1414 };
1415 EXPORT_SYMBOL(rtw89_bd_ram_table_single);
1416 
rtw89_pci_reset_trx_rings(struct rtw89_dev * rtwdev)1417 static void rtw89_pci_reset_trx_rings(struct rtw89_dev *rtwdev)
1418 {
1419 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1420 	const struct rtw89_pci_info *info = rtwdev->pci_info;
1421 	const struct rtw89_pci_bd_ram *bd_ram_table = *info->bd_ram_table;
1422 	struct rtw89_pci_tx_ring *tx_ring;
1423 	struct rtw89_pci_rx_ring *rx_ring;
1424 	struct rtw89_pci_dma_ring *bd_ring;
1425 	const struct rtw89_pci_bd_ram *bd_ram;
1426 	u32 addr_num;
1427 	u32 addr_bdram;
1428 	u32 addr_desa_l;
1429 	u32 val32;
1430 	int i;
1431 
1432 	for (i = 0; i < RTW89_TXCH_NUM; i++) {
1433 		if (info->tx_dma_ch_mask & BIT(i))
1434 			continue;
1435 
1436 		tx_ring = &rtwpci->tx_rings[i];
1437 		bd_ring = &tx_ring->bd_ring;
1438 		bd_ram = &bd_ram_table[i];
1439 		addr_num = bd_ring->addr.num;
1440 		addr_bdram = bd_ring->addr.bdram;
1441 		addr_desa_l = bd_ring->addr.desa_l;
1442 		bd_ring->wp = 0;
1443 		bd_ring->rp = 0;
1444 
1445 		val32 = FIELD_PREP(BDRAM_SIDX_MASK, bd_ram->start_idx) |
1446 			FIELD_PREP(BDRAM_MAX_MASK, bd_ram->max_num) |
1447 			FIELD_PREP(BDRAM_MIN_MASK, bd_ram->min_num);
1448 
1449 		rtw89_write16(rtwdev, addr_num, bd_ring->len);
1450 		rtw89_write32(rtwdev, addr_bdram, val32);
1451 		rtw89_write32(rtwdev, addr_desa_l, bd_ring->dma);
1452 	}
1453 
1454 	for (i = 0; i < RTW89_RXCH_NUM; i++) {
1455 		rx_ring = &rtwpci->rx_rings[i];
1456 		bd_ring = &rx_ring->bd_ring;
1457 		addr_num = bd_ring->addr.num;
1458 		addr_desa_l = bd_ring->addr.desa_l;
1459 		bd_ring->wp = 0;
1460 		bd_ring->rp = 0;
1461 		rx_ring->diliver_skb = NULL;
1462 		rx_ring->diliver_desc.ready = false;
1463 
1464 		rtw89_write16(rtwdev, addr_num, bd_ring->len);
1465 		rtw89_write32(rtwdev, addr_desa_l, bd_ring->dma);
1466 	}
1467 }
1468 
rtw89_pci_release_tx_ring(struct rtw89_dev * rtwdev,struct rtw89_pci_tx_ring * tx_ring)1469 static void rtw89_pci_release_tx_ring(struct rtw89_dev *rtwdev,
1470 				      struct rtw89_pci_tx_ring *tx_ring)
1471 {
1472 	rtw89_pci_release_busy_txwd(rtwdev, tx_ring);
1473 	rtw89_pci_release_pending_txwd_skb(rtwdev, tx_ring);
1474 }
1475 
rtw89_pci_ops_reset(struct rtw89_dev * rtwdev)1476 static void rtw89_pci_ops_reset(struct rtw89_dev *rtwdev)
1477 {
1478 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1479 	const struct rtw89_pci_info *info = rtwdev->pci_info;
1480 	int txch;
1481 
1482 	rtw89_pci_reset_trx_rings(rtwdev);
1483 
1484 	spin_lock_bh(&rtwpci->trx_lock);
1485 	for (txch = 0; txch < RTW89_TXCH_NUM; txch++) {
1486 		if (info->tx_dma_ch_mask & BIT(txch))
1487 			continue;
1488 		if (txch == RTW89_TXCH_CH12) {
1489 			rtw89_pci_release_fwcmd(rtwdev, rtwpci,
1490 						skb_queue_len(&rtwpci->h2c_queue), true);
1491 			continue;
1492 		}
1493 		rtw89_pci_release_tx_ring(rtwdev, &rtwpci->tx_rings[txch]);
1494 	}
1495 	spin_unlock_bh(&rtwpci->trx_lock);
1496 }
1497 
rtw89_pci_enable_intr_lock(struct rtw89_dev * rtwdev)1498 static void rtw89_pci_enable_intr_lock(struct rtw89_dev *rtwdev)
1499 {
1500 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1501 	unsigned long flags;
1502 
1503 	spin_lock_irqsave(&rtwpci->irq_lock, flags);
1504 	rtwpci->running = true;
1505 	rtw89_chip_enable_intr(rtwdev, rtwpci);
1506 	spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
1507 }
1508 
rtw89_pci_disable_intr_lock(struct rtw89_dev * rtwdev)1509 static void rtw89_pci_disable_intr_lock(struct rtw89_dev *rtwdev)
1510 {
1511 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1512 	unsigned long flags;
1513 
1514 	spin_lock_irqsave(&rtwpci->irq_lock, flags);
1515 	rtwpci->running = false;
1516 	rtw89_chip_disable_intr(rtwdev, rtwpci);
1517 	spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
1518 }
1519 
rtw89_pci_ops_start(struct rtw89_dev * rtwdev)1520 static int rtw89_pci_ops_start(struct rtw89_dev *rtwdev)
1521 {
1522 	rtw89_core_napi_start(rtwdev);
1523 	rtw89_pci_enable_intr_lock(rtwdev);
1524 
1525 	return 0;
1526 }
1527 
rtw89_pci_ops_stop(struct rtw89_dev * rtwdev)1528 static void rtw89_pci_ops_stop(struct rtw89_dev *rtwdev)
1529 {
1530 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1531 	struct pci_dev *pdev = rtwpci->pdev;
1532 
1533 	rtw89_pci_disable_intr_lock(rtwdev);
1534 	synchronize_irq(pdev->irq);
1535 	rtw89_core_napi_stop(rtwdev);
1536 }
1537 
rtw89_pci_ops_pause(struct rtw89_dev * rtwdev,bool pause)1538 static void rtw89_pci_ops_pause(struct rtw89_dev *rtwdev, bool pause)
1539 {
1540 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1541 	struct pci_dev *pdev = rtwpci->pdev;
1542 
1543 	if (pause) {
1544 		rtw89_pci_disable_intr_lock(rtwdev);
1545 		synchronize_irq(pdev->irq);
1546 		if (test_bit(RTW89_FLAG_NAPI_RUNNING, rtwdev->flags))
1547 			napi_synchronize(&rtwdev->napi);
1548 	} else {
1549 		rtw89_pci_enable_intr_lock(rtwdev);
1550 		rtw89_pci_tx_kick_off_pending(rtwdev);
1551 	}
1552 }
1553 
1554 static
rtw89_pci_switch_bd_idx_addr(struct rtw89_dev * rtwdev,bool low_power)1555 void rtw89_pci_switch_bd_idx_addr(struct rtw89_dev *rtwdev, bool low_power)
1556 {
1557 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1558 	const struct rtw89_pci_info *info = rtwdev->pci_info;
1559 	const struct rtw89_pci_bd_idx_addr *bd_idx_addr = info->bd_idx_addr_low_power;
1560 	const struct rtw89_pci_ch_dma_addr_set *dma_addr_set = info->dma_addr_set;
1561 	struct rtw89_pci_tx_ring *tx_ring;
1562 	struct rtw89_pci_rx_ring *rx_ring;
1563 	int i;
1564 
1565 	if (WARN(!bd_idx_addr, "only HCI with low power mode needs this\n"))
1566 		return;
1567 
1568 	for (i = 0; i < RTW89_TXCH_NUM; i++) {
1569 		tx_ring = &rtwpci->tx_rings[i];
1570 		tx_ring->bd_ring.addr.idx = low_power ?
1571 					    bd_idx_addr->tx_bd_addrs[i] :
1572 					    dma_addr_set->tx[i].idx;
1573 	}
1574 
1575 	for (i = 0; i < RTW89_RXCH_NUM; i++) {
1576 		rx_ring = &rtwpci->rx_rings[i];
1577 		rx_ring->bd_ring.addr.idx = low_power ?
1578 					    bd_idx_addr->rx_bd_addrs[i] :
1579 					    dma_addr_set->rx[i].idx;
1580 	}
1581 }
1582 
rtw89_pci_ops_switch_mode(struct rtw89_dev * rtwdev,bool low_power)1583 static void rtw89_pci_ops_switch_mode(struct rtw89_dev *rtwdev, bool low_power)
1584 {
1585 	enum rtw89_pci_intr_mask_cfg cfg;
1586 
1587 	WARN(!rtwdev->hci.paused, "HCI isn't paused\n");
1588 
1589 	cfg = low_power ? RTW89_PCI_INTR_MASK_LOW_POWER : RTW89_PCI_INTR_MASK_NORMAL;
1590 	rtw89_chip_config_intr_mask(rtwdev, cfg);
1591 	rtw89_pci_switch_bd_idx_addr(rtwdev, low_power);
1592 }
1593 
1594 static void rtw89_pci_ops_write32(struct rtw89_dev *rtwdev, u32 addr, u32 data);
1595 
rtw89_pci_ops_read32_cmac(struct rtw89_dev * rtwdev,u32 addr)1596 static u32 rtw89_pci_ops_read32_cmac(struct rtw89_dev *rtwdev, u32 addr)
1597 {
1598 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1599 	u32 val = readl(rtwpci->mmap + addr);
1600 	int count;
1601 
1602 	for (count = 0; ; count++) {
1603 		if (val != RTW89_R32_DEAD)
1604 			return val;
1605 		if (count >= MAC_REG_POOL_COUNT) {
1606 			rtw89_warn(rtwdev, "addr %#x = %#x\n", addr, val);
1607 			return RTW89_R32_DEAD;
1608 		}
1609 		rtw89_pci_ops_write32(rtwdev, R_AX_CK_EN, B_AX_CMAC_ALLCKEN);
1610 		val = readl(rtwpci->mmap + addr);
1611 	}
1612 
1613 	return val;
1614 }
1615 
rtw89_pci_ops_read8(struct rtw89_dev * rtwdev,u32 addr)1616 static u8 rtw89_pci_ops_read8(struct rtw89_dev *rtwdev, u32 addr)
1617 {
1618 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1619 	u32 addr32, val32, shift;
1620 
1621 	if (!ACCESS_CMAC(addr))
1622 		return readb(rtwpci->mmap + addr);
1623 
1624 	addr32 = addr & ~0x3;
1625 	shift = (addr & 0x3) * 8;
1626 	val32 = rtw89_pci_ops_read32_cmac(rtwdev, addr32);
1627 	return val32 >> shift;
1628 }
1629 
rtw89_pci_ops_read16(struct rtw89_dev * rtwdev,u32 addr)1630 static u16 rtw89_pci_ops_read16(struct rtw89_dev *rtwdev, u32 addr)
1631 {
1632 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1633 	u32 addr32, val32, shift;
1634 
1635 	if (!ACCESS_CMAC(addr))
1636 		return readw(rtwpci->mmap + addr);
1637 
1638 	addr32 = addr & ~0x3;
1639 	shift = (addr & 0x3) * 8;
1640 	val32 = rtw89_pci_ops_read32_cmac(rtwdev, addr32);
1641 	return val32 >> shift;
1642 }
1643 
rtw89_pci_ops_read32(struct rtw89_dev * rtwdev,u32 addr)1644 static u32 rtw89_pci_ops_read32(struct rtw89_dev *rtwdev, u32 addr)
1645 {
1646 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1647 
1648 	if (!ACCESS_CMAC(addr))
1649 		return readl(rtwpci->mmap + addr);
1650 
1651 	return rtw89_pci_ops_read32_cmac(rtwdev, addr);
1652 }
1653 
rtw89_pci_ops_write8(struct rtw89_dev * rtwdev,u32 addr,u8 data)1654 static void rtw89_pci_ops_write8(struct rtw89_dev *rtwdev, u32 addr, u8 data)
1655 {
1656 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1657 
1658 	writeb(data, rtwpci->mmap + addr);
1659 }
1660 
rtw89_pci_ops_write16(struct rtw89_dev * rtwdev,u32 addr,u16 data)1661 static void rtw89_pci_ops_write16(struct rtw89_dev *rtwdev, u32 addr, u16 data)
1662 {
1663 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1664 
1665 	writew(data, rtwpci->mmap + addr);
1666 }
1667 
rtw89_pci_ops_write32(struct rtw89_dev * rtwdev,u32 addr,u32 data)1668 static void rtw89_pci_ops_write32(struct rtw89_dev *rtwdev, u32 addr, u32 data)
1669 {
1670 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1671 
1672 	writel(data, rtwpci->mmap + addr);
1673 }
1674 
rtw89_pci_ctrl_dma_trx(struct rtw89_dev * rtwdev,bool enable)1675 static void rtw89_pci_ctrl_dma_trx(struct rtw89_dev *rtwdev, bool enable)
1676 {
1677 	const struct rtw89_pci_info *info = rtwdev->pci_info;
1678 
1679 	if (enable)
1680 		rtw89_write32_set(rtwdev, info->init_cfg_reg,
1681 				  info->rxhci_en_bit | info->txhci_en_bit);
1682 	else
1683 		rtw89_write32_clr(rtwdev, info->init_cfg_reg,
1684 				  info->rxhci_en_bit | info->txhci_en_bit);
1685 }
1686 
rtw89_pci_ctrl_dma_io(struct rtw89_dev * rtwdev,bool enable)1687 static void rtw89_pci_ctrl_dma_io(struct rtw89_dev *rtwdev, bool enable)
1688 {
1689 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
1690 	u32 reg, mask;
1691 
1692 	if (chip_id == RTL8852C) {
1693 		reg = R_AX_HAXI_INIT_CFG1;
1694 		mask = B_AX_STOP_AXI_MST;
1695 	} else {
1696 		reg = R_AX_PCIE_DMA_STOP1;
1697 		mask = B_AX_STOP_PCIEIO;
1698 	}
1699 
1700 	if (enable)
1701 		rtw89_write32_clr(rtwdev, reg, mask);
1702 	else
1703 		rtw89_write32_set(rtwdev, reg, mask);
1704 }
1705 
rtw89_pci_ctrl_dma_all(struct rtw89_dev * rtwdev,bool enable)1706 static void rtw89_pci_ctrl_dma_all(struct rtw89_dev *rtwdev, bool enable)
1707 {
1708 	rtw89_pci_ctrl_dma_io(rtwdev, enable);
1709 	rtw89_pci_ctrl_dma_trx(rtwdev, enable);
1710 }
1711 
rtw89_pci_check_mdio(struct rtw89_dev * rtwdev,u8 addr,u8 speed,u16 rw_bit)1712 static int rtw89_pci_check_mdio(struct rtw89_dev *rtwdev, u8 addr, u8 speed, u16 rw_bit)
1713 {
1714 	u16 val;
1715 
1716 	rtw89_write8(rtwdev, R_AX_MDIO_CFG, addr & 0x1F);
1717 
1718 	val = rtw89_read16(rtwdev, R_AX_MDIO_CFG);
1719 	switch (speed) {
1720 	case PCIE_PHY_GEN1:
1721 		if (addr < 0x20)
1722 			val = u16_replace_bits(val, MDIO_PG0_G1, B_AX_MDIO_PHY_ADDR_MASK);
1723 		else
1724 			val = u16_replace_bits(val, MDIO_PG1_G1, B_AX_MDIO_PHY_ADDR_MASK);
1725 		break;
1726 	case PCIE_PHY_GEN2:
1727 		if (addr < 0x20)
1728 			val = u16_replace_bits(val, MDIO_PG0_G2, B_AX_MDIO_PHY_ADDR_MASK);
1729 		else
1730 			val = u16_replace_bits(val, MDIO_PG1_G2, B_AX_MDIO_PHY_ADDR_MASK);
1731 		break;
1732 	default:
1733 		rtw89_err(rtwdev, "[ERR]Error Speed %d!\n", speed);
1734 		return -EINVAL;
1735 	}
1736 	rtw89_write16(rtwdev, R_AX_MDIO_CFG, val);
1737 	rtw89_write16_set(rtwdev, R_AX_MDIO_CFG, rw_bit);
1738 
1739 	return read_poll_timeout(rtw89_read16, val, !(val & rw_bit), 10, 2000,
1740 				 false, rtwdev, R_AX_MDIO_CFG);
1741 }
1742 
1743 static int
rtw89_read16_mdio(struct rtw89_dev * rtwdev,u8 addr,u8 speed,u16 * val)1744 rtw89_read16_mdio(struct rtw89_dev *rtwdev, u8 addr, u8 speed, u16 *val)
1745 {
1746 	int ret;
1747 
1748 	ret = rtw89_pci_check_mdio(rtwdev, addr, speed, B_AX_MDIO_RFLAG);
1749 	if (ret) {
1750 		rtw89_err(rtwdev, "[ERR]MDIO R16 0x%X fail ret=%d!\n", addr, ret);
1751 		return ret;
1752 	}
1753 	*val = rtw89_read16(rtwdev, R_AX_MDIO_RDATA);
1754 
1755 	return 0;
1756 }
1757 
1758 static int
rtw89_write16_mdio(struct rtw89_dev * rtwdev,u8 addr,u16 data,u8 speed)1759 rtw89_write16_mdio(struct rtw89_dev *rtwdev, u8 addr, u16 data, u8 speed)
1760 {
1761 	int ret;
1762 
1763 	rtw89_write16(rtwdev, R_AX_MDIO_WDATA, data);
1764 	ret = rtw89_pci_check_mdio(rtwdev, addr, speed, B_AX_MDIO_WFLAG);
1765 	if (ret) {
1766 		rtw89_err(rtwdev, "[ERR]MDIO W16 0x%X = %x fail ret=%d!\n", addr, data, ret);
1767 		return ret;
1768 	}
1769 
1770 	return 0;
1771 }
1772 
1773 static int
rtw89_write16_mdio_mask(struct rtw89_dev * rtwdev,u8 addr,u16 mask,u16 data,u8 speed)1774 rtw89_write16_mdio_mask(struct rtw89_dev *rtwdev, u8 addr, u16 mask, u16 data, u8 speed)
1775 {
1776 	u32 shift;
1777 	int ret;
1778 	u16 val;
1779 
1780 	ret = rtw89_read16_mdio(rtwdev, addr, speed, &val);
1781 	if (ret)
1782 		return ret;
1783 
1784 	shift = __ffs(mask);
1785 	val &= ~mask;
1786 	val |= ((data << shift) & mask);
1787 
1788 	ret = rtw89_write16_mdio(rtwdev, addr, val, speed);
1789 	if (ret)
1790 		return ret;
1791 
1792 	return 0;
1793 }
1794 
rtw89_write16_mdio_set(struct rtw89_dev * rtwdev,u8 addr,u16 mask,u8 speed)1795 static int rtw89_write16_mdio_set(struct rtw89_dev *rtwdev, u8 addr, u16 mask, u8 speed)
1796 {
1797 	int ret;
1798 	u16 val;
1799 
1800 	ret = rtw89_read16_mdio(rtwdev, addr, speed, &val);
1801 	if (ret)
1802 		return ret;
1803 	ret = rtw89_write16_mdio(rtwdev, addr, val | mask, speed);
1804 	if (ret)
1805 		return ret;
1806 
1807 	return 0;
1808 }
1809 
rtw89_write16_mdio_clr(struct rtw89_dev * rtwdev,u8 addr,u16 mask,u8 speed)1810 static int rtw89_write16_mdio_clr(struct rtw89_dev *rtwdev, u8 addr, u16 mask, u8 speed)
1811 {
1812 	int ret;
1813 	u16 val;
1814 
1815 	ret = rtw89_read16_mdio(rtwdev, addr, speed, &val);
1816 	if (ret)
1817 		return ret;
1818 	ret = rtw89_write16_mdio(rtwdev, addr, val & ~mask, speed);
1819 	if (ret)
1820 		return ret;
1821 
1822 	return 0;
1823 }
1824 
rtw89_dbi_write8(struct rtw89_dev * rtwdev,u16 addr,u8 data)1825 static int rtw89_dbi_write8(struct rtw89_dev *rtwdev, u16 addr, u8 data)
1826 {
1827 	u16 addr_2lsb = addr & B_AX_DBI_2LSB;
1828 	u16 write_addr;
1829 	u8 flag;
1830 	int ret;
1831 
1832 	write_addr = addr & B_AX_DBI_ADDR_MSK;
1833 	write_addr |= u16_encode_bits(BIT(addr_2lsb), B_AX_DBI_WREN_MSK);
1834 	rtw89_write8(rtwdev, R_AX_DBI_WDATA + addr_2lsb, data);
1835 	rtw89_write16(rtwdev, R_AX_DBI_FLAG, write_addr);
1836 	rtw89_write8(rtwdev, R_AX_DBI_FLAG + 2, B_AX_DBI_WFLAG >> 16);
1837 
1838 	ret = read_poll_timeout_atomic(rtw89_read8, flag, !flag, 10,
1839 				       10 * RTW89_PCI_WR_RETRY_CNT, false,
1840 				       rtwdev, R_AX_DBI_FLAG + 2);
1841 	if (ret)
1842 		rtw89_err(rtwdev, "failed to write DBI register, addr=0x%X\n",
1843 			  addr);
1844 
1845 	return ret;
1846 }
1847 
rtw89_dbi_read8(struct rtw89_dev * rtwdev,u16 addr,u8 * value)1848 static int rtw89_dbi_read8(struct rtw89_dev *rtwdev, u16 addr, u8 *value)
1849 {
1850 	u16 read_addr = addr & B_AX_DBI_ADDR_MSK;
1851 	u8 flag;
1852 	int ret;
1853 
1854 	rtw89_write16(rtwdev, R_AX_DBI_FLAG, read_addr);
1855 	rtw89_write8(rtwdev, R_AX_DBI_FLAG + 2, B_AX_DBI_RFLAG >> 16);
1856 
1857 	ret = read_poll_timeout_atomic(rtw89_read8, flag, !flag, 10,
1858 				       10 * RTW89_PCI_WR_RETRY_CNT, false,
1859 				       rtwdev, R_AX_DBI_FLAG + 2);
1860 	if (ret) {
1861 		rtw89_err(rtwdev, "failed to read DBI register, addr=0x%X\n",
1862 			  addr);
1863 		return ret;
1864 	}
1865 
1866 	read_addr = R_AX_DBI_RDATA + (addr & 3);
1867 	*value = rtw89_read8(rtwdev, read_addr);
1868 
1869 	return 0;
1870 }
1871 
rtw89_pci_write_config_byte(struct rtw89_dev * rtwdev,u16 addr,u8 data)1872 static int rtw89_pci_write_config_byte(struct rtw89_dev *rtwdev, u16 addr,
1873 				       u8 data)
1874 {
1875 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1876 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
1877 	struct pci_dev *pdev = rtwpci->pdev;
1878 	int ret;
1879 
1880 	ret = pci_write_config_byte(pdev, addr, data);
1881 	if (!ret)
1882 		return 0;
1883 
1884 	if (chip_id == RTL8852A || chip_id == RTL8852B || chip_id == RTL8851B)
1885 		ret = rtw89_dbi_write8(rtwdev, addr, data);
1886 
1887 	return ret;
1888 }
1889 
rtw89_pci_read_config_byte(struct rtw89_dev * rtwdev,u16 addr,u8 * value)1890 static int rtw89_pci_read_config_byte(struct rtw89_dev *rtwdev, u16 addr,
1891 				      u8 *value)
1892 {
1893 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1894 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
1895 	struct pci_dev *pdev = rtwpci->pdev;
1896 	int ret;
1897 
1898 	ret = pci_read_config_byte(pdev, addr, value);
1899 	if (!ret)
1900 		return 0;
1901 
1902 	if (chip_id == RTL8852A || chip_id == RTL8852B || chip_id == RTL8851B)
1903 		ret = rtw89_dbi_read8(rtwdev, addr, value);
1904 
1905 	return ret;
1906 }
1907 
rtw89_pci_config_byte_set(struct rtw89_dev * rtwdev,u16 addr,u8 bit)1908 static int rtw89_pci_config_byte_set(struct rtw89_dev *rtwdev, u16 addr,
1909 				     u8 bit)
1910 {
1911 	u8 value;
1912 	int ret;
1913 
1914 	ret = rtw89_pci_read_config_byte(rtwdev, addr, &value);
1915 	if (ret)
1916 		return ret;
1917 
1918 	value |= bit;
1919 	ret = rtw89_pci_write_config_byte(rtwdev, addr, value);
1920 
1921 	return ret;
1922 }
1923 
rtw89_pci_config_byte_clr(struct rtw89_dev * rtwdev,u16 addr,u8 bit)1924 static int rtw89_pci_config_byte_clr(struct rtw89_dev *rtwdev, u16 addr,
1925 				     u8 bit)
1926 {
1927 	u8 value;
1928 	int ret;
1929 
1930 	ret = rtw89_pci_read_config_byte(rtwdev, addr, &value);
1931 	if (ret)
1932 		return ret;
1933 
1934 	value &= ~bit;
1935 	ret = rtw89_pci_write_config_byte(rtwdev, addr, value);
1936 
1937 	return ret;
1938 }
1939 
1940 static int
__get_target(struct rtw89_dev * rtwdev,u16 * target,enum rtw89_pcie_phy phy_rate)1941 __get_target(struct rtw89_dev *rtwdev, u16 *target, enum rtw89_pcie_phy phy_rate)
1942 {
1943 	u16 val, tar;
1944 	int ret;
1945 
1946 	/* Enable counter */
1947 	ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &val);
1948 	if (ret)
1949 		return ret;
1950 	ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val & ~B_AX_CLK_CALIB_EN,
1951 				 phy_rate);
1952 	if (ret)
1953 		return ret;
1954 	ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val | B_AX_CLK_CALIB_EN,
1955 				 phy_rate);
1956 	if (ret)
1957 		return ret;
1958 
1959 	fsleep(300);
1960 
1961 	ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &tar);
1962 	if (ret)
1963 		return ret;
1964 	ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val & ~B_AX_CLK_CALIB_EN,
1965 				 phy_rate);
1966 	if (ret)
1967 		return ret;
1968 
1969 	tar = tar & 0x0FFF;
1970 	if (tar == 0 || tar == 0x0FFF) {
1971 		rtw89_err(rtwdev, "[ERR]Get target failed.\n");
1972 		return -EINVAL;
1973 	}
1974 
1975 	*target = tar;
1976 
1977 	return 0;
1978 }
1979 
rtw89_pci_autok_x(struct rtw89_dev * rtwdev)1980 static int rtw89_pci_autok_x(struct rtw89_dev *rtwdev)
1981 {
1982 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
1983 	int ret;
1984 
1985 	if (chip_id != RTL8852B && chip_id != RTL8851B)
1986 		return 0;
1987 
1988 	ret = rtw89_write16_mdio_mask(rtwdev, RAC_REG_FLD_0, BAC_AUTOK_N_MASK,
1989 				      PCIE_AUTOK_4, PCIE_PHY_GEN1);
1990 	return ret;
1991 }
1992 
rtw89_pci_auto_refclk_cal(struct rtw89_dev * rtwdev,bool autook_en)1993 static int rtw89_pci_auto_refclk_cal(struct rtw89_dev *rtwdev, bool autook_en)
1994 {
1995 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
1996 	enum rtw89_pcie_phy phy_rate;
1997 	u16 val16, mgn_set, div_set, tar;
1998 	u8 val8, bdr_ori;
1999 	bool l1_flag = false;
2000 	int ret = 0;
2001 
2002 	if (chip_id != RTL8852B && chip_id != RTL8851B)
2003 		return 0;
2004 
2005 	ret = rtw89_pci_read_config_byte(rtwdev, RTW89_PCIE_PHY_RATE, &val8);
2006 	if (ret) {
2007 		rtw89_err(rtwdev, "[ERR]pci config read %X\n",
2008 			  RTW89_PCIE_PHY_RATE);
2009 		return ret;
2010 	}
2011 
2012 	if (FIELD_GET(RTW89_PCIE_PHY_RATE_MASK, val8) == 0x1) {
2013 		phy_rate = PCIE_PHY_GEN1;
2014 	} else if (FIELD_GET(RTW89_PCIE_PHY_RATE_MASK, val8) == 0x2) {
2015 		phy_rate = PCIE_PHY_GEN2;
2016 	} else {
2017 		rtw89_err(rtwdev, "[ERR]PCIe PHY rate %#x not support\n", val8);
2018 		return -EOPNOTSUPP;
2019 	}
2020 	/* Disable L1BD */
2021 	ret = rtw89_pci_read_config_byte(rtwdev, RTW89_PCIE_L1_CTRL, &bdr_ori);
2022 	if (ret) {
2023 		rtw89_err(rtwdev, "[ERR]pci config read %X\n", RTW89_PCIE_L1_CTRL);
2024 		return ret;
2025 	}
2026 
2027 	if (bdr_ori & RTW89_PCIE_BIT_L1) {
2028 		ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_L1_CTRL,
2029 						  bdr_ori & ~RTW89_PCIE_BIT_L1);
2030 		if (ret) {
2031 			rtw89_err(rtwdev, "[ERR]pci config write %X\n",
2032 				  RTW89_PCIE_L1_CTRL);
2033 			return ret;
2034 		}
2035 		l1_flag = true;
2036 	}
2037 
2038 	ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &val16);
2039 	if (ret) {
2040 		rtw89_err(rtwdev, "[ERR]mdio_r16_pcie %X\n", RAC_CTRL_PPR_V1);
2041 		goto end;
2042 	}
2043 
2044 	if (val16 & B_AX_CALIB_EN) {
2045 		ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1,
2046 					 val16 & ~B_AX_CALIB_EN, phy_rate);
2047 		if (ret) {
2048 			rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
2049 			goto end;
2050 		}
2051 	}
2052 
2053 	if (!autook_en)
2054 		goto end;
2055 	/* Set div */
2056 	ret = rtw89_write16_mdio_clr(rtwdev, RAC_CTRL_PPR_V1, B_AX_DIV, phy_rate);
2057 	if (ret) {
2058 		rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
2059 		goto end;
2060 	}
2061 
2062 	/* Obtain div and margin */
2063 	ret = __get_target(rtwdev, &tar, phy_rate);
2064 	if (ret) {
2065 		rtw89_err(rtwdev, "[ERR]1st get target fail %d\n", ret);
2066 		goto end;
2067 	}
2068 
2069 	mgn_set = tar * INTF_INTGRA_HOSTREF_V1 / INTF_INTGRA_MINREF_V1 - tar;
2070 
2071 	if (mgn_set >= 128) {
2072 		div_set = 0x0003;
2073 		mgn_set = 0x000F;
2074 	} else if (mgn_set >= 64) {
2075 		div_set = 0x0003;
2076 		mgn_set >>= 3;
2077 	} else if (mgn_set >= 32) {
2078 		div_set = 0x0002;
2079 		mgn_set >>= 2;
2080 	} else if (mgn_set >= 16) {
2081 		div_set = 0x0001;
2082 		mgn_set >>= 1;
2083 	} else if (mgn_set == 0) {
2084 		rtw89_err(rtwdev, "[ERR]cal mgn is 0,tar = %d\n", tar);
2085 		goto end;
2086 	} else {
2087 		div_set = 0x0000;
2088 	}
2089 
2090 	ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &val16);
2091 	if (ret) {
2092 		rtw89_err(rtwdev, "[ERR]mdio_r16_pcie %X\n", RAC_CTRL_PPR_V1);
2093 		goto end;
2094 	}
2095 
2096 	val16 |= u16_encode_bits(div_set, B_AX_DIV);
2097 
2098 	ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val16, phy_rate);
2099 	if (ret) {
2100 		rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
2101 		goto end;
2102 	}
2103 
2104 	ret = __get_target(rtwdev, &tar, phy_rate);
2105 	if (ret) {
2106 		rtw89_err(rtwdev, "[ERR]2nd get target fail %d\n", ret);
2107 		goto end;
2108 	}
2109 
2110 	rtw89_debug(rtwdev, RTW89_DBG_HCI, "[TRACE]target = 0x%X, div = 0x%X, margin = 0x%X\n",
2111 		    tar, div_set, mgn_set);
2112 	ret = rtw89_write16_mdio(rtwdev, RAC_SET_PPR_V1,
2113 				 (tar & 0x0FFF) | (mgn_set << 12), phy_rate);
2114 	if (ret) {
2115 		rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_SET_PPR_V1);
2116 		goto end;
2117 	}
2118 
2119 	/* Enable function */
2120 	ret = rtw89_write16_mdio_set(rtwdev, RAC_CTRL_PPR_V1, B_AX_CALIB_EN, phy_rate);
2121 	if (ret) {
2122 		rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
2123 		goto end;
2124 	}
2125 
2126 	/* CLK delay = 0 */
2127 	ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_CLK_CTRL,
2128 					  PCIE_CLKDLY_HW_0);
2129 
2130 end:
2131 	/* Set L1BD to ori */
2132 	if (l1_flag) {
2133 		ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_L1_CTRL,
2134 						  bdr_ori);
2135 		if (ret) {
2136 			rtw89_err(rtwdev, "[ERR]pci config write %X\n",
2137 				  RTW89_PCIE_L1_CTRL);
2138 			return ret;
2139 		}
2140 	}
2141 
2142 	return ret;
2143 }
2144 
rtw89_pci_deglitch_setting(struct rtw89_dev * rtwdev)2145 static int rtw89_pci_deglitch_setting(struct rtw89_dev *rtwdev)
2146 {
2147 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2148 	int ret;
2149 
2150 	if (chip_id == RTL8852A) {
2151 		ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA24, B_AX_DEGLITCH,
2152 					     PCIE_PHY_GEN1);
2153 		if (ret)
2154 			return ret;
2155 		ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA24, B_AX_DEGLITCH,
2156 					     PCIE_PHY_GEN2);
2157 		if (ret)
2158 			return ret;
2159 	} else if (chip_id == RTL8852C) {
2160 		rtw89_write16_clr(rtwdev, R_RAC_DIRECT_OFFSET_G1 + RAC_ANA24 * 2,
2161 				  B_AX_DEGLITCH);
2162 		rtw89_write16_clr(rtwdev, R_RAC_DIRECT_OFFSET_G2 + RAC_ANA24 * 2,
2163 				  B_AX_DEGLITCH);
2164 	}
2165 
2166 	return 0;
2167 }
2168 
rtw89_pci_rxdma_prefth(struct rtw89_dev * rtwdev)2169 static void rtw89_pci_rxdma_prefth(struct rtw89_dev *rtwdev)
2170 {
2171 	if (rtwdev->chip->chip_id != RTL8852A)
2172 		return;
2173 
2174 	rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_DIS_RXDMA_PRE);
2175 }
2176 
rtw89_pci_l1off_pwroff(struct rtw89_dev * rtwdev)2177 static void rtw89_pci_l1off_pwroff(struct rtw89_dev *rtwdev)
2178 {
2179 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2180 
2181 	if (chip_id != RTL8852A && chip_id != RTL8852B && chip_id != RTL8851B)
2182 		return;
2183 
2184 	rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL, B_AX_L1OFF_PWR_OFF_EN);
2185 }
2186 
rtw89_pci_l2_rxen_lat(struct rtw89_dev * rtwdev)2187 static u32 rtw89_pci_l2_rxen_lat(struct rtw89_dev *rtwdev)
2188 {
2189 	int ret;
2190 
2191 	if (rtwdev->chip->chip_id != RTL8852A)
2192 		return 0;
2193 
2194 	ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA26, B_AX_RXEN,
2195 				     PCIE_PHY_GEN1);
2196 	if (ret)
2197 		return ret;
2198 
2199 	ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA26, B_AX_RXEN,
2200 				     PCIE_PHY_GEN2);
2201 	if (ret)
2202 		return ret;
2203 
2204 	return 0;
2205 }
2206 
rtw89_pci_aphy_pwrcut(struct rtw89_dev * rtwdev)2207 static void rtw89_pci_aphy_pwrcut(struct rtw89_dev *rtwdev)
2208 {
2209 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2210 
2211 	if (chip_id != RTL8852A && chip_id != RTL8852B && chip_id != RTL8851B)
2212 		return;
2213 
2214 	rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_PSUS_OFF_CAPC_EN);
2215 }
2216 
rtw89_pci_hci_ldo(struct rtw89_dev * rtwdev)2217 static void rtw89_pci_hci_ldo(struct rtw89_dev *rtwdev)
2218 {
2219 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2220 
2221 	if (chip_id == RTL8852A || chip_id == RTL8852B || chip_id == RTL8851B) {
2222 		rtw89_write32_set(rtwdev, R_AX_SYS_SDIO_CTRL,
2223 				  B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
2224 		rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL,
2225 				  B_AX_PCIE_DIS_WLSUS_AFT_PDN);
2226 	} else if (rtwdev->chip->chip_id == RTL8852C) {
2227 		rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL,
2228 				  B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
2229 	}
2230 }
2231 
rtw89_pci_dphy_delay(struct rtw89_dev * rtwdev)2232 static int rtw89_pci_dphy_delay(struct rtw89_dev *rtwdev)
2233 {
2234 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2235 
2236 	if (chip_id != RTL8852B && chip_id != RTL8851B)
2237 		return 0;
2238 
2239 	return rtw89_write16_mdio_mask(rtwdev, RAC_REG_REV2, BAC_CMU_EN_DLY_MASK,
2240 				       PCIE_DPHY_DLY_25US, PCIE_PHY_GEN1);
2241 }
2242 
rtw89_pci_power_wake(struct rtw89_dev * rtwdev,bool pwr_up)2243 static void rtw89_pci_power_wake(struct rtw89_dev *rtwdev, bool pwr_up)
2244 {
2245 	if (pwr_up)
2246 		rtw89_write32_set(rtwdev, R_AX_HCI_OPT_CTRL, BIT_WAKE_CTRL);
2247 	else
2248 		rtw89_write32_clr(rtwdev, R_AX_HCI_OPT_CTRL, BIT_WAKE_CTRL);
2249 }
2250 
rtw89_pci_autoload_hang(struct rtw89_dev * rtwdev)2251 static void rtw89_pci_autoload_hang(struct rtw89_dev *rtwdev)
2252 {
2253 	if (rtwdev->chip->chip_id != RTL8852C)
2254 		return;
2255 
2256 	rtw89_write32_set(rtwdev, R_AX_PCIE_BG_CLR, B_AX_BG_CLR_ASYNC_M3);
2257 	rtw89_write32_clr(rtwdev, R_AX_PCIE_BG_CLR, B_AX_BG_CLR_ASYNC_M3);
2258 }
2259 
rtw89_pci_l12_vmain(struct rtw89_dev * rtwdev)2260 static void rtw89_pci_l12_vmain(struct rtw89_dev *rtwdev)
2261 {
2262 	if (!(rtwdev->chip->chip_id == RTL8852C && rtwdev->hal.cv == CHIP_CAV))
2263 		return;
2264 
2265 	rtw89_write32_set(rtwdev, R_AX_SYS_SDIO_CTRL, B_AX_PCIE_FORCE_PWR_NGAT);
2266 }
2267 
rtw89_pci_gen2_force_ib(struct rtw89_dev * rtwdev)2268 static void rtw89_pci_gen2_force_ib(struct rtw89_dev *rtwdev)
2269 {
2270 	if (!(rtwdev->chip->chip_id == RTL8852C && rtwdev->hal.cv == CHIP_CAV))
2271 		return;
2272 
2273 	rtw89_write32_set(rtwdev, R_AX_PMC_DBG_CTRL2,
2274 			  B_AX_SYSON_DIS_PMCR_AX_WRMSK);
2275 	rtw89_write32_set(rtwdev, R_AX_HCI_BG_CTRL, B_AX_BG_CLR_ASYNC_M3);
2276 	rtw89_write32_clr(rtwdev, R_AX_PMC_DBG_CTRL2,
2277 			  B_AX_SYSON_DIS_PMCR_AX_WRMSK);
2278 }
2279 
rtw89_pci_l1_ent_lat(struct rtw89_dev * rtwdev)2280 static void rtw89_pci_l1_ent_lat(struct rtw89_dev *rtwdev)
2281 {
2282 	if (rtwdev->chip->chip_id != RTL8852C)
2283 		return;
2284 
2285 	rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL_V1, B_AX_SEL_REQ_ENTR_L1);
2286 }
2287 
rtw89_pci_wd_exit_l1(struct rtw89_dev * rtwdev)2288 static void rtw89_pci_wd_exit_l1(struct rtw89_dev *rtwdev)
2289 {
2290 	if (rtwdev->chip->chip_id != RTL8852C)
2291 		return;
2292 
2293 	rtw89_write32_set(rtwdev, R_AX_PCIE_PS_CTRL_V1, B_AX_DMAC0_EXIT_L1_EN);
2294 }
2295 
rtw89_pci_set_sic(struct rtw89_dev * rtwdev)2296 static void rtw89_pci_set_sic(struct rtw89_dev *rtwdev)
2297 {
2298 	if (rtwdev->chip->chip_id == RTL8852C)
2299 		return;
2300 
2301 	rtw89_write32_clr(rtwdev, R_AX_PCIE_EXP_CTRL,
2302 			  B_AX_SIC_EN_FORCE_CLKREQ);
2303 }
2304 
rtw89_pci_set_lbc(struct rtw89_dev * rtwdev)2305 static void rtw89_pci_set_lbc(struct rtw89_dev *rtwdev)
2306 {
2307 	const struct rtw89_pci_info *info = rtwdev->pci_info;
2308 	u32 lbc;
2309 
2310 	if (rtwdev->chip->chip_id == RTL8852C)
2311 		return;
2312 
2313 	lbc = rtw89_read32(rtwdev, R_AX_LBC_WATCHDOG);
2314 	if (info->lbc_en == MAC_AX_PCIE_ENABLE) {
2315 		lbc = u32_replace_bits(lbc, info->lbc_tmr, B_AX_LBC_TIMER);
2316 		lbc |= B_AX_LBC_FLAG | B_AX_LBC_EN;
2317 		rtw89_write32(rtwdev, R_AX_LBC_WATCHDOG, lbc);
2318 	} else {
2319 		lbc &= ~B_AX_LBC_EN;
2320 	}
2321 	rtw89_write32_set(rtwdev, R_AX_LBC_WATCHDOG, lbc);
2322 }
2323 
rtw89_pci_set_io_rcy(struct rtw89_dev * rtwdev)2324 static void rtw89_pci_set_io_rcy(struct rtw89_dev *rtwdev)
2325 {
2326 	const struct rtw89_pci_info *info = rtwdev->pci_info;
2327 	u32 val32;
2328 
2329 	if (rtwdev->chip->chip_id != RTL8852C)
2330 		return;
2331 
2332 	if (info->io_rcy_en == MAC_AX_PCIE_ENABLE) {
2333 		val32 = FIELD_PREP(B_AX_PCIE_WDT_TIMER_M1_MASK,
2334 				   info->io_rcy_tmr);
2335 		rtw89_write32(rtwdev, R_AX_PCIE_WDT_TIMER_M1, val32);
2336 		rtw89_write32(rtwdev, R_AX_PCIE_WDT_TIMER_M2, val32);
2337 		rtw89_write32(rtwdev, R_AX_PCIE_WDT_TIMER_E0, val32);
2338 
2339 		rtw89_write32_set(rtwdev, R_AX_PCIE_IO_RCY_M1, B_AX_PCIE_IO_RCY_WDT_MODE_M1);
2340 		rtw89_write32_set(rtwdev, R_AX_PCIE_IO_RCY_M2, B_AX_PCIE_IO_RCY_WDT_MODE_M2);
2341 		rtw89_write32_set(rtwdev, R_AX_PCIE_IO_RCY_E0, B_AX_PCIE_IO_RCY_WDT_MODE_E0);
2342 	} else {
2343 		rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_M1, B_AX_PCIE_IO_RCY_WDT_MODE_M1);
2344 		rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_M2, B_AX_PCIE_IO_RCY_WDT_MODE_M2);
2345 		rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_E0, B_AX_PCIE_IO_RCY_WDT_MODE_E0);
2346 	}
2347 
2348 	rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_S1, B_AX_PCIE_IO_RCY_WDT_MODE_S1);
2349 }
2350 
rtw89_pci_set_dbg(struct rtw89_dev * rtwdev)2351 static void rtw89_pci_set_dbg(struct rtw89_dev *rtwdev)
2352 {
2353 	if (rtwdev->chip->chip_id == RTL8852C)
2354 		return;
2355 
2356 	rtw89_write32_set(rtwdev, R_AX_PCIE_DBG_CTRL,
2357 			  B_AX_ASFF_FULL_NO_STK | B_AX_EN_STUCK_DBG);
2358 
2359 	if (rtwdev->chip->chip_id == RTL8852A)
2360 		rtw89_write32_set(rtwdev, R_AX_PCIE_EXP_CTRL,
2361 				  B_AX_EN_CHKDSC_NO_RX_STUCK);
2362 }
2363 
rtw89_pci_set_keep_reg(struct rtw89_dev * rtwdev)2364 static void rtw89_pci_set_keep_reg(struct rtw89_dev *rtwdev)
2365 {
2366 	if (rtwdev->chip->chip_id == RTL8852C)
2367 		return;
2368 
2369 	rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1,
2370 			  B_AX_PCIE_TXRST_KEEP_REG | B_AX_PCIE_RXRST_KEEP_REG);
2371 }
2372 
rtw89_pci_clr_idx_all(struct rtw89_dev * rtwdev)2373 static void rtw89_pci_clr_idx_all(struct rtw89_dev *rtwdev)
2374 {
2375 	const struct rtw89_pci_info *info = rtwdev->pci_info;
2376 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2377 	u32 val = B_AX_CLR_ACH0_IDX | B_AX_CLR_ACH1_IDX | B_AX_CLR_ACH2_IDX |
2378 		  B_AX_CLR_ACH3_IDX | B_AX_CLR_CH8_IDX | B_AX_CLR_CH9_IDX |
2379 		  B_AX_CLR_CH12_IDX;
2380 	u32 rxbd_rwptr_clr = info->rxbd_rwptr_clr_reg;
2381 	u32 txbd_rwptr_clr2 = info->txbd_rwptr_clr2_reg;
2382 
2383 	if (chip_id == RTL8852A || chip_id == RTL8852C)
2384 		val |= B_AX_CLR_ACH4_IDX | B_AX_CLR_ACH5_IDX |
2385 		       B_AX_CLR_ACH6_IDX | B_AX_CLR_ACH7_IDX;
2386 	/* clear DMA indexes */
2387 	rtw89_write32_set(rtwdev, R_AX_TXBD_RWPTR_CLR1, val);
2388 	if (chip_id == RTL8852A || chip_id == RTL8852C)
2389 		rtw89_write32_set(rtwdev, txbd_rwptr_clr2,
2390 				  B_AX_CLR_CH10_IDX | B_AX_CLR_CH11_IDX);
2391 	rtw89_write32_set(rtwdev, rxbd_rwptr_clr,
2392 			  B_AX_CLR_RXQ_IDX | B_AX_CLR_RPQ_IDX);
2393 }
2394 
rtw89_poll_txdma_ch_idle_pcie(struct rtw89_dev * rtwdev)2395 static int rtw89_poll_txdma_ch_idle_pcie(struct rtw89_dev *rtwdev)
2396 {
2397 	const struct rtw89_pci_info *info = rtwdev->pci_info;
2398 	u32 ret, check, dma_busy;
2399 	u32 dma_busy1 = info->dma_busy1.addr;
2400 	u32 dma_busy2 = info->dma_busy2_reg;
2401 
2402 	check = info->dma_busy1.mask;
2403 
2404 	ret = read_poll_timeout(rtw89_read32, dma_busy, (dma_busy & check) == 0,
2405 				10, 100, false, rtwdev, dma_busy1);
2406 	if (ret)
2407 		return ret;
2408 
2409 	if (!dma_busy2)
2410 		return 0;
2411 
2412 	check = B_AX_CH10_BUSY | B_AX_CH11_BUSY;
2413 
2414 	ret = read_poll_timeout(rtw89_read32, dma_busy, (dma_busy & check) == 0,
2415 				10, 100, false, rtwdev, dma_busy2);
2416 	if (ret)
2417 		return ret;
2418 
2419 	return 0;
2420 }
2421 
rtw89_poll_rxdma_ch_idle_pcie(struct rtw89_dev * rtwdev)2422 static int rtw89_poll_rxdma_ch_idle_pcie(struct rtw89_dev *rtwdev)
2423 {
2424 	const struct rtw89_pci_info *info = rtwdev->pci_info;
2425 	u32 ret, check, dma_busy;
2426 	u32 dma_busy3 = info->dma_busy3_reg;
2427 
2428 	check = B_AX_RXQ_BUSY | B_AX_RPQ_BUSY;
2429 
2430 	ret = read_poll_timeout(rtw89_read32, dma_busy, (dma_busy & check) == 0,
2431 				10, 100, false, rtwdev, dma_busy3);
2432 	if (ret)
2433 		return ret;
2434 
2435 	return 0;
2436 }
2437 
rtw89_pci_poll_dma_all_idle(struct rtw89_dev * rtwdev)2438 static int rtw89_pci_poll_dma_all_idle(struct rtw89_dev *rtwdev)
2439 {
2440 	u32 ret;
2441 
2442 	ret = rtw89_poll_txdma_ch_idle_pcie(rtwdev);
2443 	if (ret) {
2444 		rtw89_err(rtwdev, "txdma ch busy\n");
2445 		return ret;
2446 	}
2447 
2448 	ret = rtw89_poll_rxdma_ch_idle_pcie(rtwdev);
2449 	if (ret) {
2450 		rtw89_err(rtwdev, "rxdma ch busy\n");
2451 		return ret;
2452 	}
2453 
2454 	return 0;
2455 }
2456 
rtw89_pci_mode_op(struct rtw89_dev * rtwdev)2457 static int rtw89_pci_mode_op(struct rtw89_dev *rtwdev)
2458 {
2459 	const struct rtw89_pci_info *info = rtwdev->pci_info;
2460 	enum mac_ax_bd_trunc_mode txbd_trunc_mode = info->txbd_trunc_mode;
2461 	enum mac_ax_bd_trunc_mode rxbd_trunc_mode = info->rxbd_trunc_mode;
2462 	enum mac_ax_rxbd_mode rxbd_mode = info->rxbd_mode;
2463 	enum mac_ax_tag_mode tag_mode = info->tag_mode;
2464 	enum mac_ax_wd_dma_intvl wd_dma_idle_intvl = info->wd_dma_idle_intvl;
2465 	enum mac_ax_wd_dma_intvl wd_dma_act_intvl = info->wd_dma_act_intvl;
2466 	enum mac_ax_tx_burst tx_burst = info->tx_burst;
2467 	enum mac_ax_rx_burst rx_burst = info->rx_burst;
2468 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2469 	u8 cv = rtwdev->hal.cv;
2470 	u32 val32;
2471 
2472 	if (txbd_trunc_mode == MAC_AX_BD_TRUNC) {
2473 		if (chip_id == RTL8852A && cv == CHIP_CBV)
2474 			rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_TX_TRUNC_MODE);
2475 	} else if (txbd_trunc_mode == MAC_AX_BD_NORM) {
2476 		if (chip_id == RTL8852A || chip_id == RTL8852B)
2477 			rtw89_write32_clr(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_TX_TRUNC_MODE);
2478 	}
2479 
2480 	if (rxbd_trunc_mode == MAC_AX_BD_TRUNC) {
2481 		if (chip_id == RTL8852A && cv == CHIP_CBV)
2482 			rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_RX_TRUNC_MODE);
2483 	} else if (rxbd_trunc_mode == MAC_AX_BD_NORM) {
2484 		if (chip_id == RTL8852A || chip_id == RTL8852B)
2485 			rtw89_write32_clr(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_RX_TRUNC_MODE);
2486 	}
2487 
2488 	if (rxbd_mode == MAC_AX_RXBD_PKT) {
2489 		rtw89_write32_clr(rtwdev, info->init_cfg_reg, info->rxbd_mode_bit);
2490 	} else if (rxbd_mode == MAC_AX_RXBD_SEP) {
2491 		rtw89_write32_set(rtwdev, info->init_cfg_reg, info->rxbd_mode_bit);
2492 
2493 		if (chip_id == RTL8852A || chip_id == RTL8852B)
2494 			rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG2,
2495 					   B_AX_PCIE_RX_APPLEN_MASK, 0);
2496 	}
2497 
2498 	if (chip_id == RTL8852A || chip_id == RTL8852B) {
2499 		rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_PCIE_MAX_TXDMA_MASK, tx_burst);
2500 		rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_PCIE_MAX_RXDMA_MASK, rx_burst);
2501 	} else if (chip_id == RTL8852C) {
2502 		rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_HAXI_MAX_TXDMA_MASK, tx_burst);
2503 		rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_HAXI_MAX_RXDMA_MASK, rx_burst);
2504 	}
2505 
2506 	if (chip_id == RTL8852A || chip_id == RTL8852B) {
2507 		if (tag_mode == MAC_AX_TAG_SGL) {
2508 			val32 = rtw89_read32(rtwdev, R_AX_PCIE_INIT_CFG1) &
2509 					    ~B_AX_LATENCY_CONTROL;
2510 			rtw89_write32(rtwdev, R_AX_PCIE_INIT_CFG1, val32);
2511 		} else if (tag_mode == MAC_AX_TAG_MULTI) {
2512 			val32 = rtw89_read32(rtwdev, R_AX_PCIE_INIT_CFG1) |
2513 					    B_AX_LATENCY_CONTROL;
2514 			rtw89_write32(rtwdev, R_AX_PCIE_INIT_CFG1, val32);
2515 		}
2516 	}
2517 
2518 	rtw89_write32_mask(rtwdev, info->exp_ctrl_reg, info->max_tag_num_mask,
2519 			   info->multi_tag_num);
2520 
2521 	if (chip_id == RTL8852A || chip_id == RTL8852B) {
2522 		rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG2, B_AX_WD_ITVL_IDLE,
2523 				   wd_dma_idle_intvl);
2524 		rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG2, B_AX_WD_ITVL_ACT,
2525 				   wd_dma_act_intvl);
2526 	} else if (chip_id == RTL8852C) {
2527 		rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_WD_ITVL_IDLE_V1_MASK,
2528 				   wd_dma_idle_intvl);
2529 		rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_WD_ITVL_ACT_V1_MASK,
2530 				   wd_dma_act_intvl);
2531 	}
2532 
2533 	if (txbd_trunc_mode == MAC_AX_BD_TRUNC) {
2534 		rtw89_write32_set(rtwdev, R_AX_TX_ADDRESS_INFO_MODE_SETTING,
2535 				  B_AX_HOST_ADDR_INFO_8B_SEL);
2536 		rtw89_write32_clr(rtwdev, R_AX_PKTIN_SETTING, B_AX_WD_ADDR_INFO_LENGTH);
2537 	} else if (txbd_trunc_mode == MAC_AX_BD_NORM) {
2538 		rtw89_write32_clr(rtwdev, R_AX_TX_ADDRESS_INFO_MODE_SETTING,
2539 				  B_AX_HOST_ADDR_INFO_8B_SEL);
2540 		rtw89_write32_set(rtwdev, R_AX_PKTIN_SETTING, B_AX_WD_ADDR_INFO_LENGTH);
2541 	}
2542 
2543 	return 0;
2544 }
2545 
rtw89_pci_ops_deinit(struct rtw89_dev * rtwdev)2546 static int rtw89_pci_ops_deinit(struct rtw89_dev *rtwdev)
2547 {
2548 	const struct rtw89_pci_info *info = rtwdev->pci_info;
2549 
2550 	rtw89_pci_power_wake(rtwdev, false);
2551 
2552 	if (rtwdev->chip->chip_id == RTL8852A) {
2553 		/* ltr sw trigger */
2554 		rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0, B_AX_APP_LTR_IDLE);
2555 	}
2556 	info->ltr_set(rtwdev, false);
2557 	rtw89_pci_ctrl_dma_all(rtwdev, false);
2558 	rtw89_pci_clr_idx_all(rtwdev);
2559 
2560 	return 0;
2561 }
2562 
rtw89_pci_ops_mac_pre_init(struct rtw89_dev * rtwdev)2563 static int rtw89_pci_ops_mac_pre_init(struct rtw89_dev *rtwdev)
2564 {
2565 	const struct rtw89_pci_info *info = rtwdev->pci_info;
2566 	int ret;
2567 
2568 	rtw89_pci_rxdma_prefth(rtwdev);
2569 	rtw89_pci_l1off_pwroff(rtwdev);
2570 	rtw89_pci_deglitch_setting(rtwdev);
2571 	ret = rtw89_pci_l2_rxen_lat(rtwdev);
2572 	if (ret) {
2573 		rtw89_err(rtwdev, "[ERR] pcie l2 rxen lat %d\n", ret);
2574 		return ret;
2575 	}
2576 
2577 	rtw89_pci_aphy_pwrcut(rtwdev);
2578 	rtw89_pci_hci_ldo(rtwdev);
2579 	rtw89_pci_dphy_delay(rtwdev);
2580 
2581 	ret = rtw89_pci_autok_x(rtwdev);
2582 	if (ret) {
2583 		rtw89_err(rtwdev, "[ERR] pcie autok_x fail %d\n", ret);
2584 		return ret;
2585 	}
2586 
2587 	ret = rtw89_pci_auto_refclk_cal(rtwdev, false);
2588 	if (ret) {
2589 		rtw89_err(rtwdev, "[ERR] pcie autok fail %d\n", ret);
2590 		return ret;
2591 	}
2592 
2593 	rtw89_pci_power_wake(rtwdev, true);
2594 	rtw89_pci_autoload_hang(rtwdev);
2595 	rtw89_pci_l12_vmain(rtwdev);
2596 	rtw89_pci_gen2_force_ib(rtwdev);
2597 	rtw89_pci_l1_ent_lat(rtwdev);
2598 	rtw89_pci_wd_exit_l1(rtwdev);
2599 	rtw89_pci_set_sic(rtwdev);
2600 	rtw89_pci_set_lbc(rtwdev);
2601 	rtw89_pci_set_io_rcy(rtwdev);
2602 	rtw89_pci_set_dbg(rtwdev);
2603 	rtw89_pci_set_keep_reg(rtwdev);
2604 
2605 	rtw89_write32_set(rtwdev, info->dma_stop1.addr, B_AX_STOP_WPDMA);
2606 
2607 	/* stop DMA activities */
2608 	rtw89_pci_ctrl_dma_all(rtwdev, false);
2609 
2610 	ret = rtw89_pci_poll_dma_all_idle(rtwdev);
2611 	if (ret) {
2612 		rtw89_err(rtwdev, "[ERR] poll pcie dma all idle\n");
2613 		return ret;
2614 	}
2615 
2616 	rtw89_pci_clr_idx_all(rtwdev);
2617 	rtw89_pci_mode_op(rtwdev);
2618 
2619 	/* fill TRX BD indexes */
2620 	rtw89_pci_ops_reset(rtwdev);
2621 
2622 	ret = rtw89_pci_rst_bdram_pcie(rtwdev);
2623 	if (ret) {
2624 		rtw89_warn(rtwdev, "reset bdram busy\n");
2625 		return ret;
2626 	}
2627 
2628 	/* disable all channels except to FW CMD channel to download firmware */
2629 	rtw89_pci_ctrl_txdma_ch_pcie(rtwdev, false);
2630 	rtw89_pci_ctrl_txdma_fw_ch_pcie(rtwdev, true);
2631 
2632 	/* start DMA activities */
2633 	rtw89_pci_ctrl_dma_all(rtwdev, true);
2634 
2635 	return 0;
2636 }
2637 
rtw89_pci_ops_mac_pre_deinit(struct rtw89_dev * rtwdev)2638 static int rtw89_pci_ops_mac_pre_deinit(struct rtw89_dev *rtwdev)
2639 {
2640 	rtw89_pci_power_wake(rtwdev, false);
2641 
2642 	return 0;
2643 }
2644 
rtw89_pci_ltr_set(struct rtw89_dev * rtwdev,bool en)2645 int rtw89_pci_ltr_set(struct rtw89_dev *rtwdev, bool en)
2646 {
2647 	u32 val;
2648 
2649 	if (!en)
2650 		return 0;
2651 
2652 	val = rtw89_read32(rtwdev, R_AX_LTR_CTRL_0);
2653 	if (rtw89_pci_ltr_is_err_reg_val(val))
2654 		return -EINVAL;
2655 	val = rtw89_read32(rtwdev, R_AX_LTR_CTRL_1);
2656 	if (rtw89_pci_ltr_is_err_reg_val(val))
2657 		return -EINVAL;
2658 	val = rtw89_read32(rtwdev, R_AX_LTR_IDLE_LATENCY);
2659 	if (rtw89_pci_ltr_is_err_reg_val(val))
2660 		return -EINVAL;
2661 	val = rtw89_read32(rtwdev, R_AX_LTR_ACTIVE_LATENCY);
2662 	if (rtw89_pci_ltr_is_err_reg_val(val))
2663 		return -EINVAL;
2664 
2665 	rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_HW_EN | B_AX_LTR_EN |
2666 						   B_AX_LTR_WD_NOEMP_CHK);
2667 	rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_SPACE_IDX_MASK,
2668 			   PCI_LTR_SPC_500US);
2669 	rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_IDLE_TIMER_IDX_MASK,
2670 			   PCI_LTR_IDLE_TIMER_3_2MS);
2671 	rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX0_TH_MASK, 0x28);
2672 	rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX1_TH_MASK, 0x28);
2673 	rtw89_write32(rtwdev, R_AX_LTR_IDLE_LATENCY, 0x90039003);
2674 	rtw89_write32(rtwdev, R_AX_LTR_ACTIVE_LATENCY, 0x880b880b);
2675 
2676 	return 0;
2677 }
2678 EXPORT_SYMBOL(rtw89_pci_ltr_set);
2679 
rtw89_pci_ltr_set_v1(struct rtw89_dev * rtwdev,bool en)2680 int rtw89_pci_ltr_set_v1(struct rtw89_dev *rtwdev, bool en)
2681 {
2682 	u32 dec_ctrl;
2683 	u32 val32;
2684 
2685 	val32 = rtw89_read32(rtwdev, R_AX_LTR_CTRL_0);
2686 	if (rtw89_pci_ltr_is_err_reg_val(val32))
2687 		return -EINVAL;
2688 	val32 = rtw89_read32(rtwdev, R_AX_LTR_CTRL_1);
2689 	if (rtw89_pci_ltr_is_err_reg_val(val32))
2690 		return -EINVAL;
2691 	dec_ctrl = rtw89_read32(rtwdev, R_AX_LTR_DEC_CTRL);
2692 	if (rtw89_pci_ltr_is_err_reg_val(dec_ctrl))
2693 		return -EINVAL;
2694 	val32 = rtw89_read32(rtwdev, R_AX_LTR_LATENCY_IDX3);
2695 	if (rtw89_pci_ltr_is_err_reg_val(val32))
2696 		return -EINVAL;
2697 	val32 = rtw89_read32(rtwdev, R_AX_LTR_LATENCY_IDX0);
2698 	if (rtw89_pci_ltr_is_err_reg_val(val32))
2699 		return -EINVAL;
2700 
2701 	if (!en) {
2702 		dec_ctrl &= ~(LTR_EN_BITS | B_AX_LTR_IDX_DRV_MASK | B_AX_LTR_HW_DEC_EN);
2703 		dec_ctrl |= FIELD_PREP(B_AX_LTR_IDX_DRV_MASK, PCIE_LTR_IDX_IDLE) |
2704 			    B_AX_LTR_REQ_DRV;
2705 	} else {
2706 		dec_ctrl |= B_AX_LTR_HW_DEC_EN;
2707 	}
2708 
2709 	dec_ctrl &= ~B_AX_LTR_SPACE_IDX_V1_MASK;
2710 	dec_ctrl |= FIELD_PREP(B_AX_LTR_SPACE_IDX_V1_MASK, PCI_LTR_SPC_500US);
2711 
2712 	if (en)
2713 		rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0,
2714 				  B_AX_LTR_WD_NOEMP_CHK_V1 | B_AX_LTR_HW_EN);
2715 	rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_IDLE_TIMER_IDX_MASK,
2716 			   PCI_LTR_IDLE_TIMER_3_2MS);
2717 	rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX0_TH_MASK, 0x28);
2718 	rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX1_TH_MASK, 0x28);
2719 	rtw89_write32(rtwdev, R_AX_LTR_DEC_CTRL, dec_ctrl);
2720 	rtw89_write32(rtwdev, R_AX_LTR_LATENCY_IDX3, 0x90039003);
2721 	rtw89_write32(rtwdev, R_AX_LTR_LATENCY_IDX0, 0x880b880b);
2722 
2723 	return 0;
2724 }
2725 EXPORT_SYMBOL(rtw89_pci_ltr_set_v1);
2726 
rtw89_pci_ops_mac_post_init(struct rtw89_dev * rtwdev)2727 static int rtw89_pci_ops_mac_post_init(struct rtw89_dev *rtwdev)
2728 {
2729 	const struct rtw89_pci_info *info = rtwdev->pci_info;
2730 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
2731 	int ret;
2732 
2733 	ret = info->ltr_set(rtwdev, true);
2734 	if (ret) {
2735 		rtw89_err(rtwdev, "pci ltr set fail\n");
2736 		return ret;
2737 	}
2738 	if (chip_id == RTL8852A) {
2739 		/* ltr sw trigger */
2740 		rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0, B_AX_APP_LTR_ACT);
2741 	}
2742 	if (chip_id == RTL8852A || chip_id == RTL8852B) {
2743 		/* ADDR info 8-byte mode */
2744 		rtw89_write32_set(rtwdev, R_AX_TX_ADDRESS_INFO_MODE_SETTING,
2745 				  B_AX_HOST_ADDR_INFO_8B_SEL);
2746 		rtw89_write32_clr(rtwdev, R_AX_PKTIN_SETTING, B_AX_WD_ADDR_INFO_LENGTH);
2747 	}
2748 
2749 	/* enable DMA for all queues */
2750 	rtw89_pci_ctrl_txdma_ch_pcie(rtwdev, true);
2751 
2752 	/* Release PCI IO */
2753 	rtw89_write32_clr(rtwdev, info->dma_stop1.addr,
2754 			  B_AX_STOP_WPDMA | B_AX_STOP_PCIEIO);
2755 
2756 	return 0;
2757 }
2758 
rtw89_pci_claim_device(struct rtw89_dev * rtwdev,struct pci_dev * pdev)2759 static int rtw89_pci_claim_device(struct rtw89_dev *rtwdev,
2760 				  struct pci_dev *pdev)
2761 {
2762 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
2763 	int ret;
2764 
2765 	ret = pci_enable_device(pdev);
2766 	if (ret) {
2767 		rtw89_err(rtwdev, "failed to enable pci device\n");
2768 		return ret;
2769 	}
2770 
2771 	pci_set_master(pdev);
2772 	pci_set_drvdata(pdev, rtwdev->hw);
2773 
2774 	rtwpci->pdev = pdev;
2775 
2776 	return 0;
2777 }
2778 
rtw89_pci_declaim_device(struct rtw89_dev * rtwdev,struct pci_dev * pdev)2779 static void rtw89_pci_declaim_device(struct rtw89_dev *rtwdev,
2780 				     struct pci_dev *pdev)
2781 {
2782 	pci_disable_device(pdev);
2783 }
2784 
rtw89_pci_setup_mapping(struct rtw89_dev * rtwdev,struct pci_dev * pdev)2785 static int rtw89_pci_setup_mapping(struct rtw89_dev *rtwdev,
2786 				   struct pci_dev *pdev)
2787 {
2788 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
2789 	unsigned long resource_len;
2790 	u8 bar_id = 2;
2791 	int ret;
2792 
2793 	ret = pci_request_regions(pdev, KBUILD_MODNAME);
2794 	if (ret) {
2795 		rtw89_err(rtwdev, "failed to request pci regions\n");
2796 		goto err;
2797 	}
2798 
2799 	ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
2800 	if (ret) {
2801 		rtw89_err(rtwdev, "failed to set dma mask to 32-bit\n");
2802 		goto err_release_regions;
2803 	}
2804 
2805 	ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
2806 	if (ret) {
2807 		rtw89_err(rtwdev, "failed to set consistent dma mask to 32-bit\n");
2808 		goto err_release_regions;
2809 	}
2810 
2811 	resource_len = pci_resource_len(pdev, bar_id);
2812 	rtwpci->mmap = pci_iomap(pdev, bar_id, resource_len);
2813 	if (!rtwpci->mmap) {
2814 		rtw89_err(rtwdev, "failed to map pci io\n");
2815 		ret = -EIO;
2816 		goto err_release_regions;
2817 	}
2818 
2819 	return 0;
2820 
2821 err_release_regions:
2822 	pci_release_regions(pdev);
2823 err:
2824 	return ret;
2825 }
2826 
rtw89_pci_clear_mapping(struct rtw89_dev * rtwdev,struct pci_dev * pdev)2827 static void rtw89_pci_clear_mapping(struct rtw89_dev *rtwdev,
2828 				    struct pci_dev *pdev)
2829 {
2830 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
2831 
2832 	if (rtwpci->mmap) {
2833 		pci_iounmap(pdev, rtwpci->mmap);
2834 		pci_release_regions(pdev);
2835 	}
2836 }
2837 
rtw89_pci_free_tx_wd_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_tx_ring * tx_ring)2838 static void rtw89_pci_free_tx_wd_ring(struct rtw89_dev *rtwdev,
2839 				      struct pci_dev *pdev,
2840 				      struct rtw89_pci_tx_ring *tx_ring)
2841 {
2842 	struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
2843 	u8 *head = wd_ring->head;
2844 	dma_addr_t dma = wd_ring->dma;
2845 	u32 page_size = wd_ring->page_size;
2846 	u32 page_num = wd_ring->page_num;
2847 	u32 ring_sz = page_size * page_num;
2848 
2849 	dma_free_coherent(&pdev->dev, ring_sz, head, dma);
2850 	wd_ring->head = NULL;
2851 }
2852 
rtw89_pci_free_tx_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_tx_ring * tx_ring)2853 static void rtw89_pci_free_tx_ring(struct rtw89_dev *rtwdev,
2854 				   struct pci_dev *pdev,
2855 				   struct rtw89_pci_tx_ring *tx_ring)
2856 {
2857 	int ring_sz;
2858 	u8 *head;
2859 	dma_addr_t dma;
2860 
2861 	head = tx_ring->bd_ring.head;
2862 	dma = tx_ring->bd_ring.dma;
2863 	ring_sz = tx_ring->bd_ring.desc_size * tx_ring->bd_ring.len;
2864 	dma_free_coherent(&pdev->dev, ring_sz, head, dma);
2865 
2866 	tx_ring->bd_ring.head = NULL;
2867 }
2868 
rtw89_pci_free_tx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)2869 static void rtw89_pci_free_tx_rings(struct rtw89_dev *rtwdev,
2870 				    struct pci_dev *pdev)
2871 {
2872 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
2873 	const struct rtw89_pci_info *info = rtwdev->pci_info;
2874 	struct rtw89_pci_tx_ring *tx_ring;
2875 	int i;
2876 
2877 	for (i = 0; i < RTW89_TXCH_NUM; i++) {
2878 		if (info->tx_dma_ch_mask & BIT(i))
2879 			continue;
2880 		tx_ring = &rtwpci->tx_rings[i];
2881 		rtw89_pci_free_tx_wd_ring(rtwdev, pdev, tx_ring);
2882 		rtw89_pci_free_tx_ring(rtwdev, pdev, tx_ring);
2883 	}
2884 }
2885 
rtw89_pci_free_rx_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_rx_ring * rx_ring)2886 static void rtw89_pci_free_rx_ring(struct rtw89_dev *rtwdev,
2887 				   struct pci_dev *pdev,
2888 				   struct rtw89_pci_rx_ring *rx_ring)
2889 {
2890 	struct rtw89_pci_rx_info *rx_info;
2891 	struct sk_buff *skb;
2892 	dma_addr_t dma;
2893 	u32 buf_sz;
2894 	u8 *head;
2895 	int ring_sz = rx_ring->bd_ring.desc_size * rx_ring->bd_ring.len;
2896 	int i;
2897 
2898 	buf_sz = rx_ring->buf_sz;
2899 	for (i = 0; i < rx_ring->bd_ring.len; i++) {
2900 		skb = rx_ring->buf[i];
2901 		if (!skb)
2902 			continue;
2903 
2904 		rx_info = RTW89_PCI_RX_SKB_CB(skb);
2905 		dma = rx_info->dma;
2906 		dma_unmap_single(&pdev->dev, dma, buf_sz, DMA_FROM_DEVICE);
2907 		dev_kfree_skb(skb);
2908 		rx_ring->buf[i] = NULL;
2909 	}
2910 
2911 	head = rx_ring->bd_ring.head;
2912 	dma = rx_ring->bd_ring.dma;
2913 	dma_free_coherent(&pdev->dev, ring_sz, head, dma);
2914 
2915 	rx_ring->bd_ring.head = NULL;
2916 }
2917 
rtw89_pci_free_rx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)2918 static void rtw89_pci_free_rx_rings(struct rtw89_dev *rtwdev,
2919 				    struct pci_dev *pdev)
2920 {
2921 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
2922 	struct rtw89_pci_rx_ring *rx_ring;
2923 	int i;
2924 
2925 	for (i = 0; i < RTW89_RXCH_NUM; i++) {
2926 		rx_ring = &rtwpci->rx_rings[i];
2927 		rtw89_pci_free_rx_ring(rtwdev, pdev, rx_ring);
2928 	}
2929 }
2930 
rtw89_pci_free_trx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)2931 static void rtw89_pci_free_trx_rings(struct rtw89_dev *rtwdev,
2932 				     struct pci_dev *pdev)
2933 {
2934 	rtw89_pci_free_rx_rings(rtwdev, pdev);
2935 	rtw89_pci_free_tx_rings(rtwdev, pdev);
2936 }
2937 
rtw89_pci_init_rx_bd(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_rx_ring * rx_ring,struct sk_buff * skb,int buf_sz,u32 idx)2938 static int rtw89_pci_init_rx_bd(struct rtw89_dev *rtwdev, struct pci_dev *pdev,
2939 				struct rtw89_pci_rx_ring *rx_ring,
2940 				struct sk_buff *skb, int buf_sz, u32 idx)
2941 {
2942 	struct rtw89_pci_rx_info *rx_info;
2943 	struct rtw89_pci_rx_bd_32 *rx_bd;
2944 	dma_addr_t dma;
2945 
2946 	if (!skb)
2947 		return -EINVAL;
2948 
2949 	dma = dma_map_single(&pdev->dev, skb->data, buf_sz, DMA_FROM_DEVICE);
2950 	if (dma_mapping_error(&pdev->dev, dma))
2951 		return -EBUSY;
2952 
2953 	rx_info = RTW89_PCI_RX_SKB_CB(skb);
2954 	rx_bd = RTW89_PCI_RX_BD(rx_ring, idx);
2955 
2956 	memset(rx_bd, 0, sizeof(*rx_bd));
2957 	rx_bd->buf_size = cpu_to_le16(buf_sz);
2958 	rx_bd->dma = cpu_to_le32(dma);
2959 	rx_info->dma = dma;
2960 
2961 	return 0;
2962 }
2963 
rtw89_pci_alloc_tx_wd_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_tx_ring * tx_ring,enum rtw89_tx_channel txch)2964 static int rtw89_pci_alloc_tx_wd_ring(struct rtw89_dev *rtwdev,
2965 				      struct pci_dev *pdev,
2966 				      struct rtw89_pci_tx_ring *tx_ring,
2967 				      enum rtw89_tx_channel txch)
2968 {
2969 	struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
2970 	struct rtw89_pci_tx_wd *txwd;
2971 	dma_addr_t dma;
2972 	dma_addr_t cur_paddr;
2973 	u8 *head;
2974 	u8 *cur_vaddr;
2975 	u32 page_size = RTW89_PCI_TXWD_PAGE_SIZE;
2976 	u32 page_num = RTW89_PCI_TXWD_NUM_MAX;
2977 	u32 ring_sz = page_size * page_num;
2978 	u32 page_offset;
2979 	int i;
2980 
2981 	/* FWCMD queue doesn't use txwd as pages */
2982 	if (txch == RTW89_TXCH_CH12)
2983 		return 0;
2984 
2985 	head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL);
2986 	if (!head)
2987 		return -ENOMEM;
2988 
2989 	INIT_LIST_HEAD(&wd_ring->free_pages);
2990 	wd_ring->head = head;
2991 	wd_ring->dma = dma;
2992 	wd_ring->page_size = page_size;
2993 	wd_ring->page_num = page_num;
2994 
2995 	page_offset = 0;
2996 	for (i = 0; i < page_num; i++) {
2997 		txwd = &wd_ring->pages[i];
2998 		cur_paddr = dma + page_offset;
2999 		cur_vaddr = head + page_offset;
3000 
3001 		skb_queue_head_init(&txwd->queue);
3002 		INIT_LIST_HEAD(&txwd->list);
3003 		txwd->paddr = cur_paddr;
3004 		txwd->vaddr = cur_vaddr;
3005 		txwd->len = page_size;
3006 		txwd->seq = i;
3007 		rtw89_pci_enqueue_txwd(tx_ring, txwd);
3008 
3009 		page_offset += page_size;
3010 	}
3011 
3012 	return 0;
3013 }
3014 
rtw89_pci_alloc_tx_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_tx_ring * tx_ring,u32 desc_size,u32 len,enum rtw89_tx_channel txch)3015 static int rtw89_pci_alloc_tx_ring(struct rtw89_dev *rtwdev,
3016 				   struct pci_dev *pdev,
3017 				   struct rtw89_pci_tx_ring *tx_ring,
3018 				   u32 desc_size, u32 len,
3019 				   enum rtw89_tx_channel txch)
3020 {
3021 	const struct rtw89_pci_ch_dma_addr *txch_addr;
3022 	int ring_sz = desc_size * len;
3023 	u8 *head;
3024 	dma_addr_t dma;
3025 	int ret;
3026 
3027 	ret = rtw89_pci_alloc_tx_wd_ring(rtwdev, pdev, tx_ring, txch);
3028 	if (ret) {
3029 		rtw89_err(rtwdev, "failed to alloc txwd ring of txch %d\n", txch);
3030 		goto err;
3031 	}
3032 
3033 	ret = rtw89_pci_get_txch_addrs(rtwdev, txch, &txch_addr);
3034 	if (ret) {
3035 		rtw89_err(rtwdev, "failed to get address of txch %d", txch);
3036 		goto err_free_wd_ring;
3037 	}
3038 
3039 	head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL);
3040 	if (!head) {
3041 		ret = -ENOMEM;
3042 		goto err_free_wd_ring;
3043 	}
3044 
3045 	INIT_LIST_HEAD(&tx_ring->busy_pages);
3046 	tx_ring->bd_ring.head = head;
3047 	tx_ring->bd_ring.dma = dma;
3048 	tx_ring->bd_ring.len = len;
3049 	tx_ring->bd_ring.desc_size = desc_size;
3050 	tx_ring->bd_ring.addr = *txch_addr;
3051 	tx_ring->bd_ring.wp = 0;
3052 	tx_ring->bd_ring.rp = 0;
3053 	tx_ring->txch = txch;
3054 
3055 	return 0;
3056 
3057 err_free_wd_ring:
3058 	rtw89_pci_free_tx_wd_ring(rtwdev, pdev, tx_ring);
3059 err:
3060 	return ret;
3061 }
3062 
rtw89_pci_alloc_tx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3063 static int rtw89_pci_alloc_tx_rings(struct rtw89_dev *rtwdev,
3064 				    struct pci_dev *pdev)
3065 {
3066 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3067 	const struct rtw89_pci_info *info = rtwdev->pci_info;
3068 	struct rtw89_pci_tx_ring *tx_ring;
3069 	u32 desc_size;
3070 	u32 len;
3071 	u32 i, tx_allocated;
3072 	int ret;
3073 
3074 	for (i = 0; i < RTW89_TXCH_NUM; i++) {
3075 		if (info->tx_dma_ch_mask & BIT(i))
3076 			continue;
3077 		tx_ring = &rtwpci->tx_rings[i];
3078 		desc_size = sizeof(struct rtw89_pci_tx_bd_32);
3079 		len = RTW89_PCI_TXBD_NUM_MAX;
3080 		ret = rtw89_pci_alloc_tx_ring(rtwdev, pdev, tx_ring,
3081 					      desc_size, len, i);
3082 		if (ret) {
3083 			rtw89_err(rtwdev, "failed to alloc tx ring %d\n", i);
3084 			goto err_free;
3085 		}
3086 	}
3087 
3088 	return 0;
3089 
3090 err_free:
3091 	tx_allocated = i;
3092 	for (i = 0; i < tx_allocated; i++) {
3093 		tx_ring = &rtwpci->tx_rings[i];
3094 		rtw89_pci_free_tx_ring(rtwdev, pdev, tx_ring);
3095 	}
3096 
3097 	return ret;
3098 }
3099 
rtw89_pci_alloc_rx_ring(struct rtw89_dev * rtwdev,struct pci_dev * pdev,struct rtw89_pci_rx_ring * rx_ring,u32 desc_size,u32 len,u32 rxch)3100 static int rtw89_pci_alloc_rx_ring(struct rtw89_dev *rtwdev,
3101 				   struct pci_dev *pdev,
3102 				   struct rtw89_pci_rx_ring *rx_ring,
3103 				   u32 desc_size, u32 len, u32 rxch)
3104 {
3105 	const struct rtw89_pci_ch_dma_addr *rxch_addr;
3106 	struct sk_buff *skb;
3107 	u8 *head;
3108 	dma_addr_t dma;
3109 	int ring_sz = desc_size * len;
3110 	int buf_sz = RTW89_PCI_RX_BUF_SIZE;
3111 	int i, allocated;
3112 	int ret;
3113 
3114 	ret = rtw89_pci_get_rxch_addrs(rtwdev, rxch, &rxch_addr);
3115 	if (ret) {
3116 		rtw89_err(rtwdev, "failed to get address of rxch %d", rxch);
3117 		return ret;
3118 	}
3119 
3120 	head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL);
3121 	if (!head) {
3122 		ret = -ENOMEM;
3123 		goto err;
3124 	}
3125 
3126 	rx_ring->bd_ring.head = head;
3127 	rx_ring->bd_ring.dma = dma;
3128 	rx_ring->bd_ring.len = len;
3129 	rx_ring->bd_ring.desc_size = desc_size;
3130 	rx_ring->bd_ring.addr = *rxch_addr;
3131 	rx_ring->bd_ring.wp = 0;
3132 	rx_ring->bd_ring.rp = 0;
3133 	rx_ring->buf_sz = buf_sz;
3134 	rx_ring->diliver_skb = NULL;
3135 	rx_ring->diliver_desc.ready = false;
3136 
3137 	for (i = 0; i < len; i++) {
3138 		skb = dev_alloc_skb(buf_sz);
3139 		if (!skb) {
3140 			ret = -ENOMEM;
3141 			goto err_free;
3142 		}
3143 
3144 		memset(skb->data, 0, buf_sz);
3145 		rx_ring->buf[i] = skb;
3146 		ret = rtw89_pci_init_rx_bd(rtwdev, pdev, rx_ring, skb,
3147 					   buf_sz, i);
3148 		if (ret) {
3149 			rtw89_err(rtwdev, "failed to init rx buf %d\n", i);
3150 			dev_kfree_skb_any(skb);
3151 			rx_ring->buf[i] = NULL;
3152 			goto err_free;
3153 		}
3154 	}
3155 
3156 	return 0;
3157 
3158 err_free:
3159 	allocated = i;
3160 	for (i = 0; i < allocated; i++) {
3161 		skb = rx_ring->buf[i];
3162 		if (!skb)
3163 			continue;
3164 		dma = *((dma_addr_t *)skb->cb);
3165 		dma_unmap_single(&pdev->dev, dma, buf_sz, DMA_FROM_DEVICE);
3166 		dev_kfree_skb(skb);
3167 		rx_ring->buf[i] = NULL;
3168 	}
3169 
3170 	head = rx_ring->bd_ring.head;
3171 	dma = rx_ring->bd_ring.dma;
3172 	dma_free_coherent(&pdev->dev, ring_sz, head, dma);
3173 
3174 	rx_ring->bd_ring.head = NULL;
3175 err:
3176 	return ret;
3177 }
3178 
rtw89_pci_alloc_rx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3179 static int rtw89_pci_alloc_rx_rings(struct rtw89_dev *rtwdev,
3180 				    struct pci_dev *pdev)
3181 {
3182 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3183 	struct rtw89_pci_rx_ring *rx_ring;
3184 	u32 desc_size;
3185 	u32 len;
3186 	int i, rx_allocated;
3187 	int ret;
3188 
3189 	for (i = 0; i < RTW89_RXCH_NUM; i++) {
3190 		rx_ring = &rtwpci->rx_rings[i];
3191 		desc_size = sizeof(struct rtw89_pci_rx_bd_32);
3192 		len = RTW89_PCI_RXBD_NUM_MAX;
3193 		ret = rtw89_pci_alloc_rx_ring(rtwdev, pdev, rx_ring,
3194 					      desc_size, len, i);
3195 		if (ret) {
3196 			rtw89_err(rtwdev, "failed to alloc rx ring %d\n", i);
3197 			goto err_free;
3198 		}
3199 	}
3200 
3201 	return 0;
3202 
3203 err_free:
3204 	rx_allocated = i;
3205 	for (i = 0; i < rx_allocated; i++) {
3206 		rx_ring = &rtwpci->rx_rings[i];
3207 		rtw89_pci_free_rx_ring(rtwdev, pdev, rx_ring);
3208 	}
3209 
3210 	return ret;
3211 }
3212 
rtw89_pci_alloc_trx_rings(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3213 static int rtw89_pci_alloc_trx_rings(struct rtw89_dev *rtwdev,
3214 				     struct pci_dev *pdev)
3215 {
3216 	int ret;
3217 
3218 	ret = rtw89_pci_alloc_tx_rings(rtwdev, pdev);
3219 	if (ret) {
3220 		rtw89_err(rtwdev, "failed to alloc dma tx rings\n");
3221 		goto err;
3222 	}
3223 
3224 	ret = rtw89_pci_alloc_rx_rings(rtwdev, pdev);
3225 	if (ret) {
3226 		rtw89_err(rtwdev, "failed to alloc dma rx rings\n");
3227 		goto err_free_tx_rings;
3228 	}
3229 
3230 	return 0;
3231 
3232 err_free_tx_rings:
3233 	rtw89_pci_free_tx_rings(rtwdev, pdev);
3234 err:
3235 	return ret;
3236 }
3237 
rtw89_pci_h2c_init(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)3238 static void rtw89_pci_h2c_init(struct rtw89_dev *rtwdev,
3239 			       struct rtw89_pci *rtwpci)
3240 {
3241 	skb_queue_head_init(&rtwpci->h2c_queue);
3242 	skb_queue_head_init(&rtwpci->h2c_release_queue);
3243 }
3244 
rtw89_pci_setup_resource(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3245 static int rtw89_pci_setup_resource(struct rtw89_dev *rtwdev,
3246 				    struct pci_dev *pdev)
3247 {
3248 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3249 	int ret;
3250 
3251 	ret = rtw89_pci_setup_mapping(rtwdev, pdev);
3252 	if (ret) {
3253 		rtw89_err(rtwdev, "failed to setup pci mapping\n");
3254 		goto err;
3255 	}
3256 
3257 	ret = rtw89_pci_alloc_trx_rings(rtwdev, pdev);
3258 	if (ret) {
3259 		rtw89_err(rtwdev, "failed to alloc pci trx rings\n");
3260 		goto err_pci_unmap;
3261 	}
3262 
3263 	rtw89_pci_h2c_init(rtwdev, rtwpci);
3264 
3265 	spin_lock_init(&rtwpci->irq_lock);
3266 	spin_lock_init(&rtwpci->trx_lock);
3267 
3268 	return 0;
3269 
3270 err_pci_unmap:
3271 	rtw89_pci_clear_mapping(rtwdev, pdev);
3272 err:
3273 	return ret;
3274 }
3275 
rtw89_pci_clear_resource(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3276 static void rtw89_pci_clear_resource(struct rtw89_dev *rtwdev,
3277 				     struct pci_dev *pdev)
3278 {
3279 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3280 
3281 	rtw89_pci_free_trx_rings(rtwdev, pdev);
3282 	rtw89_pci_clear_mapping(rtwdev, pdev);
3283 	rtw89_pci_release_fwcmd(rtwdev, rtwpci,
3284 				skb_queue_len(&rtwpci->h2c_queue), true);
3285 }
3286 
rtw89_pci_config_intr_mask(struct rtw89_dev * rtwdev)3287 void rtw89_pci_config_intr_mask(struct rtw89_dev *rtwdev)
3288 {
3289 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3290 	const struct rtw89_chip_info *chip = rtwdev->chip;
3291 	u32 hs0isr_ind_int_en = B_AX_HS0ISR_IND_INT_EN;
3292 
3293 	if (chip->chip_id == RTL8851B)
3294 		hs0isr_ind_int_en = B_AX_HS0ISR_IND_INT_EN_WKARND;
3295 
3296 	rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | 0;
3297 
3298 	if (rtwpci->under_recovery) {
3299 		rtwpci->intrs[0] = hs0isr_ind_int_en;
3300 		rtwpci->intrs[1] = 0;
3301 	} else {
3302 		rtwpci->intrs[0] = B_AX_TXDMA_STUCK_INT_EN |
3303 				   B_AX_RXDMA_INT_EN |
3304 				   B_AX_RXP1DMA_INT_EN |
3305 				   B_AX_RPQDMA_INT_EN |
3306 				   B_AX_RXDMA_STUCK_INT_EN |
3307 				   B_AX_RDU_INT_EN |
3308 				   B_AX_RPQBD_FULL_INT_EN |
3309 				   hs0isr_ind_int_en;
3310 
3311 		rtwpci->intrs[1] = B_AX_HC10ISR_IND_INT_EN;
3312 	}
3313 }
3314 EXPORT_SYMBOL(rtw89_pci_config_intr_mask);
3315 
rtw89_pci_recovery_intr_mask_v1(struct rtw89_dev * rtwdev)3316 static void rtw89_pci_recovery_intr_mask_v1(struct rtw89_dev *rtwdev)
3317 {
3318 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3319 
3320 	rtwpci->ind_intrs = B_AX_HS0ISR_IND_INT_EN;
3321 	rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | B_AX_WDT_TIMEOUT_INT_EN;
3322 	rtwpci->intrs[0] = 0;
3323 	rtwpci->intrs[1] = 0;
3324 }
3325 
rtw89_pci_default_intr_mask_v1(struct rtw89_dev * rtwdev)3326 static void rtw89_pci_default_intr_mask_v1(struct rtw89_dev *rtwdev)
3327 {
3328 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3329 
3330 	rtwpci->ind_intrs = B_AX_HCI_AXIDMA_INT_EN |
3331 			    B_AX_HS1ISR_IND_INT_EN |
3332 			    B_AX_HS0ISR_IND_INT_EN;
3333 	rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | B_AX_WDT_TIMEOUT_INT_EN;
3334 	rtwpci->intrs[0] = B_AX_TXDMA_STUCK_INT_EN |
3335 			   B_AX_RXDMA_INT_EN |
3336 			   B_AX_RXP1DMA_INT_EN |
3337 			   B_AX_RPQDMA_INT_EN |
3338 			   B_AX_RXDMA_STUCK_INT_EN |
3339 			   B_AX_RDU_INT_EN |
3340 			   B_AX_RPQBD_FULL_INT_EN;
3341 	rtwpci->intrs[1] = B_AX_GPIO18_INT_EN;
3342 }
3343 
rtw89_pci_low_power_intr_mask_v1(struct rtw89_dev * rtwdev)3344 static void rtw89_pci_low_power_intr_mask_v1(struct rtw89_dev *rtwdev)
3345 {
3346 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3347 
3348 	rtwpci->ind_intrs = B_AX_HS1ISR_IND_INT_EN |
3349 			    B_AX_HS0ISR_IND_INT_EN;
3350 	rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | B_AX_WDT_TIMEOUT_INT_EN;
3351 	rtwpci->intrs[0] = 0;
3352 	rtwpci->intrs[1] = B_AX_GPIO18_INT_EN;
3353 }
3354 
rtw89_pci_config_intr_mask_v1(struct rtw89_dev * rtwdev)3355 void rtw89_pci_config_intr_mask_v1(struct rtw89_dev *rtwdev)
3356 {
3357 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3358 
3359 	if (rtwpci->under_recovery)
3360 		rtw89_pci_recovery_intr_mask_v1(rtwdev);
3361 	else if (rtwpci->low_power)
3362 		rtw89_pci_low_power_intr_mask_v1(rtwdev);
3363 	else
3364 		rtw89_pci_default_intr_mask_v1(rtwdev);
3365 }
3366 EXPORT_SYMBOL(rtw89_pci_config_intr_mask_v1);
3367 
rtw89_pci_request_irq(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3368 static int rtw89_pci_request_irq(struct rtw89_dev *rtwdev,
3369 				 struct pci_dev *pdev)
3370 {
3371 	unsigned long flags = 0;
3372 	int ret;
3373 
3374 	flags |= PCI_IRQ_LEGACY | PCI_IRQ_MSI;
3375 	ret = pci_alloc_irq_vectors(pdev, 1, 1, flags);
3376 	if (ret < 0) {
3377 		rtw89_err(rtwdev, "failed to alloc irq vectors, ret %d\n", ret);
3378 		goto err;
3379 	}
3380 
3381 	ret = devm_request_threaded_irq(rtwdev->dev, pdev->irq,
3382 					rtw89_pci_interrupt_handler,
3383 					rtw89_pci_interrupt_threadfn,
3384 					IRQF_SHARED, KBUILD_MODNAME, rtwdev);
3385 	if (ret) {
3386 		rtw89_err(rtwdev, "failed to request threaded irq\n");
3387 		goto err_free_vector;
3388 	}
3389 
3390 	rtw89_chip_config_intr_mask(rtwdev, RTW89_PCI_INTR_MASK_RESET);
3391 
3392 	return 0;
3393 
3394 err_free_vector:
3395 	pci_free_irq_vectors(pdev);
3396 err:
3397 	return ret;
3398 }
3399 
rtw89_pci_free_irq(struct rtw89_dev * rtwdev,struct pci_dev * pdev)3400 static void rtw89_pci_free_irq(struct rtw89_dev *rtwdev,
3401 			       struct pci_dev *pdev)
3402 {
3403 	devm_free_irq(rtwdev->dev, pdev->irq, rtwdev);
3404 	pci_free_irq_vectors(pdev);
3405 }
3406 
gray_code_to_bin(u16 gray_code,u32 bit_num)3407 static u16 gray_code_to_bin(u16 gray_code, u32 bit_num)
3408 {
3409 	u16 bin = 0, gray_bit;
3410 	u32 bit_idx;
3411 
3412 	for (bit_idx = 0; bit_idx < bit_num; bit_idx++) {
3413 		gray_bit = (gray_code >> bit_idx) & 0x1;
3414 		if (bit_num - bit_idx > 1)
3415 			gray_bit ^= (gray_code >> (bit_idx + 1)) & 0x1;
3416 		bin |= (gray_bit << bit_idx);
3417 	}
3418 
3419 	return bin;
3420 }
3421 
rtw89_pci_filter_out(struct rtw89_dev * rtwdev)3422 static int rtw89_pci_filter_out(struct rtw89_dev *rtwdev)
3423 {
3424 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3425 	struct pci_dev *pdev = rtwpci->pdev;
3426 	u16 val16, filter_out_val;
3427 	u32 val, phy_offset;
3428 	int ret;
3429 
3430 	if (rtwdev->chip->chip_id != RTL8852C)
3431 		return 0;
3432 
3433 	val = rtw89_read32_mask(rtwdev, R_AX_PCIE_MIX_CFG_V1, B_AX_ASPM_CTRL_MASK);
3434 	if (val == B_AX_ASPM_CTRL_L1)
3435 		return 0;
3436 
3437 	ret = pci_read_config_dword(pdev, RTW89_PCIE_L1_STS_V1, &val);
3438 	if (ret)
3439 		return ret;
3440 
3441 	val = FIELD_GET(RTW89_BCFG_LINK_SPEED_MASK, val);
3442 	if (val == RTW89_PCIE_GEN1_SPEED) {
3443 		phy_offset = R_RAC_DIRECT_OFFSET_G1;
3444 	} else if (val == RTW89_PCIE_GEN2_SPEED) {
3445 		phy_offset = R_RAC_DIRECT_OFFSET_G2;
3446 		val16 = rtw89_read16(rtwdev, phy_offset + RAC_ANA10 * RAC_MULT);
3447 		rtw89_write16_set(rtwdev, phy_offset + RAC_ANA10 * RAC_MULT,
3448 				  val16 | B_PCIE_BIT_PINOUT_DIS);
3449 		rtw89_write16_set(rtwdev, phy_offset + RAC_ANA19 * RAC_MULT,
3450 				  val16 & ~B_PCIE_BIT_RD_SEL);
3451 
3452 		val16 = rtw89_read16_mask(rtwdev,
3453 					  phy_offset + RAC_ANA1F * RAC_MULT,
3454 					  FILTER_OUT_EQ_MASK);
3455 		val16 = gray_code_to_bin(val16, hweight16(val16));
3456 		filter_out_val = rtw89_read16(rtwdev, phy_offset + RAC_ANA24 *
3457 					      RAC_MULT);
3458 		filter_out_val &= ~REG_FILTER_OUT_MASK;
3459 		filter_out_val |= FIELD_PREP(REG_FILTER_OUT_MASK, val16);
3460 
3461 		rtw89_write16(rtwdev, phy_offset + RAC_ANA24 * RAC_MULT,
3462 			      filter_out_val);
3463 		rtw89_write16_set(rtwdev, phy_offset + RAC_ANA0A * RAC_MULT,
3464 				  B_BAC_EQ_SEL);
3465 		rtw89_write16_set(rtwdev,
3466 				  R_RAC_DIRECT_OFFSET_G1 + RAC_ANA0C * RAC_MULT,
3467 				  B_PCIE_BIT_PSAVE);
3468 	} else {
3469 		return -EOPNOTSUPP;
3470 	}
3471 	rtw89_write16_set(rtwdev, phy_offset + RAC_ANA0C * RAC_MULT,
3472 			  B_PCIE_BIT_PSAVE);
3473 
3474 	return 0;
3475 }
3476 
rtw89_pci_clkreq_set(struct rtw89_dev * rtwdev,bool enable)3477 static void rtw89_pci_clkreq_set(struct rtw89_dev *rtwdev, bool enable)
3478 {
3479 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
3480 	int ret;
3481 
3482 	if (rtw89_pci_disable_clkreq)
3483 		return;
3484 
3485 	ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_CLK_CTRL,
3486 					  PCIE_CLKDLY_HW_30US);
3487 	if (ret)
3488 		rtw89_err(rtwdev, "failed to set CLKREQ Delay\n");
3489 
3490 	if (chip_id == RTL8852A || chip_id == RTL8852B || chip_id == RTL8851B) {
3491 		if (enable)
3492 			ret = rtw89_pci_config_byte_set(rtwdev,
3493 							RTW89_PCIE_L1_CTRL,
3494 							RTW89_PCIE_BIT_CLK);
3495 		else
3496 			ret = rtw89_pci_config_byte_clr(rtwdev,
3497 							RTW89_PCIE_L1_CTRL,
3498 							RTW89_PCIE_BIT_CLK);
3499 		if (ret)
3500 			rtw89_err(rtwdev, "failed to %s CLKREQ_L1, ret=%d",
3501 				  enable ? "set" : "unset", ret);
3502 	} else if (chip_id == RTL8852C) {
3503 		rtw89_write32_set(rtwdev, R_AX_PCIE_LAT_CTRL,
3504 				  B_AX_CLK_REQ_SEL_OPT | B_AX_CLK_REQ_SEL);
3505 		if (enable)
3506 			rtw89_write32_set(rtwdev, R_AX_L1_CLK_CTRL,
3507 					  B_AX_CLK_REQ_N);
3508 		else
3509 			rtw89_write32_clr(rtwdev, R_AX_L1_CLK_CTRL,
3510 					  B_AX_CLK_REQ_N);
3511 	}
3512 }
3513 
rtw89_pci_aspm_set(struct rtw89_dev * rtwdev,bool enable)3514 static void rtw89_pci_aspm_set(struct rtw89_dev *rtwdev, bool enable)
3515 {
3516 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
3517 	u8 value = 0;
3518 	int ret;
3519 
3520 	if (rtw89_pci_disable_aspm_l1)
3521 		return;
3522 
3523 	ret = rtw89_pci_read_config_byte(rtwdev, RTW89_PCIE_ASPM_CTRL, &value);
3524 	if (ret)
3525 		rtw89_err(rtwdev, "failed to read ASPM Delay\n");
3526 
3527 	value &= ~(RTW89_L1DLY_MASK | RTW89_L0DLY_MASK);
3528 	value |= FIELD_PREP(RTW89_L1DLY_MASK, PCIE_L1DLY_16US) |
3529 		 FIELD_PREP(RTW89_L0DLY_MASK, PCIE_L0SDLY_4US);
3530 
3531 	ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_ASPM_CTRL, value);
3532 	if (ret)
3533 		rtw89_err(rtwdev, "failed to read ASPM Delay\n");
3534 
3535 	if (chip_id == RTL8852A || chip_id == RTL8852B || chip_id == RTL8851B) {
3536 		if (enable)
3537 			ret = rtw89_pci_config_byte_set(rtwdev,
3538 							RTW89_PCIE_L1_CTRL,
3539 							RTW89_PCIE_BIT_L1);
3540 		else
3541 			ret = rtw89_pci_config_byte_clr(rtwdev,
3542 							RTW89_PCIE_L1_CTRL,
3543 							RTW89_PCIE_BIT_L1);
3544 	} else if (chip_id == RTL8852C) {
3545 		if (enable)
3546 			rtw89_write32_set(rtwdev, R_AX_PCIE_MIX_CFG_V1,
3547 					  B_AX_ASPM_CTRL_L1);
3548 		else
3549 			rtw89_write32_clr(rtwdev, R_AX_PCIE_MIX_CFG_V1,
3550 					  B_AX_ASPM_CTRL_L1);
3551 	}
3552 	if (ret)
3553 		rtw89_err(rtwdev, "failed to %s ASPM L1, ret=%d",
3554 			  enable ? "set" : "unset", ret);
3555 }
3556 
rtw89_pci_recalc_int_mit(struct rtw89_dev * rtwdev)3557 static void rtw89_pci_recalc_int_mit(struct rtw89_dev *rtwdev)
3558 {
3559 	struct rtw89_traffic_stats *stats = &rtwdev->stats;
3560 	enum rtw89_tfc_lv tx_tfc_lv = stats->tx_tfc_lv;
3561 	enum rtw89_tfc_lv rx_tfc_lv = stats->rx_tfc_lv;
3562 	u32 val = 0;
3563 
3564 	if (!rtwdev->scanning &&
3565 	    (tx_tfc_lv >= RTW89_TFC_HIGH || rx_tfc_lv >= RTW89_TFC_HIGH))
3566 		val = B_AX_RXMIT_RXP2_SEL | B_AX_RXMIT_RXP1_SEL |
3567 		      FIELD_PREP(B_AX_RXCOUNTER_MATCH_MASK, RTW89_PCI_RXBD_NUM_MAX / 2) |
3568 		      FIELD_PREP(B_AX_RXTIMER_UNIT_MASK, AX_RXTIMER_UNIT_64US) |
3569 		      FIELD_PREP(B_AX_RXTIMER_MATCH_MASK, 2048 / 64);
3570 
3571 	rtw89_write32(rtwdev, R_AX_INT_MIT_RX, val);
3572 }
3573 
rtw89_pci_link_cfg(struct rtw89_dev * rtwdev)3574 static void rtw89_pci_link_cfg(struct rtw89_dev *rtwdev)
3575 {
3576 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3577 	struct pci_dev *pdev = rtwpci->pdev;
3578 	u16 link_ctrl;
3579 	int ret;
3580 
3581 	/* Though there is standard PCIE configuration space to set the
3582 	 * link control register, but by Realtek's design, driver should
3583 	 * check if host supports CLKREQ/ASPM to enable the HW module.
3584 	 *
3585 	 * These functions are implemented by two HW modules associated,
3586 	 * one is responsible to access PCIE configuration space to
3587 	 * follow the host settings, and another is in charge of doing
3588 	 * CLKREQ/ASPM mechanisms, it is default disabled. Because sometimes
3589 	 * the host does not support it, and due to some reasons or wrong
3590 	 * settings (ex. CLKREQ# not Bi-Direction), it could lead to device
3591 	 * loss if HW misbehaves on the link.
3592 	 *
3593 	 * Hence it's designed that driver should first check the PCIE
3594 	 * configuration space is sync'ed and enabled, then driver can turn
3595 	 * on the other module that is actually working on the mechanism.
3596 	 */
3597 	ret = pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &link_ctrl);
3598 	if (ret) {
3599 		rtw89_err(rtwdev, "failed to read PCI cap, ret=%d\n", ret);
3600 		return;
3601 	}
3602 
3603 	if (link_ctrl & PCI_EXP_LNKCTL_CLKREQ_EN)
3604 		rtw89_pci_clkreq_set(rtwdev, true);
3605 
3606 	if (link_ctrl & PCI_EXP_LNKCTL_ASPM_L1)
3607 		rtw89_pci_aspm_set(rtwdev, true);
3608 }
3609 
rtw89_pci_l1ss_set(struct rtw89_dev * rtwdev,bool enable)3610 static void rtw89_pci_l1ss_set(struct rtw89_dev *rtwdev, bool enable)
3611 {
3612 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
3613 	int ret;
3614 
3615 	if (chip_id == RTL8852A || chip_id == RTL8852B || chip_id == RTL8851B) {
3616 		if (enable)
3617 			ret = rtw89_pci_config_byte_set(rtwdev,
3618 							RTW89_PCIE_TIMER_CTRL,
3619 							RTW89_PCIE_BIT_L1SUB);
3620 		else
3621 			ret = rtw89_pci_config_byte_clr(rtwdev,
3622 							RTW89_PCIE_TIMER_CTRL,
3623 							RTW89_PCIE_BIT_L1SUB);
3624 		if (ret)
3625 			rtw89_err(rtwdev, "failed to %s L1SS, ret=%d",
3626 				  enable ? "set" : "unset", ret);
3627 	} else if (chip_id == RTL8852C) {
3628 		ret = rtw89_pci_config_byte_clr(rtwdev, RTW89_PCIE_L1SS_STS_V1,
3629 						RTW89_PCIE_BIT_ASPM_L11 |
3630 						RTW89_PCIE_BIT_PCI_L11);
3631 		if (ret)
3632 			rtw89_warn(rtwdev, "failed to unset ASPM L1.1, ret=%d", ret);
3633 		if (enable)
3634 			rtw89_write32_clr(rtwdev, R_AX_PCIE_MIX_CFG_V1,
3635 					  B_AX_L1SUB_DISABLE);
3636 		else
3637 			rtw89_write32_set(rtwdev, R_AX_PCIE_MIX_CFG_V1,
3638 					  B_AX_L1SUB_DISABLE);
3639 	}
3640 }
3641 
rtw89_pci_l1ss_cfg(struct rtw89_dev * rtwdev)3642 static void rtw89_pci_l1ss_cfg(struct rtw89_dev *rtwdev)
3643 {
3644 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3645 	struct pci_dev *pdev = rtwpci->pdev;
3646 	u32 l1ss_cap_ptr, l1ss_ctrl;
3647 
3648 	if (rtw89_pci_disable_l1ss)
3649 		return;
3650 
3651 	l1ss_cap_ptr = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
3652 	if (!l1ss_cap_ptr)
3653 		return;
3654 
3655 	pci_read_config_dword(pdev, l1ss_cap_ptr + PCI_L1SS_CTL1, &l1ss_ctrl);
3656 
3657 	if (l1ss_ctrl & PCI_L1SS_CTL1_L1SS_MASK)
3658 		rtw89_pci_l1ss_set(rtwdev, true);
3659 }
3660 
rtw89_pci_poll_io_idle(struct rtw89_dev * rtwdev)3661 static int rtw89_pci_poll_io_idle(struct rtw89_dev *rtwdev)
3662 {
3663 	int ret = 0;
3664 	u32 sts;
3665 	u32 busy = B_AX_PCIEIO_BUSY | B_AX_PCIEIO_TX_BUSY | B_AX_PCIEIO_RX_BUSY;
3666 
3667 	ret = read_poll_timeout_atomic(rtw89_read32, sts, (sts & busy) == 0x0,
3668 				       10, 1000, false, rtwdev,
3669 				       R_AX_PCIE_DMA_BUSY1);
3670 	if (ret) {
3671 		rtw89_err(rtwdev, "pci dmach busy1 0x%X\n",
3672 			  rtw89_read32(rtwdev, R_AX_PCIE_DMA_BUSY1));
3673 		return -EINVAL;
3674 	}
3675 	return ret;
3676 }
3677 
rtw89_pci_lv1rst_stop_dma(struct rtw89_dev * rtwdev)3678 static int rtw89_pci_lv1rst_stop_dma(struct rtw89_dev *rtwdev)
3679 {
3680 	u32 val;
3681 	int ret;
3682 
3683 	if (rtwdev->chip->chip_id == RTL8852C)
3684 		return 0;
3685 
3686 	rtw89_pci_ctrl_dma_all(rtwdev, false);
3687 	ret = rtw89_pci_poll_io_idle(rtwdev);
3688 	if (ret) {
3689 		val = rtw89_read32(rtwdev, R_AX_DBG_ERR_FLAG);
3690 		rtw89_debug(rtwdev, RTW89_DBG_HCI,
3691 			    "[PCIe] poll_io_idle fail, before 0x%08x: 0x%08x\n",
3692 			    R_AX_DBG_ERR_FLAG, val);
3693 		if (val & B_AX_TX_STUCK || val & B_AX_PCIE_TXBD_LEN0)
3694 			rtw89_mac_ctrl_hci_dma_tx(rtwdev, false);
3695 		if (val & B_AX_RX_STUCK)
3696 			rtw89_mac_ctrl_hci_dma_rx(rtwdev, false);
3697 		rtw89_mac_ctrl_hci_dma_trx(rtwdev, true);
3698 		ret = rtw89_pci_poll_io_idle(rtwdev);
3699 		val = rtw89_read32(rtwdev, R_AX_DBG_ERR_FLAG);
3700 		rtw89_debug(rtwdev, RTW89_DBG_HCI,
3701 			    "[PCIe] poll_io_idle fail, after 0x%08x: 0x%08x\n",
3702 			    R_AX_DBG_ERR_FLAG, val);
3703 	}
3704 
3705 	return ret;
3706 }
3707 
3708 
3709 
rtw89_pci_rst_bdram(struct rtw89_dev * rtwdev)3710 static int rtw89_pci_rst_bdram(struct rtw89_dev *rtwdev)
3711 {
3712 	int ret = 0;
3713 	u32 val32, sts;
3714 
3715 	val32 = B_AX_RST_BDRAM;
3716 	rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, val32);
3717 
3718 	ret = read_poll_timeout_atomic(rtw89_read32, sts,
3719 				       (sts & B_AX_RST_BDRAM) == 0x0, 1, 100,
3720 				       true, rtwdev, R_AX_PCIE_INIT_CFG1);
3721 	return ret;
3722 }
3723 
rtw89_pci_lv1rst_start_dma(struct rtw89_dev * rtwdev)3724 static int rtw89_pci_lv1rst_start_dma(struct rtw89_dev *rtwdev)
3725 {
3726 	u32 ret;
3727 
3728 	if (rtwdev->chip->chip_id == RTL8852C)
3729 		return 0;
3730 
3731 	rtw89_mac_ctrl_hci_dma_trx(rtwdev, false);
3732 	rtw89_mac_ctrl_hci_dma_trx(rtwdev, true);
3733 	rtw89_pci_clr_idx_all(rtwdev);
3734 
3735 	ret = rtw89_pci_rst_bdram(rtwdev);
3736 	if (ret)
3737 		return ret;
3738 
3739 	rtw89_pci_ctrl_dma_all(rtwdev, true);
3740 	return ret;
3741 }
3742 
rtw89_pci_ops_mac_lv1_recovery(struct rtw89_dev * rtwdev,enum rtw89_lv1_rcvy_step step)3743 static int rtw89_pci_ops_mac_lv1_recovery(struct rtw89_dev *rtwdev,
3744 					  enum rtw89_lv1_rcvy_step step)
3745 {
3746 	int ret;
3747 
3748 	switch (step) {
3749 	case RTW89_LV1_RCVY_STEP_1:
3750 		ret = rtw89_pci_lv1rst_stop_dma(rtwdev);
3751 		if (ret)
3752 			rtw89_err(rtwdev, "lv1 rcvy pci stop dma fail\n");
3753 
3754 		break;
3755 
3756 	case RTW89_LV1_RCVY_STEP_2:
3757 		ret = rtw89_pci_lv1rst_start_dma(rtwdev);
3758 		if (ret)
3759 			rtw89_err(rtwdev, "lv1 rcvy pci start dma fail\n");
3760 		break;
3761 
3762 	default:
3763 		return -EINVAL;
3764 	}
3765 
3766 	return ret;
3767 }
3768 
rtw89_pci_ops_dump_err_status(struct rtw89_dev * rtwdev)3769 static void rtw89_pci_ops_dump_err_status(struct rtw89_dev *rtwdev)
3770 {
3771 	rtw89_info(rtwdev, "R_AX_RPQ_RXBD_IDX =0x%08x\n",
3772 		   rtw89_read32(rtwdev, R_AX_RPQ_RXBD_IDX));
3773 	rtw89_info(rtwdev, "R_AX_DBG_ERR_FLAG=0x%08x\n",
3774 		   rtw89_read32(rtwdev, R_AX_DBG_ERR_FLAG));
3775 	rtw89_info(rtwdev, "R_AX_LBC_WATCHDOG=0x%08x\n",
3776 		   rtw89_read32(rtwdev, R_AX_LBC_WATCHDOG));
3777 }
3778 
rtw89_pci_napi_poll(struct napi_struct * napi,int budget)3779 static int rtw89_pci_napi_poll(struct napi_struct *napi, int budget)
3780 {
3781 	struct rtw89_dev *rtwdev = container_of(napi, struct rtw89_dev, napi);
3782 	struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
3783 	unsigned long flags;
3784 	int work_done;
3785 
3786 	rtwdev->napi_budget_countdown = budget;
3787 
3788 	rtw89_pci_clear_isr0(rtwdev, B_AX_RPQDMA_INT | B_AX_RPQBD_FULL_INT);
3789 	work_done = rtw89_pci_poll_rpq_dma(rtwdev, rtwpci, rtwdev->napi_budget_countdown);
3790 	if (work_done == budget)
3791 		return budget;
3792 
3793 	rtw89_pci_clear_isr0(rtwdev, B_AX_RXP1DMA_INT | B_AX_RXDMA_INT | B_AX_RDU_INT);
3794 	work_done += rtw89_pci_poll_rxq_dma(rtwdev, rtwpci, rtwdev->napi_budget_countdown);
3795 	if (work_done < budget && napi_complete_done(napi, work_done)) {
3796 		spin_lock_irqsave(&rtwpci->irq_lock, flags);
3797 		if (likely(rtwpci->running))
3798 			rtw89_chip_enable_intr(rtwdev, rtwpci);
3799 		spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
3800 	}
3801 
3802 	return work_done;
3803 }
3804 
rtw89_pci_suspend(struct device * dev)3805 static int __maybe_unused rtw89_pci_suspend(struct device *dev)
3806 {
3807 	struct ieee80211_hw *hw = dev_get_drvdata(dev);
3808 	struct rtw89_dev *rtwdev = hw->priv;
3809 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
3810 
3811 	rtw89_write32_set(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
3812 	rtw89_write32_set(rtwdev, R_AX_RSV_CTRL, B_AX_R_DIS_PRST);
3813 	rtw89_write32_clr(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
3814 	if (chip_id == RTL8852A || chip_id == RTL8852B || chip_id == RTL8851B) {
3815 		rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL,
3816 				  B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
3817 		rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1,
3818 				  B_AX_PCIE_PERST_KEEP_REG | B_AX_PCIE_TRAIN_KEEP_REG);
3819 	} else {
3820 		rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL_V1,
3821 				  B_AX_CMAC_EXIT_L1_EN | B_AX_DMAC0_EXIT_L1_EN);
3822 	}
3823 
3824 	return 0;
3825 }
3826 
rtw89_pci_l2_hci_ldo(struct rtw89_dev * rtwdev)3827 static void rtw89_pci_l2_hci_ldo(struct rtw89_dev *rtwdev)
3828 {
3829 	if (rtwdev->chip->chip_id == RTL8852C)
3830 		return;
3831 
3832 	/* Hardware need write the reg twice to ensure the setting work */
3833 	rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_RST_MSTATE,
3834 				    RTW89_PCIE_BIT_CFG_RST_MSTATE);
3835 	rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_RST_MSTATE,
3836 				    RTW89_PCIE_BIT_CFG_RST_MSTATE);
3837 }
3838 
rtw89_pci_resume(struct device * dev)3839 static int __maybe_unused rtw89_pci_resume(struct device *dev)
3840 {
3841 	struct ieee80211_hw *hw = dev_get_drvdata(dev);
3842 	struct rtw89_dev *rtwdev = hw->priv;
3843 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
3844 
3845 	rtw89_write32_set(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
3846 	rtw89_write32_clr(rtwdev, R_AX_RSV_CTRL, B_AX_R_DIS_PRST);
3847 	rtw89_write32_clr(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
3848 	if (chip_id == RTL8852A || chip_id == RTL8852B || chip_id == RTL8851B) {
3849 		rtw89_write32_set(rtwdev, R_AX_SYS_SDIO_CTRL,
3850 				  B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
3851 		rtw89_write32_clr(rtwdev, R_AX_PCIE_INIT_CFG1,
3852 				  B_AX_PCIE_PERST_KEEP_REG | B_AX_PCIE_TRAIN_KEEP_REG);
3853 	} else {
3854 		rtw89_write32_set(rtwdev, R_AX_PCIE_PS_CTRL_V1,
3855 				  B_AX_CMAC_EXIT_L1_EN | B_AX_DMAC0_EXIT_L1_EN);
3856 		rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL_V1,
3857 				  B_AX_SEL_REQ_ENTR_L1);
3858 	}
3859 	rtw89_pci_l2_hci_ldo(rtwdev);
3860 	rtw89_pci_filter_out(rtwdev);
3861 	rtw89_pci_link_cfg(rtwdev);
3862 	rtw89_pci_l1ss_cfg(rtwdev);
3863 
3864 	return 0;
3865 }
3866 
3867 SIMPLE_DEV_PM_OPS(rtw89_pm_ops, rtw89_pci_suspend, rtw89_pci_resume);
3868 EXPORT_SYMBOL(rtw89_pm_ops);
3869 
3870 static const struct rtw89_hci_ops rtw89_pci_ops = {
3871 	.tx_write	= rtw89_pci_ops_tx_write,
3872 	.tx_kick_off	= rtw89_pci_ops_tx_kick_off,
3873 	.flush_queues	= rtw89_pci_ops_flush_queues,
3874 	.reset		= rtw89_pci_ops_reset,
3875 	.start		= rtw89_pci_ops_start,
3876 	.stop		= rtw89_pci_ops_stop,
3877 	.pause		= rtw89_pci_ops_pause,
3878 	.switch_mode	= rtw89_pci_ops_switch_mode,
3879 	.recalc_int_mit = rtw89_pci_recalc_int_mit,
3880 
3881 	.read8		= rtw89_pci_ops_read8,
3882 	.read16		= rtw89_pci_ops_read16,
3883 	.read32		= rtw89_pci_ops_read32,
3884 	.write8		= rtw89_pci_ops_write8,
3885 	.write16	= rtw89_pci_ops_write16,
3886 	.write32	= rtw89_pci_ops_write32,
3887 
3888 	.mac_pre_init	= rtw89_pci_ops_mac_pre_init,
3889 	.mac_pre_deinit = rtw89_pci_ops_mac_pre_deinit,
3890 	.mac_post_init	= rtw89_pci_ops_mac_post_init,
3891 	.deinit		= rtw89_pci_ops_deinit,
3892 
3893 	.check_and_reclaim_tx_resource = rtw89_pci_check_and_reclaim_tx_resource,
3894 	.mac_lv1_rcvy	= rtw89_pci_ops_mac_lv1_recovery,
3895 	.dump_err_status = rtw89_pci_ops_dump_err_status,
3896 	.napi_poll	= rtw89_pci_napi_poll,
3897 
3898 	.recovery_start = rtw89_pci_ops_recovery_start,
3899 	.recovery_complete = rtw89_pci_ops_recovery_complete,
3900 
3901 	.ctrl_txdma_ch	= rtw89_pci_ctrl_txdma_ch_pcie,
3902 	.ctrl_txdma_fw_ch = rtw89_pci_ctrl_txdma_fw_ch_pcie,
3903 	.ctrl_trxhci	= rtw89_pci_ctrl_dma_trx,
3904 	.poll_txdma_ch	= rtw89_poll_txdma_ch_idle_pcie,
3905 	.clr_idx_all	= rtw89_pci_clr_idx_all,
3906 	.clear		= rtw89_pci_clear_resource,
3907 	.disable_intr	= rtw89_pci_disable_intr_lock,
3908 	.enable_intr	= rtw89_pci_enable_intr_lock,
3909 	.rst_bdram	= rtw89_pci_rst_bdram_pcie,
3910 };
3911 
rtw89_pci_probe(struct pci_dev * pdev,const struct pci_device_id * id)3912 int rtw89_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
3913 {
3914 	struct rtw89_dev *rtwdev;
3915 	const struct rtw89_driver_info *info;
3916 	const struct rtw89_pci_info *pci_info;
3917 	int ret;
3918 
3919 	info = (const struct rtw89_driver_info *)id->driver_data;
3920 
3921 	rtwdev = rtw89_alloc_ieee80211_hw(&pdev->dev,
3922 					  sizeof(struct rtw89_pci),
3923 					  info->chip);
3924 	if (!rtwdev) {
3925 		dev_err(&pdev->dev, "failed to allocate hw\n");
3926 		return -ENOMEM;
3927 	}
3928 
3929 	pci_info = info->bus.pci;
3930 
3931 	rtwdev->pci_info = info->bus.pci;
3932 	rtwdev->hci.ops = &rtw89_pci_ops;
3933 	rtwdev->hci.type = RTW89_HCI_TYPE_PCIE;
3934 	rtwdev->hci.rpwm_addr = pci_info->rpwm_addr;
3935 	rtwdev->hci.cpwm_addr = pci_info->cpwm_addr;
3936 
3937 	SET_IEEE80211_DEV(rtwdev->hw, &pdev->dev);
3938 
3939 	ret = rtw89_core_init(rtwdev);
3940 	if (ret) {
3941 		rtw89_err(rtwdev, "failed to initialise core\n");
3942 		goto err_release_hw;
3943 	}
3944 
3945 	ret = rtw89_pci_claim_device(rtwdev, pdev);
3946 	if (ret) {
3947 		rtw89_err(rtwdev, "failed to claim pci device\n");
3948 		goto err_core_deinit;
3949 	}
3950 
3951 	ret = rtw89_pci_setup_resource(rtwdev, pdev);
3952 	if (ret) {
3953 		rtw89_err(rtwdev, "failed to setup pci resource\n");
3954 		goto err_declaim_pci;
3955 	}
3956 
3957 	ret = rtw89_chip_info_setup(rtwdev);
3958 	if (ret) {
3959 		rtw89_err(rtwdev, "failed to setup chip information\n");
3960 		goto err_clear_resource;
3961 	}
3962 
3963 	rtw89_pci_filter_out(rtwdev);
3964 	rtw89_pci_link_cfg(rtwdev);
3965 	rtw89_pci_l1ss_cfg(rtwdev);
3966 
3967 	rtw89_core_napi_init(rtwdev);
3968 
3969 	ret = rtw89_pci_request_irq(rtwdev, pdev);
3970 	if (ret) {
3971 		rtw89_err(rtwdev, "failed to request pci irq\n");
3972 		goto err_deinit_napi;
3973 	}
3974 
3975 	ret = rtw89_core_register(rtwdev);
3976 	if (ret) {
3977 		rtw89_err(rtwdev, "failed to register core\n");
3978 		goto err_free_irq;
3979 	}
3980 
3981 	return 0;
3982 
3983 err_free_irq:
3984 	rtw89_pci_free_irq(rtwdev, pdev);
3985 err_deinit_napi:
3986 	rtw89_core_napi_deinit(rtwdev);
3987 err_clear_resource:
3988 	rtw89_pci_clear_resource(rtwdev, pdev);
3989 err_declaim_pci:
3990 	rtw89_pci_declaim_device(rtwdev, pdev);
3991 err_core_deinit:
3992 	rtw89_core_deinit(rtwdev);
3993 err_release_hw:
3994 	rtw89_free_ieee80211_hw(rtwdev);
3995 
3996 	return ret;
3997 }
3998 EXPORT_SYMBOL(rtw89_pci_probe);
3999 
rtw89_pci_remove(struct pci_dev * pdev)4000 void rtw89_pci_remove(struct pci_dev *pdev)
4001 {
4002 	struct ieee80211_hw *hw = pci_get_drvdata(pdev);
4003 	struct rtw89_dev *rtwdev;
4004 
4005 	rtwdev = hw->priv;
4006 
4007 	rtw89_pci_free_irq(rtwdev, pdev);
4008 	rtw89_core_napi_deinit(rtwdev);
4009 	rtw89_core_unregister(rtwdev);
4010 	rtw89_pci_clear_resource(rtwdev, pdev);
4011 	rtw89_pci_declaim_device(rtwdev, pdev);
4012 	rtw89_core_deinit(rtwdev);
4013 	rtw89_free_ieee80211_hw(rtwdev);
4014 }
4015 EXPORT_SYMBOL(rtw89_pci_remove);
4016 
4017 MODULE_AUTHOR("Realtek Corporation");
4018 MODULE_DESCRIPTION("Realtek PCI 802.11ax wireless driver");
4019 MODULE_LICENSE("Dual BSD/GPL");
4020