1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 */
10
11 #include <linux/kernel.h>
12 #include <linux/delay.h>
13 #include <linux/slab.h>
14 #include <linux/spinlock.h>
15 #include <linux/platform_device.h>
16 #include <linux/pm_runtime.h>
17 #include <linux/interrupt.h>
18 #include <linux/io.h>
19 #include <linux/list.h>
20 #include <linux/dma-mapping.h>
21
22 #include <linux/usb/ch9.h>
23 #include <linux/usb/gadget.h>
24
25 #include "debug.h"
26 #include "core.h"
27 #include "gadget.h"
28 #include "io.h"
29
30 #define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \
31 & ~((d)->interval - 1))
32
33 /**
34 * dwc3_gadget_set_test_mode - enables usb2 test modes
35 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
38 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
40 */
dwc3_gadget_set_test_mode(struct dwc3 * dwc,int mode)41 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42 {
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
49 case USB_TEST_J:
50 case USB_TEST_K:
51 case USB_TEST_SE0_NAK:
52 case USB_TEST_PACKET:
53 case USB_TEST_FORCE_ENABLE:
54 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
60 dwc3_gadget_dctl_write_safe(dwc, reg);
61
62 return 0;
63 }
64
65 /**
66 * dwc3_gadget_get_link_state - gets current state of usb link
67 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
dwc3_gadget_get_link_state(struct dwc3 * dwc)72 int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73 {
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79 }
80
81 /**
82 * dwc3_gadget_set_link_state - sets usb link to a particular state
83 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
87 * return 0 on success or -ETIMEDOUT.
88 */
dwc3_gadget_set_link_state(struct dwc3 * dwc,enum dwc3_link_state state)89 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90 {
91 int retries = 10000;
92 u32 reg;
93
94 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
98 if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) {
99 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
114 /* set no action before sending new link state change */
115 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
116
117 /* set requested state */
118 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
119 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
120
121 /*
122 * The following code is racy when called from dwc3_gadget_wakeup,
123 * and is not needed, at least on newer versions
124 */
125 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
126 return 0;
127
128 /* wait for a change in DSTS */
129 retries = 10000;
130 while (--retries) {
131 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
132
133 if (DWC3_DSTS_USBLNKST(reg) == state)
134 return 0;
135
136 udelay(5);
137 }
138
139 return -ETIMEDOUT;
140 }
141
dwc3_ep0_reset_state(struct dwc3 * dwc)142 static void dwc3_ep0_reset_state(struct dwc3 *dwc)
143 {
144 unsigned int dir;
145
146 if (dwc->ep0state != EP0_SETUP_PHASE) {
147 dir = !!dwc->ep0_expect_in;
148 if (dwc->ep0state == EP0_DATA_PHASE)
149 dwc3_ep0_end_control_data(dwc, dwc->eps[dir]);
150 else
151 dwc3_ep0_end_control_data(dwc, dwc->eps[!dir]);
152
153 dwc->eps[0]->trb_enqueue = 0;
154 dwc->eps[1]->trb_enqueue = 0;
155
156 dwc3_ep0_stall_and_restart(dwc);
157 }
158 }
159
160 /**
161 * dwc3_ep_inc_trb - increment a trb index.
162 * @index: Pointer to the TRB index to increment.
163 *
164 * The index should never point to the link TRB. After incrementing,
165 * if it is point to the link TRB, wrap around to the beginning. The
166 * link TRB is always at the last TRB entry.
167 */
dwc3_ep_inc_trb(u8 * index)168 static void dwc3_ep_inc_trb(u8 *index)
169 {
170 (*index)++;
171 if (*index == (DWC3_TRB_NUM - 1))
172 *index = 0;
173 }
174
175 /**
176 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
177 * @dep: The endpoint whose enqueue pointer we're incrementing
178 */
dwc3_ep_inc_enq(struct dwc3_ep * dep)179 static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
180 {
181 dwc3_ep_inc_trb(&dep->trb_enqueue);
182 }
183
184 /**
185 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
186 * @dep: The endpoint whose enqueue pointer we're incrementing
187 */
dwc3_ep_inc_deq(struct dwc3_ep * dep)188 static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
189 {
190 dwc3_ep_inc_trb(&dep->trb_dequeue);
191 }
192
dwc3_gadget_del_and_unmap_request(struct dwc3_ep * dep,struct dwc3_request * req,int status)193 static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
194 struct dwc3_request *req, int status)
195 {
196 struct dwc3 *dwc = dep->dwc;
197
198 list_del(&req->list);
199 req->remaining = 0;
200 req->needs_extra_trb = false;
201 req->num_trbs = 0;
202
203 if (req->request.status == -EINPROGRESS)
204 req->request.status = status;
205
206 if (req->trb)
207 usb_gadget_unmap_request_by_dev(dwc->sysdev,
208 &req->request, req->direction);
209
210 req->trb = NULL;
211 trace_dwc3_gadget_giveback(req);
212
213 if (dep->number > 1)
214 pm_runtime_put(dwc->dev);
215 }
216
217 /**
218 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
219 * @dep: The endpoint to whom the request belongs to
220 * @req: The request we're giving back
221 * @status: completion code for the request
222 *
223 * Must be called with controller's lock held and interrupts disabled. This
224 * function will unmap @req and call its ->complete() callback to notify upper
225 * layers that it has completed.
226 */
dwc3_gadget_giveback(struct dwc3_ep * dep,struct dwc3_request * req,int status)227 void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
228 int status)
229 {
230 struct dwc3 *dwc = dep->dwc;
231
232 dwc3_gadget_del_and_unmap_request(dep, req, status);
233 req->status = DWC3_REQUEST_STATUS_COMPLETED;
234
235 spin_unlock(&dwc->lock);
236 usb_gadget_giveback_request(&dep->endpoint, &req->request);
237 spin_lock(&dwc->lock);
238 }
239
240 /**
241 * dwc3_send_gadget_generic_command - issue a generic command for the controller
242 * @dwc: pointer to the controller context
243 * @cmd: the command to be issued
244 * @param: command parameter
245 *
246 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
247 * and wait for its completion.
248 */
dwc3_send_gadget_generic_command(struct dwc3 * dwc,unsigned int cmd,u32 param)249 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
250 u32 param)
251 {
252 u32 timeout = 500;
253 int status = 0;
254 int ret = 0;
255 u32 reg;
256
257 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
258 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
259
260 do {
261 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
262 if (!(reg & DWC3_DGCMD_CMDACT)) {
263 status = DWC3_DGCMD_STATUS(reg);
264 if (status)
265 ret = -EINVAL;
266 break;
267 }
268 } while (--timeout);
269
270 if (!timeout) {
271 ret = -ETIMEDOUT;
272 status = -ETIMEDOUT;
273 }
274
275 trace_dwc3_gadget_generic_cmd(cmd, param, status);
276
277 return ret;
278 }
279
280 static int __dwc3_gadget_wakeup(struct dwc3 *dwc, bool async);
281
282 /**
283 * dwc3_send_gadget_ep_cmd - issue an endpoint command
284 * @dep: the endpoint to which the command is going to be issued
285 * @cmd: the command to be issued
286 * @params: parameters to the command
287 *
288 * Caller should handle locking. This function will issue @cmd with given
289 * @params to @dep and wait for its completion.
290 *
291 * According to the programming guide, if the link state is in L1/L2/U3,
292 * then sending the Start Transfer command may not complete. The
293 * programming guide suggested to bring the link state back to ON/U0 by
294 * performing remote wakeup prior to sending the command. However, don't
295 * initiate remote wakeup when the user/function does not send wakeup
296 * request via wakeup ops. Send the command when it's allowed.
297 *
298 * Notes:
299 * For L1 link state, issuing a command requires the clearing of
300 * GUSB2PHYCFG.SUSPENDUSB2, which turns on the signal required to complete
301 * the given command (usually within 50us). This should happen within the
302 * command timeout set by driver. No additional step is needed.
303 *
304 * For L2 or U3 link state, the gadget is in USB suspend. Care should be
305 * taken when sending Start Transfer command to ensure that it's done after
306 * USB resume.
307 */
dwc3_send_gadget_ep_cmd(struct dwc3_ep * dep,unsigned int cmd,struct dwc3_gadget_ep_cmd_params * params)308 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
309 struct dwc3_gadget_ep_cmd_params *params)
310 {
311 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
312 struct dwc3 *dwc = dep->dwc;
313 u32 timeout = 5000;
314 u32 saved_config = 0;
315 u32 reg;
316
317 int cmd_status = 0;
318 int ret = -EINVAL;
319
320 /*
321 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
322 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
323 * endpoint command.
324 *
325 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
326 * settings. Restore them after the command is completed.
327 *
328 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
329 */
330 if (dwc->gadget->speed <= USB_SPEED_HIGH ||
331 DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_ENDTRANSFER) {
332 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
333 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
334 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
335 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
336 }
337
338 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
339 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
340 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
341 }
342
343 if (saved_config)
344 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
345 }
346
347 /*
348 * For some commands such as Update Transfer command, DEPCMDPARn
349 * registers are reserved. Since the driver often sends Update Transfer
350 * command, don't write to DEPCMDPARn to avoid register write delays and
351 * improve performance.
352 */
353 if (DWC3_DEPCMD_CMD(cmd) != DWC3_DEPCMD_UPDATETRANSFER) {
354 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
355 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
356 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
357 }
358
359 /*
360 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
361 * not relying on XferNotReady, we can make use of a special "No
362 * Response Update Transfer" command where we should clear both CmdAct
363 * and CmdIOC bits.
364 *
365 * With this, we don't need to wait for command completion and can
366 * straight away issue further commands to the endpoint.
367 *
368 * NOTICE: We're making an assumption that control endpoints will never
369 * make use of Update Transfer command. This is a safe assumption
370 * because we can never have more than one request at a time with
371 * Control Endpoints. If anybody changes that assumption, this chunk
372 * needs to be updated accordingly.
373 */
374 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
375 !usb_endpoint_xfer_isoc(desc))
376 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
377 else
378 cmd |= DWC3_DEPCMD_CMDACT;
379
380 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
381
382 if (!(cmd & DWC3_DEPCMD_CMDACT) ||
383 (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_ENDTRANSFER &&
384 !(cmd & DWC3_DEPCMD_CMDIOC))) {
385 ret = 0;
386 goto skip_status;
387 }
388
389 do {
390 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
391 if (!(reg & DWC3_DEPCMD_CMDACT)) {
392 cmd_status = DWC3_DEPCMD_STATUS(reg);
393
394 switch (cmd_status) {
395 case 0:
396 ret = 0;
397 break;
398 case DEPEVT_TRANSFER_NO_RESOURCE:
399 dev_WARN(dwc->dev, "No resource for %s\n",
400 dep->name);
401 ret = -EINVAL;
402 break;
403 case DEPEVT_TRANSFER_BUS_EXPIRY:
404 /*
405 * SW issues START TRANSFER command to
406 * isochronous ep with future frame interval. If
407 * future interval time has already passed when
408 * core receives the command, it will respond
409 * with an error status of 'Bus Expiry'.
410 *
411 * Instead of always returning -EINVAL, let's
412 * give a hint to the gadget driver that this is
413 * the case by returning -EAGAIN.
414 */
415 ret = -EAGAIN;
416 break;
417 default:
418 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
419 }
420
421 break;
422 }
423 } while (--timeout);
424
425 if (timeout == 0) {
426 ret = -ETIMEDOUT;
427 cmd_status = -ETIMEDOUT;
428 }
429
430 skip_status:
431 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
432
433 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
434 if (ret == 0)
435 dep->flags |= DWC3_EP_TRANSFER_STARTED;
436
437 if (ret != -ETIMEDOUT)
438 dwc3_gadget_ep_get_transfer_index(dep);
439 }
440
441 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_ENDTRANSFER &&
442 !(cmd & DWC3_DEPCMD_CMDIOC))
443 mdelay(1);
444
445 if (saved_config) {
446 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
447 reg |= saved_config;
448 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
449 }
450
451 return ret;
452 }
453
dwc3_send_clear_stall_ep_cmd(struct dwc3_ep * dep)454 static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
455 {
456 struct dwc3 *dwc = dep->dwc;
457 struct dwc3_gadget_ep_cmd_params params;
458 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
459
460 /*
461 * As of core revision 2.60a the recommended programming model
462 * is to set the ClearPendIN bit when issuing a Clear Stall EP
463 * command for IN endpoints. This is to prevent an issue where
464 * some (non-compliant) hosts may not send ACK TPs for pending
465 * IN transfers due to a mishandled error condition. Synopsys
466 * STAR 9000614252.
467 */
468 if (dep->direction &&
469 !DWC3_VER_IS_PRIOR(DWC3, 260A) &&
470 (dwc->gadget->speed >= USB_SPEED_SUPER))
471 cmd |= DWC3_DEPCMD_CLEARPENDIN;
472
473 memset(¶ms, 0, sizeof(params));
474
475 return dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
476 }
477
dwc3_trb_dma_offset(struct dwc3_ep * dep,struct dwc3_trb * trb)478 static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
479 struct dwc3_trb *trb)
480 {
481 u32 offset = (char *) trb - (char *) dep->trb_pool;
482
483 return dep->trb_pool_dma + offset;
484 }
485
dwc3_alloc_trb_pool(struct dwc3_ep * dep)486 static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
487 {
488 struct dwc3 *dwc = dep->dwc;
489
490 if (dep->trb_pool)
491 return 0;
492
493 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
494 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
495 &dep->trb_pool_dma, GFP_KERNEL);
496 if (!dep->trb_pool) {
497 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
498 dep->name);
499 return -ENOMEM;
500 }
501
502 return 0;
503 }
504
dwc3_free_trb_pool(struct dwc3_ep * dep)505 static void dwc3_free_trb_pool(struct dwc3_ep *dep)
506 {
507 struct dwc3 *dwc = dep->dwc;
508
509 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
510 dep->trb_pool, dep->trb_pool_dma);
511
512 dep->trb_pool = NULL;
513 dep->trb_pool_dma = 0;
514 }
515
dwc3_gadget_set_xfer_resource(struct dwc3_ep * dep)516 static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
517 {
518 struct dwc3_gadget_ep_cmd_params params;
519 int ret;
520
521 if (dep->flags & DWC3_EP_RESOURCE_ALLOCATED)
522 return 0;
523
524 memset(¶ms, 0x00, sizeof(params));
525
526 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
527
528 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
529 ¶ms);
530 if (ret)
531 return ret;
532
533 dep->flags |= DWC3_EP_RESOURCE_ALLOCATED;
534 return 0;
535 }
536
537 /**
538 * dwc3_gadget_start_config - reset endpoint resources
539 * @dwc: pointer to the DWC3 context
540 * @resource_index: DEPSTARTCFG.XferRscIdx value (must be 0 or 2)
541 *
542 * Set resource_index=0 to reset all endpoints' resources allocation. Do this as
543 * part of the power-on/soft-reset initialization.
544 *
545 * Set resource_index=2 to reset only non-control endpoints' resources. Do this
546 * on receiving the SET_CONFIGURATION request or hibernation resume.
547 */
dwc3_gadget_start_config(struct dwc3 * dwc,unsigned int resource_index)548 int dwc3_gadget_start_config(struct dwc3 *dwc, unsigned int resource_index)
549 {
550 struct dwc3_gadget_ep_cmd_params params;
551 u32 cmd;
552 int i;
553 int ret;
554
555 if (resource_index != 0 && resource_index != 2)
556 return -EINVAL;
557
558 memset(¶ms, 0x00, sizeof(params));
559 cmd = DWC3_DEPCMD_DEPSTARTCFG;
560 cmd |= DWC3_DEPCMD_PARAM(resource_index);
561
562 ret = dwc3_send_gadget_ep_cmd(dwc->eps[0], cmd, ¶ms);
563 if (ret)
564 return ret;
565
566 /* Reset resource allocation flags */
567 for (i = resource_index; i < dwc->num_eps && dwc->eps[i]; i++)
568 dwc->eps[i]->flags &= ~DWC3_EP_RESOURCE_ALLOCATED;
569
570 return 0;
571 }
572
dwc3_gadget_set_ep_config(struct dwc3_ep * dep,unsigned int action)573 static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
574 {
575 const struct usb_ss_ep_comp_descriptor *comp_desc;
576 const struct usb_endpoint_descriptor *desc;
577 struct dwc3_gadget_ep_cmd_params params;
578 struct dwc3 *dwc = dep->dwc;
579
580 comp_desc = dep->endpoint.comp_desc;
581 desc = dep->endpoint.desc;
582
583 memset(¶ms, 0x00, sizeof(params));
584
585 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
586 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
587
588 /* Burst size is only needed in SuperSpeed mode */
589 if (dwc->gadget->speed >= USB_SPEED_SUPER) {
590 u32 burst = dep->endpoint.maxburst;
591
592 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
593 }
594
595 params.param0 |= action;
596 if (action == DWC3_DEPCFG_ACTION_RESTORE)
597 params.param2 |= dep->saved_state;
598
599 if (usb_endpoint_xfer_control(desc))
600 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
601
602 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
603 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
604
605 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
606 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
607 | DWC3_DEPCFG_XFER_COMPLETE_EN
608 | DWC3_DEPCFG_STREAM_EVENT_EN;
609 dep->stream_capable = true;
610 }
611
612 if (!usb_endpoint_xfer_control(desc))
613 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
614
615 /*
616 * We are doing 1:1 mapping for endpoints, meaning
617 * Physical Endpoints 2 maps to Logical Endpoint 2 and
618 * so on. We consider the direction bit as part of the physical
619 * endpoint number. So USB endpoint 0x81 is 0x03.
620 */
621 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
622
623 /*
624 * We must use the lower 16 TX FIFOs even though
625 * HW might have more
626 */
627 if (dep->direction)
628 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
629
630 if (desc->bInterval) {
631 u8 bInterval_m1;
632
633 /*
634 * Valid range for DEPCFG.bInterval_m1 is from 0 to 13.
635 *
636 * NOTE: The programming guide incorrectly stated bInterval_m1
637 * must be set to 0 when operating in fullspeed. Internally the
638 * controller does not have this limitation. See DWC_usb3x
639 * programming guide section 3.2.2.1.
640 */
641 bInterval_m1 = min_t(u8, desc->bInterval - 1, 13);
642
643 if (usb_endpoint_type(desc) == USB_ENDPOINT_XFER_INT &&
644 dwc->gadget->speed == USB_SPEED_FULL)
645 dep->interval = desc->bInterval;
646 else
647 dep->interval = 1 << (desc->bInterval - 1);
648
649 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(bInterval_m1);
650 }
651
652 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, ¶ms);
653 }
654
655 /**
656 * dwc3_gadget_calc_tx_fifo_size - calculates the txfifo size value
657 * @dwc: pointer to the DWC3 context
658 * @mult: multiplier to be used when calculating the fifo_size
659 *
660 * Calculates the size value based on the equation below:
661 *
662 * DWC3 revision 280A and prior:
663 * fifo_size = mult * (max_packet / mdwidth) + 1;
664 *
665 * DWC3 revision 290A and onwards:
666 * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1
667 *
668 * The max packet size is set to 1024, as the txfifo requirements mainly apply
669 * to super speed USB use cases. However, it is safe to overestimate the fifo
670 * allocations for other scenarios, i.e. high speed USB.
671 */
dwc3_gadget_calc_tx_fifo_size(struct dwc3 * dwc,int mult)672 static int dwc3_gadget_calc_tx_fifo_size(struct dwc3 *dwc, int mult)
673 {
674 int max_packet = 1024;
675 int fifo_size;
676 int mdwidth;
677
678 mdwidth = dwc3_mdwidth(dwc);
679
680 /* MDWIDTH is represented in bits, we need it in bytes */
681 mdwidth >>= 3;
682
683 if (DWC3_VER_IS_PRIOR(DWC3, 290A))
684 fifo_size = mult * (max_packet / mdwidth) + 1;
685 else
686 fifo_size = mult * ((max_packet + mdwidth) / mdwidth) + 1;
687 return fifo_size;
688 }
689
690 /**
691 * dwc3_gadget_clear_tx_fifos - Clears txfifo allocation
692 * @dwc: pointer to the DWC3 context
693 *
694 * Iterates through all the endpoint registers and clears the previous txfifo
695 * allocations.
696 */
dwc3_gadget_clear_tx_fifos(struct dwc3 * dwc)697 void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc)
698 {
699 struct dwc3_ep *dep;
700 int fifo_depth;
701 int size;
702 int num;
703
704 if (!dwc->do_fifo_resize)
705 return;
706
707 /* Read ep0IN related TXFIFO size */
708 dep = dwc->eps[1];
709 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(0));
710 if (DWC3_IP_IS(DWC3))
711 fifo_depth = DWC3_GTXFIFOSIZ_TXFDEP(size);
712 else
713 fifo_depth = DWC31_GTXFIFOSIZ_TXFDEP(size);
714
715 dwc->last_fifo_depth = fifo_depth;
716 /* Clear existing TXFIFO for all IN eps except ep0 */
717 for (num = 3; num < min_t(int, dwc->num_eps, DWC3_ENDPOINTS_NUM);
718 num += 2) {
719 dep = dwc->eps[num];
720 /* Don't change TXFRAMNUM on usb31 version */
721 size = DWC3_IP_IS(DWC3) ? 0 :
722 dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(num >> 1)) &
723 DWC31_GTXFIFOSIZ_TXFRAMNUM;
724
725 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num >> 1), size);
726 dep->flags &= ~DWC3_EP_TXFIFO_RESIZED;
727 }
728 dwc->num_ep_resized = 0;
729 }
730
731 /*
732 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
733 * @dwc: pointer to our context structure
734 *
735 * This function will a best effort FIFO allocation in order
736 * to improve FIFO usage and throughput, while still allowing
737 * us to enable as many endpoints as possible.
738 *
739 * Keep in mind that this operation will be highly dependent
740 * on the configured size for RAM1 - which contains TxFifo -,
741 * the amount of endpoints enabled on coreConsultant tool, and
742 * the width of the Master Bus.
743 *
744 * In general, FIFO depths are represented with the following equation:
745 *
746 * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1
747 *
748 * In conjunction with dwc3_gadget_check_config(), this resizing logic will
749 * ensure that all endpoints will have enough internal memory for one max
750 * packet per endpoint.
751 */
dwc3_gadget_resize_tx_fifos(struct dwc3_ep * dep)752 static int dwc3_gadget_resize_tx_fifos(struct dwc3_ep *dep)
753 {
754 struct dwc3 *dwc = dep->dwc;
755 int fifo_0_start;
756 int ram1_depth;
757 int fifo_size;
758 int min_depth;
759 int num_in_ep;
760 int remaining;
761 int num_fifos = 1;
762 int fifo;
763 int tmp;
764
765 if (!dwc->do_fifo_resize)
766 return 0;
767
768 /* resize IN endpoints except ep0 */
769 if (!usb_endpoint_dir_in(dep->endpoint.desc) || dep->number <= 1)
770 return 0;
771
772 /* bail if already resized */
773 if (dep->flags & DWC3_EP_TXFIFO_RESIZED)
774 return 0;
775
776 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
777
778 if ((dep->endpoint.maxburst > 1 &&
779 usb_endpoint_xfer_bulk(dep->endpoint.desc)) ||
780 usb_endpoint_xfer_isoc(dep->endpoint.desc))
781 num_fifos = 3;
782
783 if (dep->endpoint.maxburst > 6 &&
784 (usb_endpoint_xfer_bulk(dep->endpoint.desc) ||
785 usb_endpoint_xfer_isoc(dep->endpoint.desc)) && DWC3_IP_IS(DWC31))
786 num_fifos = dwc->tx_fifo_resize_max_num;
787
788 /* FIFO size for a single buffer */
789 fifo = dwc3_gadget_calc_tx_fifo_size(dwc, 1);
790
791 /* Calculate the number of remaining EPs w/o any FIFO */
792 num_in_ep = dwc->max_cfg_eps;
793 num_in_ep -= dwc->num_ep_resized;
794
795 /* Reserve at least one FIFO for the number of IN EPs */
796 min_depth = num_in_ep * (fifo + 1);
797 remaining = ram1_depth - min_depth - dwc->last_fifo_depth;
798 remaining = max_t(int, 0, remaining);
799 /*
800 * We've already reserved 1 FIFO per EP, so check what we can fit in
801 * addition to it. If there is not enough remaining space, allocate
802 * all the remaining space to the EP.
803 */
804 fifo_size = (num_fifos - 1) * fifo;
805 if (remaining < fifo_size)
806 fifo_size = remaining;
807
808 fifo_size += fifo;
809 /* Last increment according to the TX FIFO size equation */
810 fifo_size++;
811
812 /* Check if TXFIFOs start at non-zero addr */
813 tmp = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(0));
814 fifo_0_start = DWC3_GTXFIFOSIZ_TXFSTADDR(tmp);
815
816 fifo_size |= (fifo_0_start + (dwc->last_fifo_depth << 16));
817 if (DWC3_IP_IS(DWC3))
818 dwc->last_fifo_depth += DWC3_GTXFIFOSIZ_TXFDEP(fifo_size);
819 else
820 dwc->last_fifo_depth += DWC31_GTXFIFOSIZ_TXFDEP(fifo_size);
821
822 /* Check fifo size allocation doesn't exceed available RAM size. */
823 if (dwc->last_fifo_depth >= ram1_depth) {
824 dev_err(dwc->dev, "Fifosize(%d) > RAM size(%d) %s depth:%d\n",
825 dwc->last_fifo_depth, ram1_depth,
826 dep->endpoint.name, fifo_size);
827 if (DWC3_IP_IS(DWC3))
828 fifo_size = DWC3_GTXFIFOSIZ_TXFDEP(fifo_size);
829 else
830 fifo_size = DWC31_GTXFIFOSIZ_TXFDEP(fifo_size);
831
832 dwc->last_fifo_depth -= fifo_size;
833 return -ENOMEM;
834 }
835
836 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1), fifo_size);
837 dep->flags |= DWC3_EP_TXFIFO_RESIZED;
838 dwc->num_ep_resized++;
839
840 return 0;
841 }
842
843 /**
844 * __dwc3_gadget_ep_enable - initializes a hw endpoint
845 * @dep: endpoint to be initialized
846 * @action: one of INIT, MODIFY or RESTORE
847 *
848 * Caller should take care of locking. Execute all necessary commands to
849 * initialize a HW endpoint so it can be used by a gadget driver.
850 */
__dwc3_gadget_ep_enable(struct dwc3_ep * dep,unsigned int action)851 static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
852 {
853 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
854 struct dwc3 *dwc = dep->dwc;
855
856 u32 reg;
857 int ret;
858
859 if (!(dep->flags & DWC3_EP_ENABLED)) {
860 ret = dwc3_gadget_resize_tx_fifos(dep);
861 if (ret)
862 return ret;
863 }
864
865 ret = dwc3_gadget_set_ep_config(dep, action);
866 if (ret)
867 return ret;
868
869 if (!(dep->flags & DWC3_EP_RESOURCE_ALLOCATED)) {
870 ret = dwc3_gadget_set_xfer_resource(dep);
871 if (ret)
872 return ret;
873 }
874
875 if (!(dep->flags & DWC3_EP_ENABLED)) {
876 struct dwc3_trb *trb_st_hw;
877 struct dwc3_trb *trb_link;
878
879 dep->type = usb_endpoint_type(desc);
880 dep->flags |= DWC3_EP_ENABLED;
881
882 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
883 reg |= DWC3_DALEPENA_EP(dep->number);
884 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
885
886 dep->trb_dequeue = 0;
887 dep->trb_enqueue = 0;
888
889 if (usb_endpoint_xfer_control(desc))
890 goto out;
891
892 /* Initialize the TRB ring */
893 memset(dep->trb_pool, 0,
894 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
895
896 /* Link TRB. The HWO bit is never reset */
897 trb_st_hw = &dep->trb_pool[0];
898
899 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
900 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
901 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
902 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
903 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
904 }
905
906 /*
907 * Issue StartTransfer here with no-op TRB so we can always rely on No
908 * Response Update Transfer command.
909 */
910 if (usb_endpoint_xfer_bulk(desc) ||
911 usb_endpoint_xfer_int(desc)) {
912 struct dwc3_gadget_ep_cmd_params params;
913 struct dwc3_trb *trb;
914 dma_addr_t trb_dma;
915 u32 cmd;
916
917 memset(¶ms, 0, sizeof(params));
918 trb = &dep->trb_pool[0];
919 trb_dma = dwc3_trb_dma_offset(dep, trb);
920
921 params.param0 = upper_32_bits(trb_dma);
922 params.param1 = lower_32_bits(trb_dma);
923
924 cmd = DWC3_DEPCMD_STARTTRANSFER;
925
926 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
927 if (ret < 0)
928 return ret;
929
930 if (dep->stream_capable) {
931 /*
932 * For streams, at start, there maybe a race where the
933 * host primes the endpoint before the function driver
934 * queues a request to initiate a stream. In that case,
935 * the controller will not see the prime to generate the
936 * ERDY and start stream. To workaround this, issue a
937 * no-op TRB as normal, but end it immediately. As a
938 * result, when the function driver queues the request,
939 * the next START_TRANSFER command will cause the
940 * controller to generate an ERDY to initiate the
941 * stream.
942 */
943 dwc3_stop_active_transfer(dep, true, true);
944
945 /*
946 * All stream eps will reinitiate stream on NoStream
947 * rejection until we can determine that the host can
948 * prime after the first transfer.
949 *
950 * However, if the controller is capable of
951 * TXF_FLUSH_BYPASS, then IN direction endpoints will
952 * automatically restart the stream without the driver
953 * initiation.
954 */
955 if (!dep->direction ||
956 !(dwc->hwparams.hwparams9 &
957 DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS))
958 dep->flags |= DWC3_EP_FORCE_RESTART_STREAM;
959 }
960 }
961
962 out:
963 trace_dwc3_gadget_ep_enable(dep);
964
965 return 0;
966 }
967
dwc3_remove_requests(struct dwc3 * dwc,struct dwc3_ep * dep,int status)968 void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status)
969 {
970 struct dwc3_request *req;
971
972 dwc3_stop_active_transfer(dep, true, false);
973
974 /* If endxfer is delayed, avoid unmapping requests */
975 if (dep->flags & DWC3_EP_DELAY_STOP)
976 return;
977
978 /* - giveback all requests to gadget driver */
979 while (!list_empty(&dep->started_list)) {
980 req = next_request(&dep->started_list);
981
982 dwc3_gadget_giveback(dep, req, status);
983 }
984
985 while (!list_empty(&dep->pending_list)) {
986 req = next_request(&dep->pending_list);
987
988 dwc3_gadget_giveback(dep, req, status);
989 }
990
991 while (!list_empty(&dep->cancelled_list)) {
992 req = next_request(&dep->cancelled_list);
993
994 dwc3_gadget_giveback(dep, req, status);
995 }
996 }
997
998 /**
999 * __dwc3_gadget_ep_disable - disables a hw endpoint
1000 * @dep: the endpoint to disable
1001 *
1002 * This function undoes what __dwc3_gadget_ep_enable did and also removes
1003 * requests which are currently being processed by the hardware and those which
1004 * are not yet scheduled.
1005 *
1006 * Caller should take care of locking.
1007 */
__dwc3_gadget_ep_disable(struct dwc3_ep * dep)1008 static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
1009 {
1010 struct dwc3 *dwc = dep->dwc;
1011 u32 reg;
1012 u32 mask;
1013
1014 trace_dwc3_gadget_ep_disable(dep);
1015
1016 /* make sure HW endpoint isn't stalled */
1017 if (dep->flags & DWC3_EP_STALL)
1018 __dwc3_gadget_ep_set_halt(dep, 0, false);
1019
1020 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
1021 reg &= ~DWC3_DALEPENA_EP(dep->number);
1022 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
1023
1024 dwc3_remove_requests(dwc, dep, -ESHUTDOWN);
1025
1026 dep->stream_capable = false;
1027 dep->type = 0;
1028 mask = DWC3_EP_TXFIFO_RESIZED | DWC3_EP_RESOURCE_ALLOCATED;
1029 /*
1030 * dwc3_remove_requests() can exit early if DWC3 EP delayed stop is
1031 * set. Do not clear DEP flags, so that the end transfer command will
1032 * be reattempted during the next SETUP stage.
1033 */
1034 if (dep->flags & DWC3_EP_DELAY_STOP)
1035 mask |= (DWC3_EP_DELAY_STOP | DWC3_EP_TRANSFER_STARTED);
1036 dep->flags &= mask;
1037
1038 /* Clear out the ep descriptors for non-ep0 */
1039 if (dep->number > 1) {
1040 dep->endpoint.comp_desc = NULL;
1041 dep->endpoint.desc = NULL;
1042 }
1043
1044 return 0;
1045 }
1046
1047 /* -------------------------------------------------------------------------- */
1048
dwc3_gadget_ep0_enable(struct usb_ep * ep,const struct usb_endpoint_descriptor * desc)1049 static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
1050 const struct usb_endpoint_descriptor *desc)
1051 {
1052 return -EINVAL;
1053 }
1054
dwc3_gadget_ep0_disable(struct usb_ep * ep)1055 static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
1056 {
1057 return -EINVAL;
1058 }
1059
1060 /* -------------------------------------------------------------------------- */
1061
dwc3_gadget_ep_enable(struct usb_ep * ep,const struct usb_endpoint_descriptor * desc)1062 static int dwc3_gadget_ep_enable(struct usb_ep *ep,
1063 const struct usb_endpoint_descriptor *desc)
1064 {
1065 struct dwc3_ep *dep;
1066 struct dwc3 *dwc;
1067 unsigned long flags;
1068 int ret;
1069
1070 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
1071 pr_debug("dwc3: invalid parameters\n");
1072 return -EINVAL;
1073 }
1074
1075 if (!desc->wMaxPacketSize) {
1076 pr_debug("dwc3: missing wMaxPacketSize\n");
1077 return -EINVAL;
1078 }
1079
1080 dep = to_dwc3_ep(ep);
1081 dwc = dep->dwc;
1082
1083 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
1084 "%s is already enabled\n",
1085 dep->name))
1086 return 0;
1087
1088 spin_lock_irqsave(&dwc->lock, flags);
1089 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
1090 spin_unlock_irqrestore(&dwc->lock, flags);
1091
1092 return ret;
1093 }
1094
dwc3_gadget_ep_disable(struct usb_ep * ep)1095 static int dwc3_gadget_ep_disable(struct usb_ep *ep)
1096 {
1097 struct dwc3_ep *dep;
1098 struct dwc3 *dwc;
1099 unsigned long flags;
1100 int ret;
1101
1102 if (!ep) {
1103 pr_debug("dwc3: invalid parameters\n");
1104 return -EINVAL;
1105 }
1106
1107 dep = to_dwc3_ep(ep);
1108 dwc = dep->dwc;
1109
1110 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
1111 "%s is already disabled\n",
1112 dep->name))
1113 return 0;
1114
1115 spin_lock_irqsave(&dwc->lock, flags);
1116 ret = __dwc3_gadget_ep_disable(dep);
1117 spin_unlock_irqrestore(&dwc->lock, flags);
1118
1119 return ret;
1120 }
1121
dwc3_gadget_ep_alloc_request(struct usb_ep * ep,gfp_t gfp_flags)1122 static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
1123 gfp_t gfp_flags)
1124 {
1125 struct dwc3_request *req;
1126 struct dwc3_ep *dep = to_dwc3_ep(ep);
1127
1128 req = kzalloc(sizeof(*req), gfp_flags);
1129 if (!req)
1130 return NULL;
1131
1132 req->direction = dep->direction;
1133 req->epnum = dep->number;
1134 req->dep = dep;
1135 req->status = DWC3_REQUEST_STATUS_UNKNOWN;
1136
1137 trace_dwc3_alloc_request(req);
1138
1139 return &req->request;
1140 }
1141
dwc3_gadget_ep_free_request(struct usb_ep * ep,struct usb_request * request)1142 static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
1143 struct usb_request *request)
1144 {
1145 struct dwc3_request *req = to_dwc3_request(request);
1146
1147 trace_dwc3_free_request(req);
1148 kfree(req);
1149 }
1150
1151 /**
1152 * dwc3_ep_prev_trb - returns the previous TRB in the ring
1153 * @dep: The endpoint with the TRB ring
1154 * @index: The index of the current TRB in the ring
1155 *
1156 * Returns the TRB prior to the one pointed to by the index. If the
1157 * index is 0, we will wrap backwards, skip the link TRB, and return
1158 * the one just before that.
1159 */
dwc3_ep_prev_trb(struct dwc3_ep * dep,u8 index)1160 static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
1161 {
1162 u8 tmp = index;
1163
1164 if (!tmp)
1165 tmp = DWC3_TRB_NUM - 1;
1166
1167 return &dep->trb_pool[tmp - 1];
1168 }
1169
dwc3_calc_trbs_left(struct dwc3_ep * dep)1170 static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
1171 {
1172 u8 trbs_left;
1173
1174 /*
1175 * If the enqueue & dequeue are equal then the TRB ring is either full
1176 * or empty. It's considered full when there are DWC3_TRB_NUM-1 of TRBs
1177 * pending to be processed by the driver.
1178 */
1179 if (dep->trb_enqueue == dep->trb_dequeue) {
1180 struct dwc3_request *req;
1181
1182 /*
1183 * If there is any request remained in the started_list with
1184 * active TRBs at this point, then there is no TRB available.
1185 */
1186 req = next_request(&dep->started_list);
1187 if (req && req->num_trbs)
1188 return 0;
1189
1190 return DWC3_TRB_NUM - 1;
1191 }
1192
1193 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
1194 trbs_left &= (DWC3_TRB_NUM - 1);
1195
1196 if (dep->trb_dequeue < dep->trb_enqueue)
1197 trbs_left--;
1198
1199 return trbs_left;
1200 }
1201
1202 /**
1203 * dwc3_prepare_one_trb - setup one TRB from one request
1204 * @dep: endpoint for which this request is prepared
1205 * @req: dwc3_request pointer
1206 * @trb_length: buffer size of the TRB
1207 * @chain: should this TRB be chained to the next?
1208 * @node: only for isochronous endpoints. First TRB needs different type.
1209 * @use_bounce_buffer: set to use bounce buffer
1210 * @must_interrupt: set to interrupt on TRB completion
1211 */
dwc3_prepare_one_trb(struct dwc3_ep * dep,struct dwc3_request * req,unsigned int trb_length,unsigned int chain,unsigned int node,bool use_bounce_buffer,bool must_interrupt)1212 static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1213 struct dwc3_request *req, unsigned int trb_length,
1214 unsigned int chain, unsigned int node, bool use_bounce_buffer,
1215 bool must_interrupt)
1216 {
1217 struct dwc3_trb *trb;
1218 dma_addr_t dma;
1219 unsigned int stream_id = req->request.stream_id;
1220 unsigned int short_not_ok = req->request.short_not_ok;
1221 unsigned int no_interrupt = req->request.no_interrupt;
1222 unsigned int is_last = req->request.is_last;
1223 struct dwc3 *dwc = dep->dwc;
1224 struct usb_gadget *gadget = dwc->gadget;
1225 enum usb_device_speed speed = gadget->speed;
1226
1227 if (use_bounce_buffer)
1228 dma = dep->dwc->bounce_addr;
1229 else if (req->request.num_sgs > 0)
1230 dma = sg_dma_address(req->start_sg);
1231 else
1232 dma = req->request.dma;
1233
1234 trb = &dep->trb_pool[dep->trb_enqueue];
1235
1236 if (!req->trb) {
1237 dwc3_gadget_move_started_request(req);
1238 req->trb = trb;
1239 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
1240 }
1241
1242 req->num_trbs++;
1243
1244 trb->size = DWC3_TRB_SIZE_LENGTH(trb_length);
1245 trb->bpl = lower_32_bits(dma);
1246 trb->bph = upper_32_bits(dma);
1247
1248 switch (usb_endpoint_type(dep->endpoint.desc)) {
1249 case USB_ENDPOINT_XFER_CONTROL:
1250 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
1251 break;
1252
1253 case USB_ENDPOINT_XFER_ISOC:
1254 if (!node) {
1255 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
1256
1257 /*
1258 * USB Specification 2.0 Section 5.9.2 states that: "If
1259 * there is only a single transaction in the microframe,
1260 * only a DATA0 data packet PID is used. If there are
1261 * two transactions per microframe, DATA1 is used for
1262 * the first transaction data packet and DATA0 is used
1263 * for the second transaction data packet. If there are
1264 * three transactions per microframe, DATA2 is used for
1265 * the first transaction data packet, DATA1 is used for
1266 * the second, and DATA0 is used for the third."
1267 *
1268 * IOW, we should satisfy the following cases:
1269 *
1270 * 1) length <= maxpacket
1271 * - DATA0
1272 *
1273 * 2) maxpacket < length <= (2 * maxpacket)
1274 * - DATA1, DATA0
1275 *
1276 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
1277 * - DATA2, DATA1, DATA0
1278 */
1279 if (speed == USB_SPEED_HIGH) {
1280 struct usb_ep *ep = &dep->endpoint;
1281 unsigned int mult = 2;
1282 unsigned int maxp = usb_endpoint_maxp(ep->desc);
1283
1284 if (req->request.length <= (2 * maxp))
1285 mult--;
1286
1287 if (req->request.length <= maxp)
1288 mult--;
1289
1290 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
1291 }
1292 } else {
1293 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
1294 }
1295
1296 if (!no_interrupt && !chain)
1297 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1298 break;
1299
1300 case USB_ENDPOINT_XFER_BULK:
1301 case USB_ENDPOINT_XFER_INT:
1302 trb->ctrl = DWC3_TRBCTL_NORMAL;
1303 break;
1304 default:
1305 /*
1306 * This is only possible with faulty memory because we
1307 * checked it already :)
1308 */
1309 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
1310 usb_endpoint_type(dep->endpoint.desc));
1311 }
1312
1313 /*
1314 * Enable Continue on Short Packet
1315 * when endpoint is not a stream capable
1316 */
1317 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
1318 if (!dep->stream_capable)
1319 trb->ctrl |= DWC3_TRB_CTRL_CSP;
1320
1321 if (short_not_ok)
1322 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1323 }
1324
1325 /* All TRBs setup for MST must set CSP=1 when LST=0 */
1326 if (dep->stream_capable && DWC3_MST_CAPABLE(&dwc->hwparams))
1327 trb->ctrl |= DWC3_TRB_CTRL_CSP;
1328
1329 if ((!no_interrupt && !chain) || must_interrupt)
1330 trb->ctrl |= DWC3_TRB_CTRL_IOC;
1331
1332 if (chain)
1333 trb->ctrl |= DWC3_TRB_CTRL_CHN;
1334 else if (dep->stream_capable && is_last &&
1335 !DWC3_MST_CAPABLE(&dwc->hwparams))
1336 trb->ctrl |= DWC3_TRB_CTRL_LST;
1337
1338 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
1339 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
1340
1341 /*
1342 * As per data book 4.2.3.2TRB Control Bit Rules section
1343 *
1344 * The controller autonomously checks the HWO field of a TRB to determine if the
1345 * entire TRB is valid. Therefore, software must ensure that the rest of the TRB
1346 * is valid before setting the HWO field to '1'. In most systems, this means that
1347 * software must update the fourth DWORD of a TRB last.
1348 *
1349 * However there is a possibility of CPU re-ordering here which can cause
1350 * controller to observe the HWO bit set prematurely.
1351 * Add a write memory barrier to prevent CPU re-ordering.
1352 */
1353 wmb();
1354 trb->ctrl |= DWC3_TRB_CTRL_HWO;
1355
1356 dwc3_ep_inc_enq(dep);
1357
1358 trace_dwc3_prepare_trb(dep, trb);
1359 }
1360
dwc3_needs_extra_trb(struct dwc3_ep * dep,struct dwc3_request * req)1361 static bool dwc3_needs_extra_trb(struct dwc3_ep *dep, struct dwc3_request *req)
1362 {
1363 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1364 unsigned int rem = req->request.length % maxp;
1365
1366 if ((req->request.length && req->request.zero && !rem &&
1367 !usb_endpoint_xfer_isoc(dep->endpoint.desc)) ||
1368 (!req->direction && rem))
1369 return true;
1370
1371 return false;
1372 }
1373
1374 /**
1375 * dwc3_prepare_last_sg - prepare TRBs for the last SG entry
1376 * @dep: The endpoint that the request belongs to
1377 * @req: The request to prepare
1378 * @entry_length: The last SG entry size
1379 * @node: Indicates whether this is not the first entry (for isoc only)
1380 *
1381 * Return the number of TRBs prepared.
1382 */
dwc3_prepare_last_sg(struct dwc3_ep * dep,struct dwc3_request * req,unsigned int entry_length,unsigned int node)1383 static int dwc3_prepare_last_sg(struct dwc3_ep *dep,
1384 struct dwc3_request *req, unsigned int entry_length,
1385 unsigned int node)
1386 {
1387 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1388 unsigned int rem = req->request.length % maxp;
1389 unsigned int num_trbs = 1;
1390
1391 if (dwc3_needs_extra_trb(dep, req))
1392 num_trbs++;
1393
1394 if (dwc3_calc_trbs_left(dep) < num_trbs)
1395 return 0;
1396
1397 req->needs_extra_trb = num_trbs > 1;
1398
1399 /* Prepare a normal TRB */
1400 if (req->direction || req->request.length)
1401 dwc3_prepare_one_trb(dep, req, entry_length,
1402 req->needs_extra_trb, node, false, false);
1403
1404 /* Prepare extra TRBs for ZLP and MPS OUT transfer alignment */
1405 if ((!req->direction && !req->request.length) || req->needs_extra_trb)
1406 dwc3_prepare_one_trb(dep, req,
1407 req->direction ? 0 : maxp - rem,
1408 false, 1, true, false);
1409
1410 return num_trbs;
1411 }
1412
dwc3_prepare_trbs_sg(struct dwc3_ep * dep,struct dwc3_request * req)1413 static int dwc3_prepare_trbs_sg(struct dwc3_ep *dep,
1414 struct dwc3_request *req)
1415 {
1416 struct scatterlist *sg = req->start_sg;
1417 struct scatterlist *s;
1418 int i;
1419 unsigned int length = req->request.length;
1420 unsigned int remaining = req->num_pending_sgs;
1421 unsigned int num_queued_sgs = req->request.num_mapped_sgs - remaining;
1422 unsigned int num_trbs = req->num_trbs;
1423 bool needs_extra_trb = dwc3_needs_extra_trb(dep, req);
1424
1425 /*
1426 * If we resume preparing the request, then get the remaining length of
1427 * the request and resume where we left off.
1428 */
1429 for_each_sg(req->request.sg, s, num_queued_sgs, i)
1430 length -= sg_dma_len(s);
1431
1432 for_each_sg(sg, s, remaining, i) {
1433 unsigned int num_trbs_left = dwc3_calc_trbs_left(dep);
1434 unsigned int trb_length;
1435 bool must_interrupt = false;
1436 bool last_sg = false;
1437
1438 trb_length = min_t(unsigned int, length, sg_dma_len(s));
1439
1440 length -= trb_length;
1441
1442 /*
1443 * IOMMU driver is coalescing the list of sgs which shares a
1444 * page boundary into one and giving it to USB driver. With
1445 * this the number of sgs mapped is not equal to the number of
1446 * sgs passed. So mark the chain bit to false if it isthe last
1447 * mapped sg.
1448 */
1449 if ((i == remaining - 1) || !length)
1450 last_sg = true;
1451
1452 if (!num_trbs_left)
1453 break;
1454
1455 if (last_sg) {
1456 if (!dwc3_prepare_last_sg(dep, req, trb_length, i))
1457 break;
1458 } else {
1459 /*
1460 * Look ahead to check if we have enough TRBs for the
1461 * next SG entry. If not, set interrupt on this TRB to
1462 * resume preparing the next SG entry when more TRBs are
1463 * free.
1464 */
1465 if (num_trbs_left == 1 || (needs_extra_trb &&
1466 num_trbs_left <= 2 &&
1467 sg_dma_len(sg_next(s)) >= length)) {
1468 struct dwc3_request *r;
1469
1470 /* Check if previous requests already set IOC */
1471 list_for_each_entry(r, &dep->started_list, list) {
1472 if (r != req && !r->request.no_interrupt)
1473 break;
1474
1475 if (r == req)
1476 must_interrupt = true;
1477 }
1478 }
1479
1480 dwc3_prepare_one_trb(dep, req, trb_length, 1, i, false,
1481 must_interrupt);
1482 }
1483
1484 /*
1485 * There can be a situation where all sgs in sglist are not
1486 * queued because of insufficient trb number. To handle this
1487 * case, update start_sg to next sg to be queued, so that
1488 * we have free trbs we can continue queuing from where we
1489 * previously stopped
1490 */
1491 if (!last_sg)
1492 req->start_sg = sg_next(s);
1493
1494 req->num_queued_sgs++;
1495 req->num_pending_sgs--;
1496
1497 /*
1498 * The number of pending SG entries may not correspond to the
1499 * number of mapped SG entries. If all the data are queued, then
1500 * don't include unused SG entries.
1501 */
1502 if (length == 0) {
1503 req->num_pending_sgs = 0;
1504 break;
1505 }
1506
1507 if (must_interrupt)
1508 break;
1509 }
1510
1511 return req->num_trbs - num_trbs;
1512 }
1513
dwc3_prepare_trbs_linear(struct dwc3_ep * dep,struct dwc3_request * req)1514 static int dwc3_prepare_trbs_linear(struct dwc3_ep *dep,
1515 struct dwc3_request *req)
1516 {
1517 return dwc3_prepare_last_sg(dep, req, req->request.length, 0);
1518 }
1519
1520 /*
1521 * dwc3_prepare_trbs - setup TRBs from requests
1522 * @dep: endpoint for which requests are being prepared
1523 *
1524 * The function goes through the requests list and sets up TRBs for the
1525 * transfers. The function returns once there are no more TRBs available or
1526 * it runs out of requests.
1527 *
1528 * Returns the number of TRBs prepared or negative errno.
1529 */
dwc3_prepare_trbs(struct dwc3_ep * dep)1530 static int dwc3_prepare_trbs(struct dwc3_ep *dep)
1531 {
1532 struct dwc3_request *req, *n;
1533 int ret = 0;
1534
1535 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1536
1537 /*
1538 * We can get in a situation where there's a request in the started list
1539 * but there weren't enough TRBs to fully kick it in the first time
1540 * around, so it has been waiting for more TRBs to be freed up.
1541 *
1542 * In that case, we should check if we have a request with pending_sgs
1543 * in the started list and prepare TRBs for that request first,
1544 * otherwise we will prepare TRBs completely out of order and that will
1545 * break things.
1546 */
1547 list_for_each_entry(req, &dep->started_list, list) {
1548 if (req->num_pending_sgs > 0) {
1549 ret = dwc3_prepare_trbs_sg(dep, req);
1550 if (!ret || req->num_pending_sgs)
1551 return ret;
1552 }
1553
1554 if (!dwc3_calc_trbs_left(dep))
1555 return ret;
1556
1557 /*
1558 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1559 * burst capability may try to read and use TRBs beyond the
1560 * active transfer instead of stopping.
1561 */
1562 if (dep->stream_capable && req->request.is_last &&
1563 !DWC3_MST_CAPABLE(&dep->dwc->hwparams))
1564 return ret;
1565 }
1566
1567 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
1568 struct dwc3 *dwc = dep->dwc;
1569
1570 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1571 dep->direction);
1572 if (ret)
1573 return ret;
1574
1575 req->sg = req->request.sg;
1576 req->start_sg = req->sg;
1577 req->num_queued_sgs = 0;
1578 req->num_pending_sgs = req->request.num_mapped_sgs;
1579
1580 if (req->num_pending_sgs > 0) {
1581 ret = dwc3_prepare_trbs_sg(dep, req);
1582 if (req->num_pending_sgs)
1583 return ret;
1584 } else {
1585 ret = dwc3_prepare_trbs_linear(dep, req);
1586 }
1587
1588 if (!ret || !dwc3_calc_trbs_left(dep))
1589 return ret;
1590
1591 /*
1592 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1593 * burst capability may try to read and use TRBs beyond the
1594 * active transfer instead of stopping.
1595 */
1596 if (dep->stream_capable && req->request.is_last &&
1597 !DWC3_MST_CAPABLE(&dwc->hwparams))
1598 return ret;
1599 }
1600
1601 return ret;
1602 }
1603
1604 static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep);
1605
__dwc3_gadget_kick_transfer(struct dwc3_ep * dep)1606 static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
1607 {
1608 struct dwc3_gadget_ep_cmd_params params;
1609 struct dwc3_request *req;
1610 int starting;
1611 int ret;
1612 u32 cmd;
1613
1614 /*
1615 * Note that it's normal to have no new TRBs prepared (i.e. ret == 0).
1616 * This happens when we need to stop and restart a transfer such as in
1617 * the case of reinitiating a stream or retrying an isoc transfer.
1618 */
1619 ret = dwc3_prepare_trbs(dep);
1620 if (ret < 0)
1621 return ret;
1622
1623 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
1624
1625 /*
1626 * If there's no new TRB prepared and we don't need to restart a
1627 * transfer, there's no need to update the transfer.
1628 */
1629 if (!ret && !starting)
1630 return ret;
1631
1632 req = next_request(&dep->started_list);
1633 if (!req) {
1634 dep->flags |= DWC3_EP_PENDING_REQUEST;
1635 return 0;
1636 }
1637
1638 memset(¶ms, 0, sizeof(params));
1639
1640 if (starting) {
1641 params.param0 = upper_32_bits(req->trb_dma);
1642 params.param1 = lower_32_bits(req->trb_dma);
1643 cmd = DWC3_DEPCMD_STARTTRANSFER;
1644
1645 if (dep->stream_capable)
1646 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1647
1648 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1649 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
1650 } else {
1651 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1652 DWC3_DEPCMD_PARAM(dep->resource_index);
1653 }
1654
1655 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
1656 if (ret < 0) {
1657 struct dwc3_request *tmp;
1658
1659 if (ret == -EAGAIN)
1660 return ret;
1661
1662 dwc3_stop_active_transfer(dep, true, true);
1663
1664 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1665 dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_DEQUEUED);
1666
1667 /* If ep isn't started, then there's no end transfer pending */
1668 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1669 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1670
1671 return ret;
1672 }
1673
1674 if (dep->stream_capable && req->request.is_last &&
1675 !DWC3_MST_CAPABLE(&dep->dwc->hwparams))
1676 dep->flags |= DWC3_EP_WAIT_TRANSFER_COMPLETE;
1677
1678 return 0;
1679 }
1680
__dwc3_gadget_get_frame(struct dwc3 * dwc)1681 static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1682 {
1683 u32 reg;
1684
1685 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1686 return DWC3_DSTS_SOFFN(reg);
1687 }
1688
1689 /**
1690 * __dwc3_stop_active_transfer - stop the current active transfer
1691 * @dep: isoc endpoint
1692 * @force: set forcerm bit in the command
1693 * @interrupt: command complete interrupt after End Transfer command
1694 *
1695 * When setting force, the ForceRM bit will be set. In that case
1696 * the controller won't update the TRB progress on command
1697 * completion. It also won't clear the HWO bit in the TRB.
1698 * The command will also not complete immediately in that case.
1699 */
__dwc3_stop_active_transfer(struct dwc3_ep * dep,bool force,bool interrupt)1700 static int __dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force, bool interrupt)
1701 {
1702 struct dwc3_gadget_ep_cmd_params params;
1703 u32 cmd;
1704 int ret;
1705
1706 cmd = DWC3_DEPCMD_ENDTRANSFER;
1707 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
1708 cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
1709 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
1710 memset(¶ms, 0, sizeof(params));
1711 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
1712 /*
1713 * If the End Transfer command was timed out while the device is
1714 * not in SETUP phase, it's possible that an incoming Setup packet
1715 * may prevent the command's completion. Let's retry when the
1716 * ep0state returns to EP0_SETUP_PHASE.
1717 */
1718 if (ret == -ETIMEDOUT && dep->dwc->ep0state != EP0_SETUP_PHASE) {
1719 dep->flags |= DWC3_EP_DELAY_STOP;
1720 return 0;
1721 }
1722 WARN_ON_ONCE(ret);
1723 dep->resource_index = 0;
1724
1725 if (!interrupt)
1726 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
1727 else if (!ret)
1728 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
1729
1730 dep->flags &= ~DWC3_EP_DELAY_STOP;
1731 return ret;
1732 }
1733
1734 /**
1735 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1736 * @dep: isoc endpoint
1737 *
1738 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1739 * microframe number reported by the XferNotReady event for the future frame
1740 * number to start the isoc transfer.
1741 *
1742 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1743 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1744 * XferNotReady event are invalid. The driver uses this number to schedule the
1745 * isochronous transfer and passes it to the START TRANSFER command. Because
1746 * this number is invalid, the command may fail. If BIT[15:14] matches the
1747 * internal 16-bit microframe, the START TRANSFER command will pass and the
1748 * transfer will start at the scheduled time, if it is off by 1, the command
1749 * will still pass, but the transfer will start 2 seconds in the future. For all
1750 * other conditions, the START TRANSFER command will fail with bus-expiry.
1751 *
1752 * In order to workaround this issue, we can test for the correct combination of
1753 * BIT[15:14] by sending START TRANSFER commands with different values of
1754 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1755 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1756 * As the result, within the 4 possible combinations for BIT[15:14], there will
1757 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1758 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1759 * value is the correct combination.
1760 *
1761 * Since there are only 4 outcomes and the results are ordered, we can simply
1762 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1763 * deduce the smaller successful combination.
1764 *
1765 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1766 * of BIT[15:14]. The correct combination is as follow:
1767 *
1768 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1769 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1770 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1771 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1772 *
1773 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1774 * endpoints.
1775 */
dwc3_gadget_start_isoc_quirk(struct dwc3_ep * dep)1776 static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
1777 {
1778 int cmd_status = 0;
1779 bool test0;
1780 bool test1;
1781
1782 while (dep->combo_num < 2) {
1783 struct dwc3_gadget_ep_cmd_params params;
1784 u32 test_frame_number;
1785 u32 cmd;
1786
1787 /*
1788 * Check if we can start isoc transfer on the next interval or
1789 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1790 */
1791 test_frame_number = dep->frame_number & DWC3_FRNUMBER_MASK;
1792 test_frame_number |= dep->combo_num << 14;
1793 test_frame_number += max_t(u32, 4, dep->interval);
1794
1795 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1796 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1797
1798 cmd = DWC3_DEPCMD_STARTTRANSFER;
1799 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1800 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
1801
1802 /* Redo if some other failure beside bus-expiry is received */
1803 if (cmd_status && cmd_status != -EAGAIN) {
1804 dep->start_cmd_status = 0;
1805 dep->combo_num = 0;
1806 return 0;
1807 }
1808
1809 /* Store the first test status */
1810 if (dep->combo_num == 0)
1811 dep->start_cmd_status = cmd_status;
1812
1813 dep->combo_num++;
1814
1815 /*
1816 * End the transfer if the START_TRANSFER command is successful
1817 * to wait for the next XferNotReady to test the command again
1818 */
1819 if (cmd_status == 0) {
1820 dwc3_stop_active_transfer(dep, true, true);
1821 return 0;
1822 }
1823 }
1824
1825 /* test0 and test1 are both completed at this point */
1826 test0 = (dep->start_cmd_status == 0);
1827 test1 = (cmd_status == 0);
1828
1829 if (!test0 && test1)
1830 dep->combo_num = 1;
1831 else if (!test0 && !test1)
1832 dep->combo_num = 2;
1833 else if (test0 && !test1)
1834 dep->combo_num = 3;
1835 else if (test0 && test1)
1836 dep->combo_num = 0;
1837
1838 dep->frame_number &= DWC3_FRNUMBER_MASK;
1839 dep->frame_number |= dep->combo_num << 14;
1840 dep->frame_number += max_t(u32, 4, dep->interval);
1841
1842 /* Reinitialize test variables */
1843 dep->start_cmd_status = 0;
1844 dep->combo_num = 0;
1845
1846 return __dwc3_gadget_kick_transfer(dep);
1847 }
1848
__dwc3_gadget_start_isoc(struct dwc3_ep * dep)1849 static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
1850 {
1851 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
1852 struct dwc3 *dwc = dep->dwc;
1853 int ret;
1854 int i;
1855
1856 if (list_empty(&dep->pending_list) &&
1857 list_empty(&dep->started_list)) {
1858 dep->flags |= DWC3_EP_PENDING_REQUEST;
1859 return -EAGAIN;
1860 }
1861
1862 if (!dwc->dis_start_transfer_quirk &&
1863 (DWC3_VER_IS_PRIOR(DWC31, 170A) ||
1864 DWC3_VER_TYPE_IS_WITHIN(DWC31, 170A, EA01, EA06))) {
1865 if (dwc->gadget->speed <= USB_SPEED_HIGH && dep->direction)
1866 return dwc3_gadget_start_isoc_quirk(dep);
1867 }
1868
1869 if (desc->bInterval <= 14 &&
1870 dwc->gadget->speed >= USB_SPEED_HIGH) {
1871 u32 frame = __dwc3_gadget_get_frame(dwc);
1872 bool rollover = frame <
1873 (dep->frame_number & DWC3_FRNUMBER_MASK);
1874
1875 /*
1876 * frame_number is set from XferNotReady and may be already
1877 * out of date. DSTS only provides the lower 14 bit of the
1878 * current frame number. So add the upper two bits of
1879 * frame_number and handle a possible rollover.
1880 * This will provide the correct frame_number unless more than
1881 * rollover has happened since XferNotReady.
1882 */
1883
1884 dep->frame_number = (dep->frame_number & ~DWC3_FRNUMBER_MASK) |
1885 frame;
1886 if (rollover)
1887 dep->frame_number += BIT(14);
1888 }
1889
1890 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1891 int future_interval = i + 1;
1892
1893 /* Give the controller at least 500us to schedule transfers */
1894 if (desc->bInterval < 3)
1895 future_interval += 3 - desc->bInterval;
1896
1897 dep->frame_number = DWC3_ALIGN_FRAME(dep, future_interval);
1898
1899 ret = __dwc3_gadget_kick_transfer(dep);
1900 if (ret != -EAGAIN)
1901 break;
1902 }
1903
1904 /*
1905 * After a number of unsuccessful start attempts due to bus-expiry
1906 * status, issue END_TRANSFER command and retry on the next XferNotReady
1907 * event.
1908 */
1909 if (ret == -EAGAIN)
1910 ret = __dwc3_stop_active_transfer(dep, false, true);
1911
1912 return ret;
1913 }
1914
__dwc3_gadget_ep_queue(struct dwc3_ep * dep,struct dwc3_request * req)1915 static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1916 {
1917 struct dwc3 *dwc = dep->dwc;
1918
1919 if (!dep->endpoint.desc || !dwc->pullups_connected || !dwc->connected) {
1920 dev_dbg(dwc->dev, "%s: can't queue to disabled endpoint\n",
1921 dep->name);
1922 return -ESHUTDOWN;
1923 }
1924
1925 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1926 &req->request, req->dep->name))
1927 return -EINVAL;
1928
1929 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1930 "%s: request %pK already in flight\n",
1931 dep->name, &req->request))
1932 return -EINVAL;
1933
1934 pm_runtime_get(dwc->dev);
1935
1936 req->request.actual = 0;
1937 req->request.status = -EINPROGRESS;
1938
1939 trace_dwc3_ep_queue(req);
1940
1941 list_add_tail(&req->list, &dep->pending_list);
1942 req->status = DWC3_REQUEST_STATUS_QUEUED;
1943
1944 if (dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)
1945 return 0;
1946
1947 /*
1948 * Start the transfer only after the END_TRANSFER is completed
1949 * and endpoint STALL is cleared.
1950 */
1951 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
1952 (dep->flags & DWC3_EP_WEDGE) ||
1953 (dep->flags & DWC3_EP_DELAY_STOP) ||
1954 (dep->flags & DWC3_EP_STALL)) {
1955 dep->flags |= DWC3_EP_DELAY_START;
1956 return 0;
1957 }
1958
1959 /*
1960 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1961 * wait for a XferNotReady event so we will know what's the current
1962 * (micro-)frame number.
1963 *
1964 * Without this trick, we are very, very likely gonna get Bus Expiry
1965 * errors which will force us issue EndTransfer command.
1966 */
1967 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1968 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) {
1969 if ((dep->flags & DWC3_EP_PENDING_REQUEST))
1970 return __dwc3_gadget_start_isoc(dep);
1971
1972 return 0;
1973 }
1974 }
1975
1976 __dwc3_gadget_kick_transfer(dep);
1977
1978 return 0;
1979 }
1980
dwc3_gadget_ep_queue(struct usb_ep * ep,struct usb_request * request,gfp_t gfp_flags)1981 static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1982 gfp_t gfp_flags)
1983 {
1984 struct dwc3_request *req = to_dwc3_request(request);
1985 struct dwc3_ep *dep = to_dwc3_ep(ep);
1986 struct dwc3 *dwc = dep->dwc;
1987
1988 unsigned long flags;
1989
1990 int ret;
1991
1992 spin_lock_irqsave(&dwc->lock, flags);
1993 ret = __dwc3_gadget_ep_queue(dep, req);
1994 spin_unlock_irqrestore(&dwc->lock, flags);
1995
1996 return ret;
1997 }
1998
dwc3_gadget_ep_skip_trbs(struct dwc3_ep * dep,struct dwc3_request * req)1999 static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
2000 {
2001 int i;
2002
2003 /* If req->trb is not set, then the request has not started */
2004 if (!req->trb)
2005 return;
2006
2007 /*
2008 * If request was already started, this means we had to
2009 * stop the transfer. With that we also need to ignore
2010 * all TRBs used by the request, however TRBs can only
2011 * be modified after completion of END_TRANSFER
2012 * command. So what we do here is that we wait for
2013 * END_TRANSFER completion and only after that, we jump
2014 * over TRBs by clearing HWO and incrementing dequeue
2015 * pointer.
2016 */
2017 for (i = 0; i < req->num_trbs; i++) {
2018 struct dwc3_trb *trb;
2019
2020 trb = &dep->trb_pool[dep->trb_dequeue];
2021 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2022 dwc3_ep_inc_deq(dep);
2023 }
2024
2025 req->num_trbs = 0;
2026 }
2027
dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep * dep)2028 static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
2029 {
2030 struct dwc3_request *req;
2031 struct dwc3 *dwc = dep->dwc;
2032
2033 while (!list_empty(&dep->cancelled_list)) {
2034 req = next_request(&dep->cancelled_list);
2035 dwc3_gadget_ep_skip_trbs(dep, req);
2036 switch (req->status) {
2037 case DWC3_REQUEST_STATUS_DISCONNECTED:
2038 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
2039 break;
2040 case DWC3_REQUEST_STATUS_DEQUEUED:
2041 dwc3_gadget_giveback(dep, req, -ECONNRESET);
2042 break;
2043 case DWC3_REQUEST_STATUS_STALLED:
2044 dwc3_gadget_giveback(dep, req, -EPIPE);
2045 break;
2046 default:
2047 dev_err(dwc->dev, "request cancelled with wrong reason:%d\n", req->status);
2048 dwc3_gadget_giveback(dep, req, -ECONNRESET);
2049 break;
2050 }
2051 /*
2052 * The endpoint is disabled, let the dwc3_remove_requests()
2053 * handle the cleanup.
2054 */
2055 if (!dep->endpoint.desc)
2056 break;
2057 }
2058 }
2059
dwc3_gadget_ep_dequeue(struct usb_ep * ep,struct usb_request * request)2060 static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
2061 struct usb_request *request)
2062 {
2063 struct dwc3_request *req = to_dwc3_request(request);
2064 struct dwc3_request *r = NULL;
2065
2066 struct dwc3_ep *dep = to_dwc3_ep(ep);
2067 struct dwc3 *dwc = dep->dwc;
2068
2069 unsigned long flags;
2070 int ret = 0;
2071
2072 trace_dwc3_ep_dequeue(req);
2073
2074 spin_lock_irqsave(&dwc->lock, flags);
2075
2076 list_for_each_entry(r, &dep->cancelled_list, list) {
2077 if (r == req)
2078 goto out;
2079 }
2080
2081 list_for_each_entry(r, &dep->pending_list, list) {
2082 if (r == req) {
2083 /*
2084 * Explicitly check for EP0/1 as dequeue for those
2085 * EPs need to be handled differently. Control EP
2086 * only deals with one USB req, and giveback will
2087 * occur during dwc3_ep0_stall_and_restart(). EP0
2088 * requests are never added to started_list.
2089 */
2090 if (dep->number > 1)
2091 dwc3_gadget_giveback(dep, req, -ECONNRESET);
2092 else
2093 dwc3_ep0_reset_state(dwc);
2094 goto out;
2095 }
2096 }
2097
2098 list_for_each_entry(r, &dep->started_list, list) {
2099 if (r == req) {
2100 struct dwc3_request *t;
2101
2102 /* wait until it is processed */
2103 dwc3_stop_active_transfer(dep, true, true);
2104
2105 /*
2106 * Remove any started request if the transfer is
2107 * cancelled.
2108 */
2109 list_for_each_entry_safe(r, t, &dep->started_list, list)
2110 dwc3_gadget_move_cancelled_request(r,
2111 DWC3_REQUEST_STATUS_DEQUEUED);
2112
2113 dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
2114
2115 goto out;
2116 }
2117 }
2118
2119 dev_err(dwc->dev, "request %pK was not queued to %s\n",
2120 request, ep->name);
2121 ret = -EINVAL;
2122 out:
2123 spin_unlock_irqrestore(&dwc->lock, flags);
2124
2125 return ret;
2126 }
2127
__dwc3_gadget_ep_set_halt(struct dwc3_ep * dep,int value,int protocol)2128 int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
2129 {
2130 struct dwc3_gadget_ep_cmd_params params;
2131 struct dwc3 *dwc = dep->dwc;
2132 struct dwc3_request *req;
2133 struct dwc3_request *tmp;
2134 int ret;
2135
2136 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2137 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
2138 return -EINVAL;
2139 }
2140
2141 memset(¶ms, 0x00, sizeof(params));
2142
2143 if (value) {
2144 struct dwc3_trb *trb;
2145
2146 unsigned int transfer_in_flight;
2147 unsigned int started;
2148
2149 if (dep->number > 1)
2150 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
2151 else
2152 trb = &dwc->ep0_trb[dep->trb_enqueue];
2153
2154 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
2155 started = !list_empty(&dep->started_list);
2156
2157 if (!protocol && ((dep->direction && transfer_in_flight) ||
2158 (!dep->direction && started))) {
2159 return -EAGAIN;
2160 }
2161
2162 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
2163 ¶ms);
2164 if (ret)
2165 dev_err(dwc->dev, "failed to set STALL on %s\n",
2166 dep->name);
2167 else
2168 dep->flags |= DWC3_EP_STALL;
2169 } else {
2170 /*
2171 * Don't issue CLEAR_STALL command to control endpoints. The
2172 * controller automatically clears the STALL when it receives
2173 * the SETUP token.
2174 */
2175 if (dep->number <= 1) {
2176 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
2177 return 0;
2178 }
2179
2180 dwc3_stop_active_transfer(dep, true, true);
2181
2182 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
2183 dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_STALLED);
2184
2185 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING ||
2186 (dep->flags & DWC3_EP_DELAY_STOP)) {
2187 dep->flags |= DWC3_EP_PENDING_CLEAR_STALL;
2188 if (protocol)
2189 dwc->clear_stall_protocol = dep->number;
2190
2191 return 0;
2192 }
2193
2194 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
2195
2196 ret = dwc3_send_clear_stall_ep_cmd(dep);
2197 if (ret) {
2198 dev_err(dwc->dev, "failed to clear STALL on %s\n",
2199 dep->name);
2200 return ret;
2201 }
2202
2203 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
2204
2205 if ((dep->flags & DWC3_EP_DELAY_START) &&
2206 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
2207 __dwc3_gadget_kick_transfer(dep);
2208
2209 dep->flags &= ~DWC3_EP_DELAY_START;
2210 }
2211
2212 return ret;
2213 }
2214
dwc3_gadget_ep_set_halt(struct usb_ep * ep,int value)2215 static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
2216 {
2217 struct dwc3_ep *dep = to_dwc3_ep(ep);
2218 struct dwc3 *dwc = dep->dwc;
2219
2220 unsigned long flags;
2221
2222 int ret;
2223
2224 spin_lock_irqsave(&dwc->lock, flags);
2225 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
2226 spin_unlock_irqrestore(&dwc->lock, flags);
2227
2228 return ret;
2229 }
2230
dwc3_gadget_ep_set_wedge(struct usb_ep * ep)2231 static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
2232 {
2233 struct dwc3_ep *dep = to_dwc3_ep(ep);
2234 struct dwc3 *dwc = dep->dwc;
2235 unsigned long flags;
2236 int ret;
2237
2238 spin_lock_irqsave(&dwc->lock, flags);
2239 dep->flags |= DWC3_EP_WEDGE;
2240
2241 if (dep->number == 0 || dep->number == 1)
2242 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
2243 else
2244 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
2245 spin_unlock_irqrestore(&dwc->lock, flags);
2246
2247 return ret;
2248 }
2249
2250 /* -------------------------------------------------------------------------- */
2251
2252 static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
2253 .bLength = USB_DT_ENDPOINT_SIZE,
2254 .bDescriptorType = USB_DT_ENDPOINT,
2255 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
2256 };
2257
2258 static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
2259 .enable = dwc3_gadget_ep0_enable,
2260 .disable = dwc3_gadget_ep0_disable,
2261 .alloc_request = dwc3_gadget_ep_alloc_request,
2262 .free_request = dwc3_gadget_ep_free_request,
2263 .queue = dwc3_gadget_ep0_queue,
2264 .dequeue = dwc3_gadget_ep_dequeue,
2265 .set_halt = dwc3_gadget_ep0_set_halt,
2266 .set_wedge = dwc3_gadget_ep_set_wedge,
2267 };
2268
2269 static const struct usb_ep_ops dwc3_gadget_ep_ops = {
2270 .enable = dwc3_gadget_ep_enable,
2271 .disable = dwc3_gadget_ep_disable,
2272 .alloc_request = dwc3_gadget_ep_alloc_request,
2273 .free_request = dwc3_gadget_ep_free_request,
2274 .queue = dwc3_gadget_ep_queue,
2275 .dequeue = dwc3_gadget_ep_dequeue,
2276 .set_halt = dwc3_gadget_ep_set_halt,
2277 .set_wedge = dwc3_gadget_ep_set_wedge,
2278 };
2279
2280 /* -------------------------------------------------------------------------- */
2281
dwc3_gadget_enable_linksts_evts(struct dwc3 * dwc,bool set)2282 static void dwc3_gadget_enable_linksts_evts(struct dwc3 *dwc, bool set)
2283 {
2284 u32 reg;
2285
2286 if (DWC3_VER_IS_PRIOR(DWC3, 250A))
2287 return;
2288
2289 reg = dwc3_readl(dwc->regs, DWC3_DEVTEN);
2290 if (set)
2291 reg |= DWC3_DEVTEN_ULSTCNGEN;
2292 else
2293 reg &= ~DWC3_DEVTEN_ULSTCNGEN;
2294
2295 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2296 }
2297
dwc3_gadget_get_frame(struct usb_gadget * g)2298 static int dwc3_gadget_get_frame(struct usb_gadget *g)
2299 {
2300 struct dwc3 *dwc = gadget_to_dwc(g);
2301
2302 return __dwc3_gadget_get_frame(dwc);
2303 }
2304
__dwc3_gadget_wakeup(struct dwc3 * dwc,bool async)2305 static int __dwc3_gadget_wakeup(struct dwc3 *dwc, bool async)
2306 {
2307 int retries;
2308
2309 int ret;
2310 u32 reg;
2311
2312 u8 link_state;
2313
2314 /*
2315 * According to the Databook Remote wakeup request should
2316 * be issued only when the device is in early suspend state.
2317 *
2318 * We can check that via USB Link State bits in DSTS register.
2319 */
2320 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2321
2322 link_state = DWC3_DSTS_USBLNKST(reg);
2323
2324 switch (link_state) {
2325 case DWC3_LINK_STATE_RESET:
2326 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
2327 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
2328 case DWC3_LINK_STATE_U2: /* in HS, means Sleep (L1) */
2329 case DWC3_LINK_STATE_U1:
2330 case DWC3_LINK_STATE_RESUME:
2331 break;
2332 default:
2333 return -EINVAL;
2334 }
2335
2336 if (async)
2337 dwc3_gadget_enable_linksts_evts(dwc, true);
2338
2339 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
2340 if (ret < 0) {
2341 dev_err(dwc->dev, "failed to put link in Recovery\n");
2342 dwc3_gadget_enable_linksts_evts(dwc, false);
2343 return ret;
2344 }
2345
2346 /* Recent versions do this automatically */
2347 if (DWC3_VER_IS_PRIOR(DWC3, 194A)) {
2348 /* write zeroes to Link Change Request */
2349 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2350 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
2351 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2352 }
2353
2354 /*
2355 * Since link status change events are enabled we will receive
2356 * an U0 event when wakeup is successful. So bail out.
2357 */
2358 if (async)
2359 return 0;
2360
2361 /* poll until Link State changes to ON */
2362 retries = 20000;
2363
2364 while (retries--) {
2365 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2366
2367 /* in HS, means ON */
2368 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
2369 break;
2370 }
2371
2372 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
2373 dev_err(dwc->dev, "failed to send remote wakeup\n");
2374 return -EINVAL;
2375 }
2376
2377 return 0;
2378 }
2379
dwc3_gadget_wakeup(struct usb_gadget * g)2380 static int dwc3_gadget_wakeup(struct usb_gadget *g)
2381 {
2382 struct dwc3 *dwc = gadget_to_dwc(g);
2383 unsigned long flags;
2384 int ret;
2385
2386 if (!dwc->wakeup_configured) {
2387 dev_err(dwc->dev, "remote wakeup not configured\n");
2388 return -EINVAL;
2389 }
2390
2391 spin_lock_irqsave(&dwc->lock, flags);
2392 if (!dwc->gadget->wakeup_armed) {
2393 dev_err(dwc->dev, "not armed for remote wakeup\n");
2394 spin_unlock_irqrestore(&dwc->lock, flags);
2395 return -EINVAL;
2396 }
2397 ret = __dwc3_gadget_wakeup(dwc, true);
2398
2399 spin_unlock_irqrestore(&dwc->lock, flags);
2400
2401 return ret;
2402 }
2403
2404 static void dwc3_resume_gadget(struct dwc3 *dwc);
2405
dwc3_gadget_func_wakeup(struct usb_gadget * g,int intf_id)2406 static int dwc3_gadget_func_wakeup(struct usb_gadget *g, int intf_id)
2407 {
2408 struct dwc3 *dwc = gadget_to_dwc(g);
2409 unsigned long flags;
2410 int ret;
2411 int link_state;
2412
2413 if (!dwc->wakeup_configured) {
2414 dev_err(dwc->dev, "remote wakeup not configured\n");
2415 return -EINVAL;
2416 }
2417
2418 spin_lock_irqsave(&dwc->lock, flags);
2419 /*
2420 * If the link is in U3, signal for remote wakeup and wait for the
2421 * link to transition to U0 before sending device notification.
2422 */
2423 link_state = dwc3_gadget_get_link_state(dwc);
2424 if (link_state == DWC3_LINK_STATE_U3) {
2425 ret = __dwc3_gadget_wakeup(dwc, false);
2426 if (ret) {
2427 spin_unlock_irqrestore(&dwc->lock, flags);
2428 return -EINVAL;
2429 }
2430 dwc3_resume_gadget(dwc);
2431 dwc->suspended = false;
2432 dwc->link_state = DWC3_LINK_STATE_U0;
2433 }
2434
2435 ret = dwc3_send_gadget_generic_command(dwc, DWC3_DGCMD_DEV_NOTIFICATION,
2436 DWC3_DGCMDPAR_DN_FUNC_WAKE |
2437 DWC3_DGCMDPAR_INTF_SEL(intf_id));
2438 if (ret)
2439 dev_err(dwc->dev, "function remote wakeup failed, ret:%d\n", ret);
2440
2441 spin_unlock_irqrestore(&dwc->lock, flags);
2442
2443 return ret;
2444 }
2445
dwc3_gadget_set_remote_wakeup(struct usb_gadget * g,int set)2446 static int dwc3_gadget_set_remote_wakeup(struct usb_gadget *g, int set)
2447 {
2448 struct dwc3 *dwc = gadget_to_dwc(g);
2449 unsigned long flags;
2450
2451 spin_lock_irqsave(&dwc->lock, flags);
2452 dwc->wakeup_configured = !!set;
2453 spin_unlock_irqrestore(&dwc->lock, flags);
2454
2455 return 0;
2456 }
2457
dwc3_gadget_set_selfpowered(struct usb_gadget * g,int is_selfpowered)2458 static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
2459 int is_selfpowered)
2460 {
2461 struct dwc3 *dwc = gadget_to_dwc(g);
2462 unsigned long flags;
2463
2464 spin_lock_irqsave(&dwc->lock, flags);
2465 g->is_selfpowered = !!is_selfpowered;
2466 spin_unlock_irqrestore(&dwc->lock, flags);
2467
2468 return 0;
2469 }
2470
dwc3_stop_active_transfers(struct dwc3 * dwc)2471 static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2472 {
2473 u32 epnum;
2474
2475 for (epnum = 2; epnum < dwc->num_eps; epnum++) {
2476 struct dwc3_ep *dep;
2477
2478 dep = dwc->eps[epnum];
2479 if (!dep)
2480 continue;
2481
2482 dwc3_remove_requests(dwc, dep, -ESHUTDOWN);
2483 }
2484 }
2485
__dwc3_gadget_set_ssp_rate(struct dwc3 * dwc)2486 static void __dwc3_gadget_set_ssp_rate(struct dwc3 *dwc)
2487 {
2488 enum usb_ssp_rate ssp_rate = dwc->gadget_ssp_rate;
2489 u32 reg;
2490
2491 if (ssp_rate == USB_SSP_GEN_UNKNOWN)
2492 ssp_rate = dwc->max_ssp_rate;
2493
2494 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2495 reg &= ~DWC3_DCFG_SPEED_MASK;
2496 reg &= ~DWC3_DCFG_NUMLANES(~0);
2497
2498 if (ssp_rate == USB_SSP_GEN_1x2)
2499 reg |= DWC3_DCFG_SUPERSPEED;
2500 else if (dwc->max_ssp_rate != USB_SSP_GEN_1x2)
2501 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2502
2503 if (ssp_rate != USB_SSP_GEN_2x1 &&
2504 dwc->max_ssp_rate != USB_SSP_GEN_2x1)
2505 reg |= DWC3_DCFG_NUMLANES(1);
2506
2507 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2508 }
2509
__dwc3_gadget_set_speed(struct dwc3 * dwc)2510 static void __dwc3_gadget_set_speed(struct dwc3 *dwc)
2511 {
2512 enum usb_device_speed speed;
2513 u32 reg;
2514
2515 speed = dwc->gadget_max_speed;
2516 if (speed == USB_SPEED_UNKNOWN || speed > dwc->maximum_speed)
2517 speed = dwc->maximum_speed;
2518
2519 if (speed == USB_SPEED_SUPER_PLUS &&
2520 DWC3_IP_IS(DWC32)) {
2521 __dwc3_gadget_set_ssp_rate(dwc);
2522 return;
2523 }
2524
2525 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2526 reg &= ~(DWC3_DCFG_SPEED_MASK);
2527
2528 /*
2529 * WORKAROUND: DWC3 revision < 2.20a have an issue
2530 * which would cause metastability state on Run/Stop
2531 * bit if we try to force the IP to USB2-only mode.
2532 *
2533 * Because of that, we cannot configure the IP to any
2534 * speed other than the SuperSpeed
2535 *
2536 * Refers to:
2537 *
2538 * STAR#9000525659: Clock Domain Crossing on DCTL in
2539 * USB 2.0 Mode
2540 */
2541 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
2542 !dwc->dis_metastability_quirk) {
2543 reg |= DWC3_DCFG_SUPERSPEED;
2544 } else {
2545 switch (speed) {
2546 case USB_SPEED_FULL:
2547 reg |= DWC3_DCFG_FULLSPEED;
2548 break;
2549 case USB_SPEED_HIGH:
2550 reg |= DWC3_DCFG_HIGHSPEED;
2551 break;
2552 case USB_SPEED_SUPER:
2553 reg |= DWC3_DCFG_SUPERSPEED;
2554 break;
2555 case USB_SPEED_SUPER_PLUS:
2556 if (DWC3_IP_IS(DWC3))
2557 reg |= DWC3_DCFG_SUPERSPEED;
2558 else
2559 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2560 break;
2561 default:
2562 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2563
2564 if (DWC3_IP_IS(DWC3))
2565 reg |= DWC3_DCFG_SUPERSPEED;
2566 else
2567 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2568 }
2569 }
2570
2571 if (DWC3_IP_IS(DWC32) &&
2572 speed > USB_SPEED_UNKNOWN &&
2573 speed < USB_SPEED_SUPER_PLUS)
2574 reg &= ~DWC3_DCFG_NUMLANES(~0);
2575
2576 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2577 }
2578
dwc3_gadget_run_stop(struct dwc3 * dwc,int is_on)2579 static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
2580 {
2581 u32 reg;
2582 u32 timeout = 2000;
2583
2584 if (pm_runtime_suspended(dwc->dev))
2585 return 0;
2586
2587 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2588 if (is_on) {
2589 if (DWC3_VER_IS_WITHIN(DWC3, ANY, 187A)) {
2590 reg &= ~DWC3_DCTL_TRGTULST_MASK;
2591 reg |= DWC3_DCTL_TRGTULST_RX_DET;
2592 }
2593
2594 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
2595 reg &= ~DWC3_DCTL_KEEP_CONNECT;
2596 reg |= DWC3_DCTL_RUN_STOP;
2597
2598 __dwc3_gadget_set_speed(dwc);
2599 dwc->pullups_connected = true;
2600 } else {
2601 reg &= ~DWC3_DCTL_RUN_STOP;
2602
2603 dwc->pullups_connected = false;
2604 }
2605
2606 dwc3_gadget_dctl_write_safe(dwc, reg);
2607
2608 do {
2609 usleep_range(1000, 2000);
2610 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2611 reg &= DWC3_DSTS_DEVCTRLHLT;
2612 } while (--timeout && !(!is_on ^ !reg));
2613
2614 if (!timeout)
2615 return -ETIMEDOUT;
2616
2617 return 0;
2618 }
2619
2620 static void dwc3_gadget_disable_irq(struct dwc3 *dwc);
2621 static void __dwc3_gadget_stop(struct dwc3 *dwc);
2622 static int __dwc3_gadget_start(struct dwc3 *dwc);
2623
dwc3_gadget_soft_disconnect(struct dwc3 * dwc)2624 static int dwc3_gadget_soft_disconnect(struct dwc3 *dwc)
2625 {
2626 unsigned long flags;
2627 int ret;
2628
2629 spin_lock_irqsave(&dwc->lock, flags);
2630 if (!dwc->pullups_connected) {
2631 spin_unlock_irqrestore(&dwc->lock, flags);
2632 return 0;
2633 }
2634
2635 dwc->connected = false;
2636
2637 /*
2638 * Attempt to end pending SETUP status phase, and not wait for the
2639 * function to do so.
2640 */
2641 if (dwc->delayed_status)
2642 dwc3_ep0_send_delayed_status(dwc);
2643
2644 /*
2645 * In the Synopsys DesignWare Cores USB3 Databook Rev. 3.30a
2646 * Section 4.1.8 Table 4-7, it states that for a device-initiated
2647 * disconnect, the SW needs to ensure that it sends "a DEPENDXFER
2648 * command for any active transfers" before clearing the RunStop
2649 * bit.
2650 */
2651 dwc3_stop_active_transfers(dwc);
2652 spin_unlock_irqrestore(&dwc->lock, flags);
2653
2654 /*
2655 * Per databook, when we want to stop the gadget, if a control transfer
2656 * is still in process, complete it and get the core into setup phase.
2657 * In case the host is unresponsive to a SETUP transaction, forcefully
2658 * stall the transfer, and move back to the SETUP phase, so that any
2659 * pending endxfers can be executed.
2660 */
2661 if (dwc->ep0state != EP0_SETUP_PHASE) {
2662 reinit_completion(&dwc->ep0_in_setup);
2663
2664 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
2665 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
2666 if (ret == 0) {
2667 dev_warn(dwc->dev, "wait for SETUP phase timed out\n");
2668 spin_lock_irqsave(&dwc->lock, flags);
2669 dwc3_ep0_reset_state(dwc);
2670 spin_unlock_irqrestore(&dwc->lock, flags);
2671 }
2672 }
2673
2674 /*
2675 * Note: if the GEVNTCOUNT indicates events in the event buffer, the
2676 * driver needs to acknowledge them before the controller can halt.
2677 * Simply let the interrupt handler acknowledges and handle the
2678 * remaining event generated by the controller while polling for
2679 * DSTS.DEVCTLHLT.
2680 */
2681 ret = dwc3_gadget_run_stop(dwc, false);
2682
2683 /*
2684 * Stop the gadget after controller is halted, so that if needed, the
2685 * events to update EP0 state can still occur while the run/stop
2686 * routine polls for the halted state. DEVTEN is cleared as part of
2687 * gadget stop.
2688 */
2689 spin_lock_irqsave(&dwc->lock, flags);
2690 __dwc3_gadget_stop(dwc);
2691 spin_unlock_irqrestore(&dwc->lock, flags);
2692
2693 return ret;
2694 }
2695
dwc3_gadget_soft_connect(struct dwc3 * dwc)2696 static int dwc3_gadget_soft_connect(struct dwc3 *dwc)
2697 {
2698 int ret;
2699
2700 /*
2701 * In the Synopsys DWC_usb31 1.90a programming guide section
2702 * 4.1.9, it specifies that for a reconnect after a
2703 * device-initiated disconnect requires a core soft reset
2704 * (DCTL.CSftRst) before enabling the run/stop bit.
2705 */
2706 ret = dwc3_core_soft_reset(dwc);
2707 if (ret)
2708 return ret;
2709
2710 dwc3_event_buffers_setup(dwc);
2711 __dwc3_gadget_start(dwc);
2712 return dwc3_gadget_run_stop(dwc, true);
2713 }
2714
dwc3_gadget_pullup(struct usb_gadget * g,int is_on)2715 static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
2716 {
2717 struct dwc3 *dwc = gadget_to_dwc(g);
2718 int ret;
2719
2720 is_on = !!is_on;
2721
2722 dwc->softconnect = is_on;
2723
2724 /*
2725 * Avoid issuing a runtime resume if the device is already in the
2726 * suspended state during gadget disconnect. DWC3 gadget was already
2727 * halted/stopped during runtime suspend.
2728 */
2729 if (!is_on) {
2730 pm_runtime_barrier(dwc->dev);
2731 if (pm_runtime_suspended(dwc->dev))
2732 return 0;
2733 }
2734
2735 /*
2736 * Check the return value for successful resume, or error. For a
2737 * successful resume, the DWC3 runtime PM resume routine will handle
2738 * the run stop sequence, so avoid duplicate operations here.
2739 */
2740 ret = pm_runtime_get_sync(dwc->dev);
2741 if (!ret || ret < 0) {
2742 pm_runtime_put(dwc->dev);
2743 if (ret < 0)
2744 pm_runtime_set_suspended(dwc->dev);
2745 return ret;
2746 }
2747
2748 if (dwc->pullups_connected == is_on) {
2749 pm_runtime_put(dwc->dev);
2750 return 0;
2751 }
2752
2753 synchronize_irq(dwc->irq_gadget);
2754
2755 if (!is_on)
2756 ret = dwc3_gadget_soft_disconnect(dwc);
2757 else
2758 ret = dwc3_gadget_soft_connect(dwc);
2759
2760 pm_runtime_put(dwc->dev);
2761
2762 return ret;
2763 }
2764
dwc3_gadget_enable_irq(struct dwc3 * dwc)2765 static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
2766 {
2767 u32 reg;
2768
2769 /* Enable all but Start and End of Frame IRQs */
2770 reg = (DWC3_DEVTEN_EVNTOVERFLOWEN |
2771 DWC3_DEVTEN_CMDCMPLTEN |
2772 DWC3_DEVTEN_ERRTICERREN |
2773 DWC3_DEVTEN_WKUPEVTEN |
2774 DWC3_DEVTEN_CONNECTDONEEN |
2775 DWC3_DEVTEN_USBRSTEN |
2776 DWC3_DEVTEN_DISCONNEVTEN);
2777
2778 if (DWC3_VER_IS_PRIOR(DWC3, 250A))
2779 reg |= DWC3_DEVTEN_ULSTCNGEN;
2780
2781 /* On 2.30a and above this bit enables U3/L2-L1 Suspend Events */
2782 if (!DWC3_VER_IS_PRIOR(DWC3, 230A))
2783 reg |= DWC3_DEVTEN_U3L2L1SUSPEN;
2784
2785 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2786 }
2787
dwc3_gadget_disable_irq(struct dwc3 * dwc)2788 static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
2789 {
2790 /* mask all interrupts */
2791 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2792 }
2793
2794 static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
2795 static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
2796
2797 /**
2798 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
2799 * @dwc: pointer to our context structure
2800 *
2801 * The following looks like complex but it's actually very simple. In order to
2802 * calculate the number of packets we can burst at once on OUT transfers, we're
2803 * gonna use RxFIFO size.
2804 *
2805 * To calculate RxFIFO size we need two numbers:
2806 * MDWIDTH = size, in bits, of the internal memory bus
2807 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
2808 *
2809 * Given these two numbers, the formula is simple:
2810 *
2811 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
2812 *
2813 * 24 bytes is for 3x SETUP packets
2814 * 16 bytes is a clock domain crossing tolerance
2815 *
2816 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
2817 */
dwc3_gadget_setup_nump(struct dwc3 * dwc)2818 static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
2819 {
2820 u32 ram2_depth;
2821 u32 mdwidth;
2822 u32 nump;
2823 u32 reg;
2824
2825 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
2826 mdwidth = dwc3_mdwidth(dwc);
2827
2828 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
2829 nump = min_t(u32, nump, 16);
2830
2831 /* update NumP */
2832 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2833 reg &= ~DWC3_DCFG_NUMP_MASK;
2834 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
2835 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2836 }
2837
__dwc3_gadget_start(struct dwc3 * dwc)2838 static int __dwc3_gadget_start(struct dwc3 *dwc)
2839 {
2840 struct dwc3_ep *dep;
2841 int ret = 0;
2842 u32 reg;
2843
2844 /*
2845 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
2846 * the core supports IMOD, disable it.
2847 */
2848 if (dwc->imod_interval) {
2849 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
2850 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
2851 } else if (dwc3_has_imod(dwc)) {
2852 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
2853 }
2854
2855 /*
2856 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
2857 * field instead of letting dwc3 itself calculate that automatically.
2858 *
2859 * This way, we maximize the chances that we'll be able to get several
2860 * bursts of data without going through any sort of endpoint throttling.
2861 */
2862 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
2863 if (DWC3_IP_IS(DWC3))
2864 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
2865 else
2866 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
2867
2868 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
2869
2870 dwc3_gadget_setup_nump(dwc);
2871
2872 /*
2873 * Currently the controller handles single stream only. So, Ignore
2874 * Packet Pending bit for stream selection and don't search for another
2875 * stream if the host sends Data Packet with PP=0 (for OUT direction) or
2876 * ACK with NumP=0 and PP=0 (for IN direction). This slightly improves
2877 * the stream performance.
2878 */
2879 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2880 reg |= DWC3_DCFG_IGNSTRMPP;
2881 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2882
2883 /* Enable MST by default if the device is capable of MST */
2884 if (DWC3_MST_CAPABLE(&dwc->hwparams)) {
2885 reg = dwc3_readl(dwc->regs, DWC3_DCFG1);
2886 reg &= ~DWC3_DCFG1_DIS_MST_ENH;
2887 dwc3_writel(dwc->regs, DWC3_DCFG1, reg);
2888 }
2889
2890 /* Start with SuperSpeed Default */
2891 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2892
2893 ret = dwc3_gadget_start_config(dwc, 0);
2894 if (ret) {
2895 dev_err(dwc->dev, "failed to config endpoints\n");
2896 return ret;
2897 }
2898
2899 dep = dwc->eps[0];
2900 dep->flags = 0;
2901 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
2902 if (ret) {
2903 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2904 goto err0;
2905 }
2906
2907 dep = dwc->eps[1];
2908 dep->flags = 0;
2909 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
2910 if (ret) {
2911 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2912 goto err1;
2913 }
2914
2915 /* begin to receive SETUP packets */
2916 dwc->ep0state = EP0_SETUP_PHASE;
2917 dwc->ep0_bounced = false;
2918 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
2919 dwc->delayed_status = false;
2920 dwc3_ep0_out_start(dwc);
2921
2922 dwc3_gadget_enable_irq(dwc);
2923 dwc3_enable_susphy(dwc, true);
2924
2925 return 0;
2926
2927 err1:
2928 __dwc3_gadget_ep_disable(dwc->eps[0]);
2929
2930 err0:
2931 return ret;
2932 }
2933
dwc3_gadget_start(struct usb_gadget * g,struct usb_gadget_driver * driver)2934 static int dwc3_gadget_start(struct usb_gadget *g,
2935 struct usb_gadget_driver *driver)
2936 {
2937 struct dwc3 *dwc = gadget_to_dwc(g);
2938 unsigned long flags;
2939 int ret;
2940 int irq;
2941
2942 irq = dwc->irq_gadget;
2943 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2944 IRQF_SHARED, "dwc3", dwc->ev_buf);
2945 if (ret) {
2946 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2947 irq, ret);
2948 return ret;
2949 }
2950
2951 spin_lock_irqsave(&dwc->lock, flags);
2952 dwc->gadget_driver = driver;
2953 spin_unlock_irqrestore(&dwc->lock, flags);
2954
2955 if (dwc->sys_wakeup)
2956 device_wakeup_enable(dwc->sysdev);
2957
2958 return 0;
2959 }
2960
__dwc3_gadget_stop(struct dwc3 * dwc)2961 static void __dwc3_gadget_stop(struct dwc3 *dwc)
2962 {
2963 dwc3_gadget_disable_irq(dwc);
2964 __dwc3_gadget_ep_disable(dwc->eps[0]);
2965 __dwc3_gadget_ep_disable(dwc->eps[1]);
2966 }
2967
dwc3_gadget_stop(struct usb_gadget * g)2968 static int dwc3_gadget_stop(struct usb_gadget *g)
2969 {
2970 struct dwc3 *dwc = gadget_to_dwc(g);
2971 unsigned long flags;
2972
2973 if (dwc->sys_wakeup)
2974 device_wakeup_disable(dwc->sysdev);
2975
2976 spin_lock_irqsave(&dwc->lock, flags);
2977 dwc->gadget_driver = NULL;
2978 dwc->max_cfg_eps = 0;
2979 spin_unlock_irqrestore(&dwc->lock, flags);
2980
2981 free_irq(dwc->irq_gadget, dwc->ev_buf);
2982
2983 return 0;
2984 }
2985
dwc3_gadget_config_params(struct usb_gadget * g,struct usb_dcd_config_params * params)2986 static void dwc3_gadget_config_params(struct usb_gadget *g,
2987 struct usb_dcd_config_params *params)
2988 {
2989 struct dwc3 *dwc = gadget_to_dwc(g);
2990
2991 params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2992 params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2993
2994 /* Recommended BESL */
2995 if (!dwc->dis_enblslpm_quirk) {
2996 /*
2997 * If the recommended BESL baseline is 0 or if the BESL deep is
2998 * less than 2, Microsoft's Windows 10 host usb stack will issue
2999 * a usb reset immediately after it receives the extended BOS
3000 * descriptor and the enumeration will fail. To maintain
3001 * compatibility with the Windows' usb stack, let's set the
3002 * recommended BESL baseline to 1 and clamp the BESL deep to be
3003 * within 2 to 15.
3004 */
3005 params->besl_baseline = 1;
3006 if (dwc->is_utmi_l1_suspend)
3007 params->besl_deep =
3008 clamp_t(u8, dwc->hird_threshold, 2, 15);
3009 }
3010
3011 /* U1 Device exit Latency */
3012 if (dwc->dis_u1_entry_quirk)
3013 params->bU1devExitLat = 0;
3014 else
3015 params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
3016
3017 /* U2 Device exit Latency */
3018 if (dwc->dis_u2_entry_quirk)
3019 params->bU2DevExitLat = 0;
3020 else
3021 params->bU2DevExitLat =
3022 cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
3023 }
3024
dwc3_gadget_set_speed(struct usb_gadget * g,enum usb_device_speed speed)3025 static void dwc3_gadget_set_speed(struct usb_gadget *g,
3026 enum usb_device_speed speed)
3027 {
3028 struct dwc3 *dwc = gadget_to_dwc(g);
3029 unsigned long flags;
3030
3031 spin_lock_irqsave(&dwc->lock, flags);
3032 dwc->gadget_max_speed = speed;
3033 spin_unlock_irqrestore(&dwc->lock, flags);
3034 }
3035
dwc3_gadget_set_ssp_rate(struct usb_gadget * g,enum usb_ssp_rate rate)3036 static void dwc3_gadget_set_ssp_rate(struct usb_gadget *g,
3037 enum usb_ssp_rate rate)
3038 {
3039 struct dwc3 *dwc = gadget_to_dwc(g);
3040 unsigned long flags;
3041
3042 spin_lock_irqsave(&dwc->lock, flags);
3043 dwc->gadget_max_speed = USB_SPEED_SUPER_PLUS;
3044 dwc->gadget_ssp_rate = rate;
3045 spin_unlock_irqrestore(&dwc->lock, flags);
3046 }
3047
dwc3_gadget_vbus_draw(struct usb_gadget * g,unsigned int mA)3048 static int dwc3_gadget_vbus_draw(struct usb_gadget *g, unsigned int mA)
3049 {
3050 struct dwc3 *dwc = gadget_to_dwc(g);
3051 union power_supply_propval val = {0};
3052 int ret;
3053
3054 if (dwc->usb2_phy)
3055 return usb_phy_set_power(dwc->usb2_phy, mA);
3056
3057 if (!dwc->usb_psy)
3058 return -EOPNOTSUPP;
3059
3060 val.intval = 1000 * mA;
3061 ret = power_supply_set_property(dwc->usb_psy, POWER_SUPPLY_PROP_INPUT_CURRENT_LIMIT, &val);
3062
3063 return ret;
3064 }
3065
3066 /**
3067 * dwc3_gadget_check_config - ensure dwc3 can support the USB configuration
3068 * @g: pointer to the USB gadget
3069 *
3070 * Used to record the maximum number of endpoints being used in a USB composite
3071 * device. (across all configurations) This is to be used in the calculation
3072 * of the TXFIFO sizes when resizing internal memory for individual endpoints.
3073 * It will help ensured that the resizing logic reserves enough space for at
3074 * least one max packet.
3075 */
dwc3_gadget_check_config(struct usb_gadget * g)3076 static int dwc3_gadget_check_config(struct usb_gadget *g)
3077 {
3078 struct dwc3 *dwc = gadget_to_dwc(g);
3079 struct usb_ep *ep;
3080 int fifo_size = 0;
3081 int ram1_depth;
3082 int ep_num = 0;
3083
3084 if (!dwc->do_fifo_resize)
3085 return 0;
3086
3087 list_for_each_entry(ep, &g->ep_list, ep_list) {
3088 /* Only interested in the IN endpoints */
3089 if (ep->claimed && (ep->address & USB_DIR_IN))
3090 ep_num++;
3091 }
3092
3093 if (ep_num <= dwc->max_cfg_eps)
3094 return 0;
3095
3096 /* Update the max number of eps in the composition */
3097 dwc->max_cfg_eps = ep_num;
3098
3099 fifo_size = dwc3_gadget_calc_tx_fifo_size(dwc, dwc->max_cfg_eps);
3100 /* Based on the equation, increment by one for every ep */
3101 fifo_size += dwc->max_cfg_eps;
3102
3103 /* Check if we can fit a single fifo per endpoint */
3104 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
3105 if (fifo_size > ram1_depth)
3106 return -ENOMEM;
3107
3108 return 0;
3109 }
3110
dwc3_gadget_async_callbacks(struct usb_gadget * g,bool enable)3111 static void dwc3_gadget_async_callbacks(struct usb_gadget *g, bool enable)
3112 {
3113 struct dwc3 *dwc = gadget_to_dwc(g);
3114 unsigned long flags;
3115
3116 spin_lock_irqsave(&dwc->lock, flags);
3117 dwc->async_callbacks = enable;
3118 spin_unlock_irqrestore(&dwc->lock, flags);
3119 }
3120
3121 static const struct usb_gadget_ops dwc3_gadget_ops = {
3122 .get_frame = dwc3_gadget_get_frame,
3123 .wakeup = dwc3_gadget_wakeup,
3124 .func_wakeup = dwc3_gadget_func_wakeup,
3125 .set_remote_wakeup = dwc3_gadget_set_remote_wakeup,
3126 .set_selfpowered = dwc3_gadget_set_selfpowered,
3127 .pullup = dwc3_gadget_pullup,
3128 .udc_start = dwc3_gadget_start,
3129 .udc_stop = dwc3_gadget_stop,
3130 .udc_set_speed = dwc3_gadget_set_speed,
3131 .udc_set_ssp_rate = dwc3_gadget_set_ssp_rate,
3132 .get_config_params = dwc3_gadget_config_params,
3133 .vbus_draw = dwc3_gadget_vbus_draw,
3134 .check_config = dwc3_gadget_check_config,
3135 .udc_async_callbacks = dwc3_gadget_async_callbacks,
3136 };
3137
3138 /* -------------------------------------------------------------------------- */
3139
dwc3_gadget_init_control_endpoint(struct dwc3_ep * dep)3140 static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
3141 {
3142 struct dwc3 *dwc = dep->dwc;
3143
3144 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
3145 dep->endpoint.maxburst = 1;
3146 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
3147 if (!dep->direction)
3148 dwc->gadget->ep0 = &dep->endpoint;
3149
3150 dep->endpoint.caps.type_control = true;
3151
3152 return 0;
3153 }
3154
dwc3_gadget_init_in_endpoint(struct dwc3_ep * dep)3155 static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
3156 {
3157 struct dwc3 *dwc = dep->dwc;
3158 u32 mdwidth;
3159 int size;
3160 int maxpacket;
3161
3162 mdwidth = dwc3_mdwidth(dwc);
3163
3164 /* MDWIDTH is represented in bits, we need it in bytes */
3165 mdwidth /= 8;
3166
3167 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
3168 if (DWC3_IP_IS(DWC3))
3169 size = DWC3_GTXFIFOSIZ_TXFDEP(size);
3170 else
3171 size = DWC31_GTXFIFOSIZ_TXFDEP(size);
3172
3173 /*
3174 * maxpacket size is determined as part of the following, after assuming
3175 * a mult value of one maxpacket:
3176 * DWC3 revision 280A and prior:
3177 * fifo_size = mult * (max_packet / mdwidth) + 1;
3178 * maxpacket = mdwidth * (fifo_size - 1);
3179 *
3180 * DWC3 revision 290A and onwards:
3181 * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1
3182 * maxpacket = mdwidth * ((fifo_size - 1) - 1) - mdwidth;
3183 */
3184 if (DWC3_VER_IS_PRIOR(DWC3, 290A))
3185 maxpacket = mdwidth * (size - 1);
3186 else
3187 maxpacket = mdwidth * ((size - 1) - 1) - mdwidth;
3188
3189 /* Functionally, space for one max packet is sufficient */
3190 size = min_t(int, maxpacket, 1024);
3191 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
3192
3193 dep->endpoint.max_streams = 16;
3194 dep->endpoint.ops = &dwc3_gadget_ep_ops;
3195 list_add_tail(&dep->endpoint.ep_list,
3196 &dwc->gadget->ep_list);
3197 dep->endpoint.caps.type_iso = true;
3198 dep->endpoint.caps.type_bulk = true;
3199 dep->endpoint.caps.type_int = true;
3200
3201 return dwc3_alloc_trb_pool(dep);
3202 }
3203
dwc3_gadget_init_out_endpoint(struct dwc3_ep * dep)3204 static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
3205 {
3206 struct dwc3 *dwc = dep->dwc;
3207 u32 mdwidth;
3208 int size;
3209
3210 mdwidth = dwc3_mdwidth(dwc);
3211
3212 /* MDWIDTH is represented in bits, convert to bytes */
3213 mdwidth /= 8;
3214
3215 /* All OUT endpoints share a single RxFIFO space */
3216 size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
3217 if (DWC3_IP_IS(DWC3))
3218 size = DWC3_GRXFIFOSIZ_RXFDEP(size);
3219 else
3220 size = DWC31_GRXFIFOSIZ_RXFDEP(size);
3221
3222 /* FIFO depth is in MDWDITH bytes */
3223 size *= mdwidth;
3224
3225 /*
3226 * To meet performance requirement, a minimum recommended RxFIFO size
3227 * is defined as follow:
3228 * RxFIFO size >= (3 x MaxPacketSize) +
3229 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
3230 *
3231 * Then calculate the max packet limit as below.
3232 */
3233 size -= (3 * 8) + 16;
3234 if (size < 0)
3235 size = 0;
3236 else
3237 size /= 3;
3238
3239 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
3240 dep->endpoint.max_streams = 16;
3241 dep->endpoint.ops = &dwc3_gadget_ep_ops;
3242 list_add_tail(&dep->endpoint.ep_list,
3243 &dwc->gadget->ep_list);
3244 dep->endpoint.caps.type_iso = true;
3245 dep->endpoint.caps.type_bulk = true;
3246 dep->endpoint.caps.type_int = true;
3247
3248 return dwc3_alloc_trb_pool(dep);
3249 }
3250
dwc3_gadget_init_endpoint(struct dwc3 * dwc,u8 epnum)3251 static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
3252 {
3253 struct dwc3_ep *dep;
3254 bool direction = epnum & 1;
3255 int ret;
3256 u8 num = epnum >> 1;
3257
3258 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
3259 if (!dep)
3260 return -ENOMEM;
3261
3262 dep->dwc = dwc;
3263 dep->number = epnum;
3264 dep->direction = direction;
3265 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
3266 dwc->eps[epnum] = dep;
3267 dep->combo_num = 0;
3268 dep->start_cmd_status = 0;
3269
3270 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
3271 direction ? "in" : "out");
3272
3273 dep->endpoint.name = dep->name;
3274
3275 if (!(dep->number > 1)) {
3276 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
3277 dep->endpoint.comp_desc = NULL;
3278 }
3279
3280 if (num == 0)
3281 ret = dwc3_gadget_init_control_endpoint(dep);
3282 else if (direction)
3283 ret = dwc3_gadget_init_in_endpoint(dep);
3284 else
3285 ret = dwc3_gadget_init_out_endpoint(dep);
3286
3287 if (ret)
3288 return ret;
3289
3290 dep->endpoint.caps.dir_in = direction;
3291 dep->endpoint.caps.dir_out = !direction;
3292
3293 INIT_LIST_HEAD(&dep->pending_list);
3294 INIT_LIST_HEAD(&dep->started_list);
3295 INIT_LIST_HEAD(&dep->cancelled_list);
3296
3297 dwc3_debugfs_create_endpoint_dir(dep);
3298
3299 return 0;
3300 }
3301
dwc3_gadget_init_endpoints(struct dwc3 * dwc,u8 total)3302 static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
3303 {
3304 u8 epnum;
3305
3306 INIT_LIST_HEAD(&dwc->gadget->ep_list);
3307
3308 for (epnum = 0; epnum < total; epnum++) {
3309 int ret;
3310
3311 ret = dwc3_gadget_init_endpoint(dwc, epnum);
3312 if (ret)
3313 return ret;
3314 }
3315
3316 return 0;
3317 }
3318
dwc3_gadget_free_endpoints(struct dwc3 * dwc)3319 static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
3320 {
3321 struct dwc3_ep *dep;
3322 u8 epnum;
3323
3324 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3325 dep = dwc->eps[epnum];
3326 if (!dep)
3327 continue;
3328 /*
3329 * Physical endpoints 0 and 1 are special; they form the
3330 * bi-directional USB endpoint 0.
3331 *
3332 * For those two physical endpoints, we don't allocate a TRB
3333 * pool nor do we add them the endpoints list. Due to that, we
3334 * shouldn't do these two operations otherwise we would end up
3335 * with all sorts of bugs when removing dwc3.ko.
3336 */
3337 if (epnum != 0 && epnum != 1) {
3338 dwc3_free_trb_pool(dep);
3339 list_del(&dep->endpoint.ep_list);
3340 }
3341
3342 dwc3_debugfs_remove_endpoint_dir(dep);
3343 kfree(dep);
3344 }
3345 }
3346
3347 /* -------------------------------------------------------------------------- */
3348
dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep * dep,struct dwc3_request * req,struct dwc3_trb * trb,const struct dwc3_event_depevt * event,int status,int chain)3349 static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
3350 struct dwc3_request *req, struct dwc3_trb *trb,
3351 const struct dwc3_event_depevt *event, int status, int chain)
3352 {
3353 unsigned int count;
3354
3355 dwc3_ep_inc_deq(dep);
3356
3357 trace_dwc3_complete_trb(dep, trb);
3358 req->num_trbs--;
3359
3360 /*
3361 * If we're in the middle of series of chained TRBs and we
3362 * receive a short transfer along the way, DWC3 will skip
3363 * through all TRBs including the last TRB in the chain (the
3364 * where CHN bit is zero. DWC3 will also avoid clearing HWO
3365 * bit and SW has to do it manually.
3366 *
3367 * We're going to do that here to avoid problems of HW trying
3368 * to use bogus TRBs for transfers.
3369 */
3370 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
3371 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
3372
3373 /*
3374 * For isochronous transfers, the first TRB in a service interval must
3375 * have the Isoc-First type. Track and report its interval frame number.
3376 */
3377 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
3378 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
3379 unsigned int frame_number;
3380
3381 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
3382 frame_number &= ~(dep->interval - 1);
3383 req->request.frame_number = frame_number;
3384 }
3385
3386 /*
3387 * We use bounce buffer for requests that needs extra TRB or OUT ZLP. If
3388 * this TRB points to the bounce buffer address, it's a MPS alignment
3389 * TRB. Don't add it to req->remaining calculation.
3390 */
3391 if (trb->bpl == lower_32_bits(dep->dwc->bounce_addr) &&
3392 trb->bph == upper_32_bits(dep->dwc->bounce_addr)) {
3393 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
3394 return 1;
3395 }
3396
3397 count = trb->size & DWC3_TRB_SIZE_MASK;
3398 req->remaining += count;
3399
3400 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
3401 return 1;
3402
3403 if (event->status & DEPEVT_STATUS_SHORT && !chain)
3404 return 1;
3405
3406 if ((trb->ctrl & DWC3_TRB_CTRL_ISP_IMI) &&
3407 DWC3_TRB_SIZE_TRBSTS(trb->size) == DWC3_TRBSTS_MISSED_ISOC)
3408 return 1;
3409
3410 if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
3411 (trb->ctrl & DWC3_TRB_CTRL_LST))
3412 return 1;
3413
3414 return 0;
3415 }
3416
dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep * dep,struct dwc3_request * req,const struct dwc3_event_depevt * event,int status)3417 static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
3418 struct dwc3_request *req, const struct dwc3_event_depevt *event,
3419 int status)
3420 {
3421 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
3422 struct scatterlist *sg = req->sg;
3423 struct scatterlist *s;
3424 unsigned int num_queued = req->num_queued_sgs;
3425 unsigned int i;
3426 int ret = 0;
3427
3428 for_each_sg(sg, s, num_queued, i) {
3429 trb = &dep->trb_pool[dep->trb_dequeue];
3430
3431 req->sg = sg_next(s);
3432 req->num_queued_sgs--;
3433
3434 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
3435 trb, event, status, true);
3436 if (ret)
3437 break;
3438 }
3439
3440 return ret;
3441 }
3442
dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep * dep,struct dwc3_request * req,const struct dwc3_event_depevt * event,int status)3443 static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
3444 struct dwc3_request *req, const struct dwc3_event_depevt *event,
3445 int status)
3446 {
3447 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
3448
3449 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
3450 event, status, false);
3451 }
3452
dwc3_gadget_ep_request_completed(struct dwc3_request * req)3453 static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
3454 {
3455 return req->num_pending_sgs == 0 && req->num_queued_sgs == 0;
3456 }
3457
dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep * dep,const struct dwc3_event_depevt * event,struct dwc3_request * req,int status)3458 static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
3459 const struct dwc3_event_depevt *event,
3460 struct dwc3_request *req, int status)
3461 {
3462 int request_status;
3463 int ret;
3464
3465 if (req->request.num_mapped_sgs)
3466 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
3467 status);
3468 else
3469 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
3470 status);
3471
3472 req->request.actual = req->request.length - req->remaining;
3473
3474 if (!dwc3_gadget_ep_request_completed(req))
3475 goto out;
3476
3477 if (req->needs_extra_trb) {
3478 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
3479 status);
3480 req->needs_extra_trb = false;
3481 }
3482
3483 /*
3484 * The event status only reflects the status of the TRB with IOC set.
3485 * For the requests that don't set interrupt on completion, the driver
3486 * needs to check and return the status of the completed TRBs associated
3487 * with the request. Use the status of the last TRB of the request.
3488 */
3489 if (req->request.no_interrupt) {
3490 struct dwc3_trb *trb;
3491
3492 trb = dwc3_ep_prev_trb(dep, dep->trb_dequeue);
3493 switch (DWC3_TRB_SIZE_TRBSTS(trb->size)) {
3494 case DWC3_TRBSTS_MISSED_ISOC:
3495 /* Isoc endpoint only */
3496 request_status = -EXDEV;
3497 break;
3498 case DWC3_TRB_STS_XFER_IN_PROG:
3499 /* Applicable when End Transfer with ForceRM=0 */
3500 case DWC3_TRBSTS_SETUP_PENDING:
3501 /* Control endpoint only */
3502 case DWC3_TRBSTS_OK:
3503 default:
3504 request_status = 0;
3505 break;
3506 }
3507 } else {
3508 request_status = status;
3509 }
3510
3511 dwc3_gadget_giveback(dep, req, request_status);
3512
3513 out:
3514 return ret;
3515 }
3516
dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep * dep,const struct dwc3_event_depevt * event,int status)3517 static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
3518 const struct dwc3_event_depevt *event, int status)
3519 {
3520 struct dwc3_request *req;
3521
3522 while (!list_empty(&dep->started_list)) {
3523 int ret;
3524
3525 req = next_request(&dep->started_list);
3526 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
3527 req, status);
3528 if (ret)
3529 break;
3530 /*
3531 * The endpoint is disabled, let the dwc3_remove_requests()
3532 * handle the cleanup.
3533 */
3534 if (!dep->endpoint.desc)
3535 break;
3536 }
3537 }
3538
dwc3_gadget_ep_should_continue(struct dwc3_ep * dep)3539 static bool dwc3_gadget_ep_should_continue(struct dwc3_ep *dep)
3540 {
3541 struct dwc3_request *req;
3542 struct dwc3 *dwc = dep->dwc;
3543
3544 if (!dep->endpoint.desc || !dwc->pullups_connected ||
3545 !dwc->connected)
3546 return false;
3547
3548 if (!list_empty(&dep->pending_list))
3549 return true;
3550
3551 /*
3552 * We only need to check the first entry of the started list. We can
3553 * assume the completed requests are removed from the started list.
3554 */
3555 req = next_request(&dep->started_list);
3556 if (!req)
3557 return false;
3558
3559 return !dwc3_gadget_ep_request_completed(req);
3560 }
3561
dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3562 static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
3563 const struct dwc3_event_depevt *event)
3564 {
3565 dep->frame_number = event->parameters;
3566 }
3567
dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep * dep,const struct dwc3_event_depevt * event,int status)3568 static bool dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep *dep,
3569 const struct dwc3_event_depevt *event, int status)
3570 {
3571 struct dwc3 *dwc = dep->dwc;
3572 bool no_started_trb = true;
3573
3574 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
3575
3576 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
3577 goto out;
3578
3579 if (!dep->endpoint.desc)
3580 return no_started_trb;
3581
3582 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
3583 list_empty(&dep->started_list) &&
3584 (list_empty(&dep->pending_list) || status == -EXDEV))
3585 dwc3_stop_active_transfer(dep, true, true);
3586 else if (dwc3_gadget_ep_should_continue(dep))
3587 if (__dwc3_gadget_kick_transfer(dep) == 0)
3588 no_started_trb = false;
3589
3590 out:
3591 /*
3592 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
3593 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
3594 */
3595 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
3596 u32 reg;
3597 int i;
3598
3599 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
3600 dep = dwc->eps[i];
3601
3602 if (!(dep->flags & DWC3_EP_ENABLED))
3603 continue;
3604
3605 if (!list_empty(&dep->started_list))
3606 return no_started_trb;
3607 }
3608
3609 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3610 reg |= dwc->u1u2;
3611 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3612
3613 dwc->u1u2 = 0;
3614 }
3615
3616 return no_started_trb;
3617 }
3618
dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3619 static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
3620 const struct dwc3_event_depevt *event)
3621 {
3622 int status = 0;
3623
3624 if (!dep->endpoint.desc)
3625 return;
3626
3627 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
3628 dwc3_gadget_endpoint_frame_from_event(dep, event);
3629
3630 if (event->status & DEPEVT_STATUS_BUSERR)
3631 status = -ECONNRESET;
3632
3633 if (event->status & DEPEVT_STATUS_MISSED_ISOC)
3634 status = -EXDEV;
3635
3636 dwc3_gadget_endpoint_trbs_complete(dep, event, status);
3637 }
3638
dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3639 static void dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep *dep,
3640 const struct dwc3_event_depevt *event)
3641 {
3642 int status = 0;
3643
3644 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
3645
3646 if (event->status & DEPEVT_STATUS_BUSERR)
3647 status = -ECONNRESET;
3648
3649 if (dwc3_gadget_endpoint_trbs_complete(dep, event, status))
3650 dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
3651 }
3652
dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3653 static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
3654 const struct dwc3_event_depevt *event)
3655 {
3656 dwc3_gadget_endpoint_frame_from_event(dep, event);
3657
3658 /*
3659 * The XferNotReady event is generated only once before the endpoint
3660 * starts. It will be generated again when END_TRANSFER command is
3661 * issued. For some controller versions, the XferNotReady event may be
3662 * generated while the END_TRANSFER command is still in process. Ignore
3663 * it and wait for the next XferNotReady event after the command is
3664 * completed.
3665 */
3666 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
3667 return;
3668
3669 (void) __dwc3_gadget_start_isoc(dep);
3670 }
3671
dwc3_gadget_endpoint_command_complete(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3672 static void dwc3_gadget_endpoint_command_complete(struct dwc3_ep *dep,
3673 const struct dwc3_event_depevt *event)
3674 {
3675 u8 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
3676
3677 if (cmd != DWC3_DEPCMD_ENDTRANSFER)
3678 return;
3679
3680 /*
3681 * The END_TRANSFER command will cause the controller to generate a
3682 * NoStream Event, and it's not due to the host DP NoStream rejection.
3683 * Ignore the next NoStream event.
3684 */
3685 if (dep->stream_capable)
3686 dep->flags |= DWC3_EP_IGNORE_NEXT_NOSTREAM;
3687
3688 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
3689 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
3690 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
3691
3692 if (dep->flags & DWC3_EP_PENDING_CLEAR_STALL) {
3693 struct dwc3 *dwc = dep->dwc;
3694
3695 dep->flags &= ~DWC3_EP_PENDING_CLEAR_STALL;
3696 if (dwc3_send_clear_stall_ep_cmd(dep)) {
3697 struct usb_ep *ep0 = &dwc->eps[0]->endpoint;
3698
3699 dev_err(dwc->dev, "failed to clear STALL on %s\n", dep->name);
3700 if (dwc->delayed_status)
3701 __dwc3_gadget_ep0_set_halt(ep0, 1);
3702 return;
3703 }
3704
3705 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
3706 if (dwc->clear_stall_protocol == dep->number)
3707 dwc3_ep0_send_delayed_status(dwc);
3708 }
3709
3710 if ((dep->flags & DWC3_EP_DELAY_START) &&
3711 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
3712 __dwc3_gadget_kick_transfer(dep);
3713
3714 dep->flags &= ~DWC3_EP_DELAY_START;
3715 }
3716
dwc3_gadget_endpoint_stream_event(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3717 static void dwc3_gadget_endpoint_stream_event(struct dwc3_ep *dep,
3718 const struct dwc3_event_depevt *event)
3719 {
3720 struct dwc3 *dwc = dep->dwc;
3721
3722 if (event->status == DEPEVT_STREAMEVT_FOUND) {
3723 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
3724 goto out;
3725 }
3726
3727 /* Note: NoStream rejection event param value is 0 and not 0xFFFF */
3728 switch (event->parameters) {
3729 case DEPEVT_STREAM_PRIME:
3730 /*
3731 * If the host can properly transition the endpoint state from
3732 * idle to prime after a NoStream rejection, there's no need to
3733 * force restarting the endpoint to reinitiate the stream. To
3734 * simplify the check, assume the host follows the USB spec if
3735 * it primed the endpoint more than once.
3736 */
3737 if (dep->flags & DWC3_EP_FORCE_RESTART_STREAM) {
3738 if (dep->flags & DWC3_EP_FIRST_STREAM_PRIMED)
3739 dep->flags &= ~DWC3_EP_FORCE_RESTART_STREAM;
3740 else
3741 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
3742 }
3743
3744 break;
3745 case DEPEVT_STREAM_NOSTREAM:
3746 if ((dep->flags & DWC3_EP_IGNORE_NEXT_NOSTREAM) ||
3747 !(dep->flags & DWC3_EP_FORCE_RESTART_STREAM) ||
3748 (!DWC3_MST_CAPABLE(&dwc->hwparams) &&
3749 !(dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)))
3750 break;
3751
3752 /*
3753 * If the host rejects a stream due to no active stream, by the
3754 * USB and xHCI spec, the endpoint will be put back to idle
3755 * state. When the host is ready (buffer added/updated), it will
3756 * prime the endpoint to inform the usb device controller. This
3757 * triggers the device controller to issue ERDY to restart the
3758 * stream. However, some hosts don't follow this and keep the
3759 * endpoint in the idle state. No prime will come despite host
3760 * streams are updated, and the device controller will not be
3761 * triggered to generate ERDY to move the next stream data. To
3762 * workaround this and maintain compatibility with various
3763 * hosts, force to reinitiate the stream until the host is ready
3764 * instead of waiting for the host to prime the endpoint.
3765 */
3766 if (DWC3_VER_IS_WITHIN(DWC32, 100A, ANY)) {
3767 unsigned int cmd = DWC3_DGCMD_SET_ENDPOINT_PRIME;
3768
3769 dwc3_send_gadget_generic_command(dwc, cmd, dep->number);
3770 } else {
3771 dep->flags |= DWC3_EP_DELAY_START;
3772 dwc3_stop_active_transfer(dep, true, true);
3773 return;
3774 }
3775 break;
3776 }
3777
3778 out:
3779 dep->flags &= ~DWC3_EP_IGNORE_NEXT_NOSTREAM;
3780 }
3781
dwc3_endpoint_interrupt(struct dwc3 * dwc,const struct dwc3_event_depevt * event)3782 static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
3783 const struct dwc3_event_depevt *event)
3784 {
3785 struct dwc3_ep *dep;
3786 u8 epnum = event->endpoint_number;
3787
3788 dep = dwc->eps[epnum];
3789
3790 if (!(dep->flags & DWC3_EP_ENABLED)) {
3791 if ((epnum > 1) && !(dep->flags & DWC3_EP_TRANSFER_STARTED))
3792 return;
3793
3794 /* Handle only EPCMDCMPLT when EP disabled */
3795 if ((event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT) &&
3796 !(epnum <= 1 && event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE))
3797 return;
3798 }
3799
3800 if (epnum == 0 || epnum == 1) {
3801 dwc3_ep0_interrupt(dwc, event);
3802 return;
3803 }
3804
3805 switch (event->endpoint_event) {
3806 case DWC3_DEPEVT_XFERINPROGRESS:
3807 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
3808 break;
3809 case DWC3_DEPEVT_XFERNOTREADY:
3810 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
3811 break;
3812 case DWC3_DEPEVT_EPCMDCMPLT:
3813 dwc3_gadget_endpoint_command_complete(dep, event);
3814 break;
3815 case DWC3_DEPEVT_XFERCOMPLETE:
3816 dwc3_gadget_endpoint_transfer_complete(dep, event);
3817 break;
3818 case DWC3_DEPEVT_STREAMEVT:
3819 dwc3_gadget_endpoint_stream_event(dep, event);
3820 break;
3821 case DWC3_DEPEVT_RXTXFIFOEVT:
3822 break;
3823 default:
3824 dev_err(dwc->dev, "unknown endpoint event %d\n", event->endpoint_event);
3825 break;
3826 }
3827 }
3828
dwc3_disconnect_gadget(struct dwc3 * dwc)3829 static void dwc3_disconnect_gadget(struct dwc3 *dwc)
3830 {
3831 if (dwc->async_callbacks && dwc->gadget_driver->disconnect) {
3832 spin_unlock(&dwc->lock);
3833 dwc->gadget_driver->disconnect(dwc->gadget);
3834 spin_lock(&dwc->lock);
3835 }
3836 }
3837
dwc3_suspend_gadget(struct dwc3 * dwc)3838 static void dwc3_suspend_gadget(struct dwc3 *dwc)
3839 {
3840 if (dwc->async_callbacks && dwc->gadget_driver->suspend) {
3841 spin_unlock(&dwc->lock);
3842 dwc->gadget_driver->suspend(dwc->gadget);
3843 spin_lock(&dwc->lock);
3844 }
3845 }
3846
dwc3_resume_gadget(struct dwc3 * dwc)3847 static void dwc3_resume_gadget(struct dwc3 *dwc)
3848 {
3849 if (dwc->async_callbacks && dwc->gadget_driver->resume) {
3850 spin_unlock(&dwc->lock);
3851 dwc->gadget_driver->resume(dwc->gadget);
3852 spin_lock(&dwc->lock);
3853 }
3854 }
3855
dwc3_reset_gadget(struct dwc3 * dwc)3856 static void dwc3_reset_gadget(struct dwc3 *dwc)
3857 {
3858 if (!dwc->gadget_driver)
3859 return;
3860
3861 if (dwc->async_callbacks && dwc->gadget->speed != USB_SPEED_UNKNOWN) {
3862 spin_unlock(&dwc->lock);
3863 usb_gadget_udc_reset(dwc->gadget, dwc->gadget_driver);
3864 spin_lock(&dwc->lock);
3865 }
3866 }
3867
dwc3_stop_active_transfer(struct dwc3_ep * dep,bool force,bool interrupt)3868 void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
3869 bool interrupt)
3870 {
3871 struct dwc3 *dwc = dep->dwc;
3872
3873 /*
3874 * Only issue End Transfer command to the control endpoint of a started
3875 * Data Phase. Typically we should only do so in error cases such as
3876 * invalid/unexpected direction as described in the control transfer
3877 * flow of the programming guide.
3878 */
3879 if (dep->number <= 1 && dwc->ep0state != EP0_DATA_PHASE)
3880 return;
3881
3882 if (interrupt && (dep->flags & DWC3_EP_DELAY_STOP))
3883 return;
3884
3885 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
3886 (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
3887 return;
3888
3889 /*
3890 * If a Setup packet is received but yet to DMA out, the controller will
3891 * not process the End Transfer command of any endpoint. Polling of its
3892 * DEPCMD.CmdAct may block setting up TRB for Setup packet, causing a
3893 * timeout. Delay issuing the End Transfer command until the Setup TRB is
3894 * prepared.
3895 */
3896 if (dwc->ep0state != EP0_SETUP_PHASE && !dwc->delayed_status) {
3897 dep->flags |= DWC3_EP_DELAY_STOP;
3898 return;
3899 }
3900
3901 /*
3902 * NOTICE: We are violating what the Databook says about the
3903 * EndTransfer command. Ideally we would _always_ wait for the
3904 * EndTransfer Command Completion IRQ, but that's causing too
3905 * much trouble synchronizing between us and gadget driver.
3906 *
3907 * We have discussed this with the IP Provider and it was
3908 * suggested to giveback all requests here.
3909 *
3910 * Note also that a similar handling was tested by Synopsys
3911 * (thanks a lot Paul) and nothing bad has come out of it.
3912 * In short, what we're doing is issuing EndTransfer with
3913 * CMDIOC bit set and delay kicking transfer until the
3914 * EndTransfer command had completed.
3915 *
3916 * As of IP version 3.10a of the DWC_usb3 IP, the controller
3917 * supports a mode to work around the above limitation. The
3918 * software can poll the CMDACT bit in the DEPCMD register
3919 * after issuing a EndTransfer command. This mode is enabled
3920 * by writing GUCTL2[14]. This polling is already done in the
3921 * dwc3_send_gadget_ep_cmd() function so if the mode is
3922 * enabled, the EndTransfer command will have completed upon
3923 * returning from this function.
3924 *
3925 * This mode is NOT available on the DWC_usb31 IP. In this
3926 * case, if the IOC bit is not set, then delay by 1ms
3927 * after issuing the EndTransfer command. This allows for the
3928 * controller to handle the command completely before DWC3
3929 * remove requests attempts to unmap USB request buffers.
3930 */
3931
3932 __dwc3_stop_active_transfer(dep, force, interrupt);
3933 }
3934
dwc3_clear_stall_all_ep(struct dwc3 * dwc)3935 static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
3936 {
3937 u32 epnum;
3938
3939 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3940 struct dwc3_ep *dep;
3941 int ret;
3942
3943 dep = dwc->eps[epnum];
3944 if (!dep)
3945 continue;
3946
3947 if (!(dep->flags & DWC3_EP_STALL))
3948 continue;
3949
3950 dep->flags &= ~DWC3_EP_STALL;
3951
3952 ret = dwc3_send_clear_stall_ep_cmd(dep);
3953 WARN_ON_ONCE(ret);
3954 }
3955 }
3956
dwc3_gadget_disconnect_interrupt(struct dwc3 * dwc)3957 static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
3958 {
3959 int reg;
3960
3961 dwc->suspended = false;
3962
3963 dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);
3964
3965 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3966 reg &= ~DWC3_DCTL_INITU1ENA;
3967 reg &= ~DWC3_DCTL_INITU2ENA;
3968 dwc3_gadget_dctl_write_safe(dwc, reg);
3969
3970 dwc->connected = false;
3971
3972 dwc3_disconnect_gadget(dwc);
3973
3974 dwc->gadget->speed = USB_SPEED_UNKNOWN;
3975 dwc->setup_packet_pending = false;
3976 dwc->gadget->wakeup_armed = false;
3977 dwc3_gadget_enable_linksts_evts(dwc, false);
3978 usb_gadget_set_state(dwc->gadget, USB_STATE_NOTATTACHED);
3979
3980 dwc3_ep0_reset_state(dwc);
3981
3982 /*
3983 * Request PM idle to address condition where usage count is
3984 * already decremented to zero, but waiting for the disconnect
3985 * interrupt to set dwc->connected to FALSE.
3986 */
3987 pm_request_idle(dwc->dev);
3988 }
3989
dwc3_gadget_reset_interrupt(struct dwc3 * dwc)3990 static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
3991 {
3992 u32 reg;
3993
3994 dwc->suspended = false;
3995
3996 /*
3997 * Ideally, dwc3_reset_gadget() would trigger the function
3998 * drivers to stop any active transfers through ep disable.
3999 * However, for functions which defer ep disable, such as mass
4000 * storage, we will need to rely on the call to stop active
4001 * transfers here, and avoid allowing of request queuing.
4002 */
4003 dwc->connected = false;
4004
4005 /*
4006 * WORKAROUND: DWC3 revisions <1.88a have an issue which
4007 * would cause a missing Disconnect Event if there's a
4008 * pending Setup Packet in the FIFO.
4009 *
4010 * There's no suggested workaround on the official Bug
4011 * report, which states that "unless the driver/application
4012 * is doing any special handling of a disconnect event,
4013 * there is no functional issue".
4014 *
4015 * Unfortunately, it turns out that we _do_ some special
4016 * handling of a disconnect event, namely complete all
4017 * pending transfers, notify gadget driver of the
4018 * disconnection, and so on.
4019 *
4020 * Our suggested workaround is to follow the Disconnect
4021 * Event steps here, instead, based on a setup_packet_pending
4022 * flag. Such flag gets set whenever we have a SETUP_PENDING
4023 * status for EP0 TRBs and gets cleared on XferComplete for the
4024 * same endpoint.
4025 *
4026 * Refers to:
4027 *
4028 * STAR#9000466709: RTL: Device : Disconnect event not
4029 * generated if setup packet pending in FIFO
4030 */
4031 if (DWC3_VER_IS_PRIOR(DWC3, 188A)) {
4032 if (dwc->setup_packet_pending)
4033 dwc3_gadget_disconnect_interrupt(dwc);
4034 }
4035
4036 dwc3_reset_gadget(dwc);
4037
4038 /*
4039 * From SNPS databook section 8.1.2, the EP0 should be in setup
4040 * phase. So ensure that EP0 is in setup phase by issuing a stall
4041 * and restart if EP0 is not in setup phase.
4042 */
4043 dwc3_ep0_reset_state(dwc);
4044
4045 /*
4046 * In the Synopsis DesignWare Cores USB3 Databook Rev. 3.30a
4047 * Section 4.1.2 Table 4-2, it states that during a USB reset, the SW
4048 * needs to ensure that it sends "a DEPENDXFER command for any active
4049 * transfers."
4050 */
4051 dwc3_stop_active_transfers(dwc);
4052 dwc->connected = true;
4053
4054 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
4055 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
4056 dwc3_gadget_dctl_write_safe(dwc, reg);
4057 dwc->test_mode = false;
4058 dwc->gadget->wakeup_armed = false;
4059 dwc3_gadget_enable_linksts_evts(dwc, false);
4060 dwc3_clear_stall_all_ep(dwc);
4061
4062 /* Reset device address to zero */
4063 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
4064 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
4065 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
4066 }
4067
dwc3_gadget_conndone_interrupt(struct dwc3 * dwc)4068 static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
4069 {
4070 struct dwc3_ep *dep;
4071 int ret;
4072 u32 reg;
4073 u8 lanes = 1;
4074 u8 speed;
4075
4076 if (!dwc->softconnect)
4077 return;
4078
4079 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
4080 speed = reg & DWC3_DSTS_CONNECTSPD;
4081 dwc->speed = speed;
4082
4083 if (DWC3_IP_IS(DWC32))
4084 lanes = DWC3_DSTS_CONNLANES(reg) + 1;
4085
4086 dwc->gadget->ssp_rate = USB_SSP_GEN_UNKNOWN;
4087
4088 /*
4089 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
4090 * each time on Connect Done.
4091 *
4092 * Currently we always use the reset value. If any platform
4093 * wants to set this to a different value, we need to add a
4094 * setting and update GCTL.RAMCLKSEL here.
4095 */
4096
4097 switch (speed) {
4098 case DWC3_DSTS_SUPERSPEED_PLUS:
4099 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
4100 dwc->gadget->ep0->maxpacket = 512;
4101 dwc->gadget->speed = USB_SPEED_SUPER_PLUS;
4102
4103 if (lanes > 1)
4104 dwc->gadget->ssp_rate = USB_SSP_GEN_2x2;
4105 else
4106 dwc->gadget->ssp_rate = USB_SSP_GEN_2x1;
4107 break;
4108 case DWC3_DSTS_SUPERSPEED:
4109 /*
4110 * WORKAROUND: DWC3 revisions <1.90a have an issue which
4111 * would cause a missing USB3 Reset event.
4112 *
4113 * In such situations, we should force a USB3 Reset
4114 * event by calling our dwc3_gadget_reset_interrupt()
4115 * routine.
4116 *
4117 * Refers to:
4118 *
4119 * STAR#9000483510: RTL: SS : USB3 reset event may
4120 * not be generated always when the link enters poll
4121 */
4122 if (DWC3_VER_IS_PRIOR(DWC3, 190A))
4123 dwc3_gadget_reset_interrupt(dwc);
4124
4125 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
4126 dwc->gadget->ep0->maxpacket = 512;
4127 dwc->gadget->speed = USB_SPEED_SUPER;
4128
4129 if (lanes > 1) {
4130 dwc->gadget->speed = USB_SPEED_SUPER_PLUS;
4131 dwc->gadget->ssp_rate = USB_SSP_GEN_1x2;
4132 }
4133 break;
4134 case DWC3_DSTS_HIGHSPEED:
4135 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
4136 dwc->gadget->ep0->maxpacket = 64;
4137 dwc->gadget->speed = USB_SPEED_HIGH;
4138 break;
4139 case DWC3_DSTS_FULLSPEED:
4140 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
4141 dwc->gadget->ep0->maxpacket = 64;
4142 dwc->gadget->speed = USB_SPEED_FULL;
4143 break;
4144 }
4145
4146 dwc->eps[1]->endpoint.maxpacket = dwc->gadget->ep0->maxpacket;
4147
4148 /* Enable USB2 LPM Capability */
4149
4150 if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A) &&
4151 !dwc->usb2_gadget_lpm_disable &&
4152 (speed != DWC3_DSTS_SUPERSPEED) &&
4153 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
4154 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
4155 reg |= DWC3_DCFG_LPM_CAP;
4156 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
4157
4158 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
4159 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
4160
4161 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
4162 (dwc->is_utmi_l1_suspend << 4));
4163
4164 /*
4165 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
4166 * DCFG.LPMCap is set, core responses with an ACK and the
4167 * BESL value in the LPM token is less than or equal to LPM
4168 * NYET threshold.
4169 */
4170 WARN_ONCE(DWC3_VER_IS_PRIOR(DWC3, 240A) && dwc->has_lpm_erratum,
4171 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
4172
4173 if (dwc->has_lpm_erratum && !DWC3_VER_IS_PRIOR(DWC3, 240A))
4174 reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
4175
4176 dwc3_gadget_dctl_write_safe(dwc, reg);
4177 } else {
4178 if (dwc->usb2_gadget_lpm_disable) {
4179 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
4180 reg &= ~DWC3_DCFG_LPM_CAP;
4181 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
4182 }
4183
4184 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
4185 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
4186 dwc3_gadget_dctl_write_safe(dwc, reg);
4187 }
4188
4189 dep = dwc->eps[0];
4190 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
4191 if (ret) {
4192 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
4193 return;
4194 }
4195
4196 dep = dwc->eps[1];
4197 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
4198 if (ret) {
4199 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
4200 return;
4201 }
4202
4203 /*
4204 * Configure PHY via GUSB3PIPECTLn if required.
4205 *
4206 * Update GTXFIFOSIZn
4207 *
4208 * In both cases reset values should be sufficient.
4209 */
4210 }
4211
dwc3_gadget_wakeup_interrupt(struct dwc3 * dwc,unsigned int evtinfo)4212 static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc, unsigned int evtinfo)
4213 {
4214 dwc->suspended = false;
4215
4216 /*
4217 * TODO take core out of low power mode when that's
4218 * implemented.
4219 */
4220
4221 if (dwc->async_callbacks && dwc->gadget_driver->resume) {
4222 spin_unlock(&dwc->lock);
4223 dwc->gadget_driver->resume(dwc->gadget);
4224 spin_lock(&dwc->lock);
4225 }
4226
4227 dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
4228 }
4229
dwc3_gadget_linksts_change_interrupt(struct dwc3 * dwc,unsigned int evtinfo)4230 static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
4231 unsigned int evtinfo)
4232 {
4233 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
4234 unsigned int pwropt;
4235
4236 /*
4237 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
4238 * Hibernation mode enabled which would show up when device detects
4239 * host-initiated U3 exit.
4240 *
4241 * In that case, device will generate a Link State Change Interrupt
4242 * from U3 to RESUME which is only necessary if Hibernation is
4243 * configured in.
4244 *
4245 * There are no functional changes due to such spurious event and we
4246 * just need to ignore it.
4247 *
4248 * Refers to:
4249 *
4250 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
4251 * operational mode
4252 */
4253 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
4254 if (DWC3_VER_IS_PRIOR(DWC3, 250A) &&
4255 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
4256 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
4257 (next == DWC3_LINK_STATE_RESUME)) {
4258 return;
4259 }
4260 }
4261
4262 /*
4263 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
4264 * on the link partner, the USB session might do multiple entry/exit
4265 * of low power states before a transfer takes place.
4266 *
4267 * Due to this problem, we might experience lower throughput. The
4268 * suggested workaround is to disable DCTL[12:9] bits if we're
4269 * transitioning from U1/U2 to U0 and enable those bits again
4270 * after a transfer completes and there are no pending transfers
4271 * on any of the enabled endpoints.
4272 *
4273 * This is the first half of that workaround.
4274 *
4275 * Refers to:
4276 *
4277 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
4278 * core send LGO_Ux entering U0
4279 */
4280 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
4281 if (next == DWC3_LINK_STATE_U0) {
4282 u32 u1u2;
4283 u32 reg;
4284
4285 switch (dwc->link_state) {
4286 case DWC3_LINK_STATE_U1:
4287 case DWC3_LINK_STATE_U2:
4288 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
4289 u1u2 = reg & (DWC3_DCTL_INITU2ENA
4290 | DWC3_DCTL_ACCEPTU2ENA
4291 | DWC3_DCTL_INITU1ENA
4292 | DWC3_DCTL_ACCEPTU1ENA);
4293
4294 if (!dwc->u1u2)
4295 dwc->u1u2 = reg & u1u2;
4296
4297 reg &= ~u1u2;
4298
4299 dwc3_gadget_dctl_write_safe(dwc, reg);
4300 break;
4301 default:
4302 /* do nothing */
4303 break;
4304 }
4305 }
4306 }
4307
4308 switch (next) {
4309 case DWC3_LINK_STATE_U0:
4310 if (dwc->gadget->wakeup_armed) {
4311 dwc3_gadget_enable_linksts_evts(dwc, false);
4312 dwc3_resume_gadget(dwc);
4313 dwc->suspended = false;
4314 }
4315 break;
4316 case DWC3_LINK_STATE_U1:
4317 if (dwc->speed == USB_SPEED_SUPER)
4318 dwc3_suspend_gadget(dwc);
4319 break;
4320 case DWC3_LINK_STATE_U2:
4321 case DWC3_LINK_STATE_U3:
4322 dwc3_suspend_gadget(dwc);
4323 break;
4324 case DWC3_LINK_STATE_RESUME:
4325 dwc3_resume_gadget(dwc);
4326 break;
4327 default:
4328 /* do nothing */
4329 break;
4330 }
4331
4332 dwc->link_state = next;
4333 }
4334
dwc3_gadget_suspend_interrupt(struct dwc3 * dwc,unsigned int evtinfo)4335 static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
4336 unsigned int evtinfo)
4337 {
4338 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
4339
4340 if (!dwc->suspended && next == DWC3_LINK_STATE_U3) {
4341 dwc->suspended = true;
4342 dwc3_suspend_gadget(dwc);
4343 }
4344
4345 dwc->link_state = next;
4346 }
4347
dwc3_gadget_interrupt(struct dwc3 * dwc,const struct dwc3_event_devt * event)4348 static void dwc3_gadget_interrupt(struct dwc3 *dwc,
4349 const struct dwc3_event_devt *event)
4350 {
4351 switch (event->type) {
4352 case DWC3_DEVICE_EVENT_DISCONNECT:
4353 dwc3_gadget_disconnect_interrupt(dwc);
4354 break;
4355 case DWC3_DEVICE_EVENT_RESET:
4356 dwc3_gadget_reset_interrupt(dwc);
4357 break;
4358 case DWC3_DEVICE_EVENT_CONNECT_DONE:
4359 dwc3_gadget_conndone_interrupt(dwc);
4360 break;
4361 case DWC3_DEVICE_EVENT_WAKEUP:
4362 dwc3_gadget_wakeup_interrupt(dwc, event->event_info);
4363 break;
4364 case DWC3_DEVICE_EVENT_HIBER_REQ:
4365 dev_WARN_ONCE(dwc->dev, true, "unexpected hibernation event\n");
4366 break;
4367 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
4368 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
4369 break;
4370 case DWC3_DEVICE_EVENT_SUSPEND:
4371 /* It changed to be suspend event for version 2.30a and above */
4372 if (!DWC3_VER_IS_PRIOR(DWC3, 230A))
4373 dwc3_gadget_suspend_interrupt(dwc, event->event_info);
4374 break;
4375 case DWC3_DEVICE_EVENT_SOF:
4376 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
4377 case DWC3_DEVICE_EVENT_CMD_CMPL:
4378 case DWC3_DEVICE_EVENT_OVERFLOW:
4379 break;
4380 default:
4381 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
4382 }
4383 }
4384
dwc3_process_event_entry(struct dwc3 * dwc,const union dwc3_event * event)4385 static void dwc3_process_event_entry(struct dwc3 *dwc,
4386 const union dwc3_event *event)
4387 {
4388 trace_dwc3_event(event->raw, dwc);
4389
4390 if (!event->type.is_devspec)
4391 dwc3_endpoint_interrupt(dwc, &event->depevt);
4392 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
4393 dwc3_gadget_interrupt(dwc, &event->devt);
4394 else
4395 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
4396 }
4397
dwc3_process_event_buf(struct dwc3_event_buffer * evt)4398 static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
4399 {
4400 struct dwc3 *dwc = evt->dwc;
4401 irqreturn_t ret = IRQ_NONE;
4402 int left;
4403
4404 left = evt->count;
4405
4406 if (!(evt->flags & DWC3_EVENT_PENDING))
4407 return IRQ_NONE;
4408
4409 while (left > 0) {
4410 union dwc3_event event;
4411
4412 event.raw = *(u32 *) (evt->cache + evt->lpos);
4413
4414 dwc3_process_event_entry(dwc, &event);
4415
4416 /*
4417 * FIXME we wrap around correctly to the next entry as
4418 * almost all entries are 4 bytes in size. There is one
4419 * entry which has 12 bytes which is a regular entry
4420 * followed by 8 bytes data. ATM I don't know how
4421 * things are organized if we get next to the a
4422 * boundary so I worry about that once we try to handle
4423 * that.
4424 */
4425 evt->lpos = (evt->lpos + 4) % evt->length;
4426 left -= 4;
4427 }
4428
4429 evt->count = 0;
4430 ret = IRQ_HANDLED;
4431
4432 /* Unmask interrupt */
4433 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
4434 DWC3_GEVNTSIZ_SIZE(evt->length));
4435
4436 if (dwc->imod_interval) {
4437 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
4438 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
4439 }
4440
4441 /* Keep the clearing of DWC3_EVENT_PENDING at the end */
4442 evt->flags &= ~DWC3_EVENT_PENDING;
4443
4444 return ret;
4445 }
4446
dwc3_thread_interrupt(int irq,void * _evt)4447 static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
4448 {
4449 struct dwc3_event_buffer *evt = _evt;
4450 struct dwc3 *dwc = evt->dwc;
4451 unsigned long flags;
4452 irqreturn_t ret = IRQ_NONE;
4453
4454 local_bh_disable();
4455 spin_lock_irqsave(&dwc->lock, flags);
4456 ret = dwc3_process_event_buf(evt);
4457 spin_unlock_irqrestore(&dwc->lock, flags);
4458 local_bh_enable();
4459
4460 return ret;
4461 }
4462
dwc3_check_event_buf(struct dwc3_event_buffer * evt)4463 static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
4464 {
4465 struct dwc3 *dwc = evt->dwc;
4466 u32 amount;
4467 u32 count;
4468
4469 if (pm_runtime_suspended(dwc->dev)) {
4470 dwc->pending_events = true;
4471 /*
4472 * Trigger runtime resume. The get() function will be balanced
4473 * after processing the pending events in dwc3_process_pending
4474 * events().
4475 */
4476 pm_runtime_get(dwc->dev);
4477 disable_irq_nosync(dwc->irq_gadget);
4478 return IRQ_HANDLED;
4479 }
4480
4481 /*
4482 * With PCIe legacy interrupt, test shows that top-half irq handler can
4483 * be called again after HW interrupt deassertion. Check if bottom-half
4484 * irq event handler completes before caching new event to prevent
4485 * losing events.
4486 */
4487 if (evt->flags & DWC3_EVENT_PENDING)
4488 return IRQ_HANDLED;
4489
4490 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
4491 count &= DWC3_GEVNTCOUNT_MASK;
4492 if (!count)
4493 return IRQ_NONE;
4494
4495 evt->count = count;
4496 evt->flags |= DWC3_EVENT_PENDING;
4497
4498 /* Mask interrupt */
4499 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
4500 DWC3_GEVNTSIZ_INTMASK | DWC3_GEVNTSIZ_SIZE(evt->length));
4501
4502 amount = min(count, evt->length - evt->lpos);
4503 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
4504
4505 if (amount < count)
4506 memcpy(evt->cache, evt->buf, count - amount);
4507
4508 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
4509
4510 return IRQ_WAKE_THREAD;
4511 }
4512
dwc3_interrupt(int irq,void * _evt)4513 static irqreturn_t dwc3_interrupt(int irq, void *_evt)
4514 {
4515 struct dwc3_event_buffer *evt = _evt;
4516
4517 return dwc3_check_event_buf(evt);
4518 }
4519
dwc3_gadget_get_irq(struct dwc3 * dwc)4520 static int dwc3_gadget_get_irq(struct dwc3 *dwc)
4521 {
4522 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
4523 int irq;
4524
4525 irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
4526 if (irq > 0)
4527 goto out;
4528
4529 if (irq == -EPROBE_DEFER)
4530 goto out;
4531
4532 irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
4533 if (irq > 0)
4534 goto out;
4535
4536 if (irq == -EPROBE_DEFER)
4537 goto out;
4538
4539 irq = platform_get_irq(dwc3_pdev, 0);
4540
4541 out:
4542 return irq;
4543 }
4544
dwc_gadget_release(struct device * dev)4545 static void dwc_gadget_release(struct device *dev)
4546 {
4547 struct usb_gadget *gadget = container_of(dev, struct usb_gadget, dev);
4548
4549 kfree(gadget);
4550 }
4551
4552 /**
4553 * dwc3_gadget_init - initializes gadget related registers
4554 * @dwc: pointer to our controller context structure
4555 *
4556 * Returns 0 on success otherwise negative errno.
4557 */
dwc3_gadget_init(struct dwc3 * dwc)4558 int dwc3_gadget_init(struct dwc3 *dwc)
4559 {
4560 int ret;
4561 int irq;
4562 struct device *dev;
4563
4564 irq = dwc3_gadget_get_irq(dwc);
4565 if (irq < 0) {
4566 ret = irq;
4567 goto err0;
4568 }
4569
4570 dwc->irq_gadget = irq;
4571
4572 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
4573 sizeof(*dwc->ep0_trb) * 2,
4574 &dwc->ep0_trb_addr, GFP_KERNEL);
4575 if (!dwc->ep0_trb) {
4576 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
4577 ret = -ENOMEM;
4578 goto err0;
4579 }
4580
4581 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
4582 if (!dwc->setup_buf) {
4583 ret = -ENOMEM;
4584 goto err1;
4585 }
4586
4587 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
4588 &dwc->bounce_addr, GFP_KERNEL);
4589 if (!dwc->bounce) {
4590 ret = -ENOMEM;
4591 goto err2;
4592 }
4593
4594 init_completion(&dwc->ep0_in_setup);
4595 dwc->gadget = kzalloc(sizeof(struct usb_gadget), GFP_KERNEL);
4596 if (!dwc->gadget) {
4597 ret = -ENOMEM;
4598 goto err3;
4599 }
4600
4601
4602 usb_initialize_gadget(dwc->dev, dwc->gadget, dwc_gadget_release);
4603 dev = &dwc->gadget->dev;
4604 dev->platform_data = dwc;
4605 dwc->gadget->ops = &dwc3_gadget_ops;
4606 dwc->gadget->speed = USB_SPEED_UNKNOWN;
4607 dwc->gadget->ssp_rate = USB_SSP_GEN_UNKNOWN;
4608 dwc->gadget->sg_supported = true;
4609 dwc->gadget->name = "dwc3-gadget";
4610 dwc->gadget->lpm_capable = !dwc->usb2_gadget_lpm_disable;
4611 dwc->gadget->wakeup_capable = true;
4612
4613 /*
4614 * FIXME We might be setting max_speed to <SUPER, however versions
4615 * <2.20a of dwc3 have an issue with metastability (documented
4616 * elsewhere in this driver) which tells us we can't set max speed to
4617 * anything lower than SUPER.
4618 *
4619 * Because gadget.max_speed is only used by composite.c and function
4620 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
4621 * to happen so we avoid sending SuperSpeed Capability descriptor
4622 * together with our BOS descriptor as that could confuse host into
4623 * thinking we can handle super speed.
4624 *
4625 * Note that, in fact, we won't even support GetBOS requests when speed
4626 * is less than super speed because we don't have means, yet, to tell
4627 * composite.c that we are USB 2.0 + LPM ECN.
4628 */
4629 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
4630 !dwc->dis_metastability_quirk)
4631 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
4632 dwc->revision);
4633
4634 dwc->gadget->max_speed = dwc->maximum_speed;
4635 dwc->gadget->max_ssp_rate = dwc->max_ssp_rate;
4636
4637 /*
4638 * REVISIT: Here we should clear all pending IRQs to be
4639 * sure we're starting from a well known location.
4640 */
4641
4642 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
4643 if (ret)
4644 goto err4;
4645
4646 ret = usb_add_gadget(dwc->gadget);
4647 if (ret) {
4648 dev_err(dwc->dev, "failed to add gadget\n");
4649 goto err5;
4650 }
4651
4652 if (DWC3_IP_IS(DWC32) && dwc->maximum_speed == USB_SPEED_SUPER_PLUS)
4653 dwc3_gadget_set_ssp_rate(dwc->gadget, dwc->max_ssp_rate);
4654 else
4655 dwc3_gadget_set_speed(dwc->gadget, dwc->maximum_speed);
4656
4657 /* No system wakeup if no gadget driver bound */
4658 if (dwc->sys_wakeup)
4659 device_wakeup_disable(dwc->sysdev);
4660
4661 return 0;
4662
4663 err5:
4664 dwc3_gadget_free_endpoints(dwc);
4665 err4:
4666 usb_put_gadget(dwc->gadget);
4667 dwc->gadget = NULL;
4668 err3:
4669 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
4670 dwc->bounce_addr);
4671
4672 err2:
4673 kfree(dwc->setup_buf);
4674
4675 err1:
4676 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
4677 dwc->ep0_trb, dwc->ep0_trb_addr);
4678
4679 err0:
4680 return ret;
4681 }
4682
4683 /* -------------------------------------------------------------------------- */
4684
dwc3_gadget_exit(struct dwc3 * dwc)4685 void dwc3_gadget_exit(struct dwc3 *dwc)
4686 {
4687 if (!dwc->gadget)
4688 return;
4689
4690 dwc3_enable_susphy(dwc, false);
4691 usb_del_gadget(dwc->gadget);
4692 dwc3_gadget_free_endpoints(dwc);
4693 usb_put_gadget(dwc->gadget);
4694 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
4695 dwc->bounce_addr);
4696 kfree(dwc->setup_buf);
4697 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
4698 dwc->ep0_trb, dwc->ep0_trb_addr);
4699 }
4700
dwc3_gadget_suspend(struct dwc3 * dwc)4701 int dwc3_gadget_suspend(struct dwc3 *dwc)
4702 {
4703 unsigned long flags;
4704 int ret;
4705
4706 ret = dwc3_gadget_soft_disconnect(dwc);
4707 if (ret)
4708 goto err;
4709
4710 spin_lock_irqsave(&dwc->lock, flags);
4711 if (dwc->gadget_driver)
4712 dwc3_disconnect_gadget(dwc);
4713 spin_unlock_irqrestore(&dwc->lock, flags);
4714
4715 return 0;
4716
4717 err:
4718 /*
4719 * Attempt to reset the controller's state. Likely no
4720 * communication can be established until the host
4721 * performs a port reset.
4722 */
4723 if (dwc->softconnect)
4724 dwc3_gadget_soft_connect(dwc);
4725
4726 return ret;
4727 }
4728
dwc3_gadget_resume(struct dwc3 * dwc)4729 int dwc3_gadget_resume(struct dwc3 *dwc)
4730 {
4731 if (!dwc->gadget_driver || !dwc->softconnect)
4732 return 0;
4733
4734 return dwc3_gadget_soft_connect(dwc);
4735 }
4736