1 /* Broadcom NetXtreme-C/E network driver.
2 *
3 * Copyright (c) 2014-2016 Broadcom Corporation
4 * Copyright (c) 2016-2019 Broadcom Limited
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 */
10
11 #include <linux/module.h>
12
13 #include <linux/stringify.h>
14 #include <linux/kernel.h>
15 #include <linux/timer.h>
16 #include <linux/errno.h>
17 #include <linux/ioport.h>
18 #include <linux/slab.h>
19 #include <linux/vmalloc.h>
20 #include <linux/interrupt.h>
21 #include <linux/pci.h>
22 #include <linux/netdevice.h>
23 #include <linux/etherdevice.h>
24 #include <linux/skbuff.h>
25 #include <linux/dma-mapping.h>
26 #include <linux/bitops.h>
27 #include <linux/io.h>
28 #include <linux/irq.h>
29 #include <linux/delay.h>
30 #include <asm/byteorder.h>
31 #include <asm/page.h>
32 #include <linux/time.h>
33 #include <linux/mii.h>
34 #include <linux/mdio.h>
35 #include <linux/if.h>
36 #include <linux/if_vlan.h>
37 #include <linux/if_bridge.h>
38 #include <linux/rtc.h>
39 #include <linux/bpf.h>
40 #include <net/gro.h>
41 #include <net/ip.h>
42 #include <net/tcp.h>
43 #include <net/udp.h>
44 #include <net/checksum.h>
45 #include <net/ip6_checksum.h>
46 #include <net/udp_tunnel.h>
47 #include <linux/workqueue.h>
48 #include <linux/prefetch.h>
49 #include <linux/cache.h>
50 #include <linux/log2.h>
51 #include <linux/bitmap.h>
52 #include <linux/cpu_rmap.h>
53 #include <linux/cpumask.h>
54 #include <net/pkt_cls.h>
55 #include <linux/hwmon.h>
56 #include <linux/hwmon-sysfs.h>
57 #include <net/page_pool/helpers.h>
58 #include <linux/align.h>
59 #include <net/netdev_queues.h>
60
61 #include "bnxt_hsi.h"
62 #include "bnxt.h"
63 #include "bnxt_hwrm.h"
64 #include "bnxt_ulp.h"
65 #include "bnxt_sriov.h"
66 #include "bnxt_ethtool.h"
67 #include "bnxt_dcb.h"
68 #include "bnxt_xdp.h"
69 #include "bnxt_ptp.h"
70 #include "bnxt_vfr.h"
71 #include "bnxt_tc.h"
72 #include "bnxt_devlink.h"
73 #include "bnxt_debugfs.h"
74
75 #define BNXT_TX_TIMEOUT (5 * HZ)
76 #define BNXT_DEF_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_HW | \
77 NETIF_MSG_TX_ERR)
78
79 MODULE_LICENSE("GPL");
80 MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
81
82 #define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
83 #define BNXT_RX_DMA_OFFSET NET_SKB_PAD
84 #define BNXT_RX_COPY_THRESH 256
85
86 #define BNXT_TX_PUSH_THRESH 164
87
88 /* indexed by enum board_idx */
89 static const struct {
90 char *name;
91 } board_info[] = {
92 [BCM57301] = { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
93 [BCM57302] = { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
94 [BCM57304] = { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
95 [BCM57417_NPAR] = { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
96 [BCM58700] = { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
97 [BCM57311] = { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
98 [BCM57312] = { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
99 [BCM57402] = { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
100 [BCM57404] = { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
101 [BCM57406] = { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
102 [BCM57402_NPAR] = { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
103 [BCM57407] = { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
104 [BCM57412] = { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
105 [BCM57414] = { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
106 [BCM57416] = { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
107 [BCM57417] = { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
108 [BCM57412_NPAR] = { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
109 [BCM57314] = { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
110 [BCM57417_SFP] = { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
111 [BCM57416_SFP] = { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
112 [BCM57404_NPAR] = { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
113 [BCM57406_NPAR] = { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
114 [BCM57407_SFP] = { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
115 [BCM57407_NPAR] = { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
116 [BCM57414_NPAR] = { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
117 [BCM57416_NPAR] = { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
118 [BCM57452] = { "Broadcom BCM57452 NetXtreme-E 10Gb/25Gb/40Gb/50Gb Ethernet" },
119 [BCM57454] = { "Broadcom BCM57454 NetXtreme-E 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
120 [BCM5745x_NPAR] = { "Broadcom BCM5745x NetXtreme-E Ethernet Partition" },
121 [BCM57508] = { "Broadcom BCM57508 NetXtreme-E 10Gb/25Gb/50Gb/100Gb/200Gb Ethernet" },
122 [BCM57504] = { "Broadcom BCM57504 NetXtreme-E 10Gb/25Gb/50Gb/100Gb/200Gb Ethernet" },
123 [BCM57502] = { "Broadcom BCM57502 NetXtreme-E 10Gb/25Gb/50Gb Ethernet" },
124 [BCM57508_NPAR] = { "Broadcom BCM57508 NetXtreme-E Ethernet Partition" },
125 [BCM57504_NPAR] = { "Broadcom BCM57504 NetXtreme-E Ethernet Partition" },
126 [BCM57502_NPAR] = { "Broadcom BCM57502 NetXtreme-E Ethernet Partition" },
127 [BCM58802] = { "Broadcom BCM58802 NetXtreme-S 10Gb/25Gb/40Gb/50Gb Ethernet" },
128 [BCM58804] = { "Broadcom BCM58804 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
129 [BCM58808] = { "Broadcom BCM58808 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
130 [NETXTREME_E_VF] = { "Broadcom NetXtreme-E Ethernet Virtual Function" },
131 [NETXTREME_C_VF] = { "Broadcom NetXtreme-C Ethernet Virtual Function" },
132 [NETXTREME_S_VF] = { "Broadcom NetXtreme-S Ethernet Virtual Function" },
133 [NETXTREME_C_VF_HV] = { "Broadcom NetXtreme-C Virtual Function for Hyper-V" },
134 [NETXTREME_E_VF_HV] = { "Broadcom NetXtreme-E Virtual Function for Hyper-V" },
135 [NETXTREME_E_P5_VF] = { "Broadcom BCM5750X NetXtreme-E Ethernet Virtual Function" },
136 [NETXTREME_E_P5_VF_HV] = { "Broadcom BCM5750X NetXtreme-E Virtual Function for Hyper-V" },
137 };
138
139 static const struct pci_device_id bnxt_pci_tbl[] = {
140 { PCI_VDEVICE(BROADCOM, 0x1604), .driver_data = BCM5745x_NPAR },
141 { PCI_VDEVICE(BROADCOM, 0x1605), .driver_data = BCM5745x_NPAR },
142 { PCI_VDEVICE(BROADCOM, 0x1614), .driver_data = BCM57454 },
143 { PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
144 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
145 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
146 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
147 { PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
148 { PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
149 { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
150 { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
151 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
152 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
153 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
154 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
155 { PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
156 { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
157 { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
158 { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
159 { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
160 { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
161 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
162 { PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
163 { PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
164 { PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
165 { PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
166 { PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
167 { PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
168 { PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
169 { PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
170 { PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
171 { PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
172 { PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
173 { PCI_VDEVICE(BROADCOM, 0x16f0), .driver_data = BCM58808 },
174 { PCI_VDEVICE(BROADCOM, 0x16f1), .driver_data = BCM57452 },
175 { PCI_VDEVICE(BROADCOM, 0x1750), .driver_data = BCM57508 },
176 { PCI_VDEVICE(BROADCOM, 0x1751), .driver_data = BCM57504 },
177 { PCI_VDEVICE(BROADCOM, 0x1752), .driver_data = BCM57502 },
178 { PCI_VDEVICE(BROADCOM, 0x1800), .driver_data = BCM57502_NPAR },
179 { PCI_VDEVICE(BROADCOM, 0x1801), .driver_data = BCM57504_NPAR },
180 { PCI_VDEVICE(BROADCOM, 0x1802), .driver_data = BCM57508_NPAR },
181 { PCI_VDEVICE(BROADCOM, 0x1803), .driver_data = BCM57502_NPAR },
182 { PCI_VDEVICE(BROADCOM, 0x1804), .driver_data = BCM57504_NPAR },
183 { PCI_VDEVICE(BROADCOM, 0x1805), .driver_data = BCM57508_NPAR },
184 { PCI_VDEVICE(BROADCOM, 0xd802), .driver_data = BCM58802 },
185 { PCI_VDEVICE(BROADCOM, 0xd804), .driver_data = BCM58804 },
186 #ifdef CONFIG_BNXT_SRIOV
187 { PCI_VDEVICE(BROADCOM, 0x1606), .driver_data = NETXTREME_E_VF },
188 { PCI_VDEVICE(BROADCOM, 0x1607), .driver_data = NETXTREME_E_VF_HV },
189 { PCI_VDEVICE(BROADCOM, 0x1608), .driver_data = NETXTREME_E_VF_HV },
190 { PCI_VDEVICE(BROADCOM, 0x1609), .driver_data = NETXTREME_E_VF },
191 { PCI_VDEVICE(BROADCOM, 0x16bd), .driver_data = NETXTREME_E_VF_HV },
192 { PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
193 { PCI_VDEVICE(BROADCOM, 0x16c2), .driver_data = NETXTREME_C_VF_HV },
194 { PCI_VDEVICE(BROADCOM, 0x16c3), .driver_data = NETXTREME_C_VF_HV },
195 { PCI_VDEVICE(BROADCOM, 0x16c4), .driver_data = NETXTREME_E_VF_HV },
196 { PCI_VDEVICE(BROADCOM, 0x16c5), .driver_data = NETXTREME_E_VF_HV },
197 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
198 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
199 { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
200 { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
201 { PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
202 { PCI_VDEVICE(BROADCOM, 0x16e6), .driver_data = NETXTREME_C_VF_HV },
203 { PCI_VDEVICE(BROADCOM, 0x1806), .driver_data = NETXTREME_E_P5_VF },
204 { PCI_VDEVICE(BROADCOM, 0x1807), .driver_data = NETXTREME_E_P5_VF },
205 { PCI_VDEVICE(BROADCOM, 0x1808), .driver_data = NETXTREME_E_P5_VF_HV },
206 { PCI_VDEVICE(BROADCOM, 0x1809), .driver_data = NETXTREME_E_P5_VF_HV },
207 { PCI_VDEVICE(BROADCOM, 0xd800), .driver_data = NETXTREME_S_VF },
208 #endif
209 { 0 }
210 };
211
212 MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
213
214 static const u16 bnxt_vf_req_snif[] = {
215 HWRM_FUNC_CFG,
216 HWRM_FUNC_VF_CFG,
217 HWRM_PORT_PHY_QCFG,
218 HWRM_CFA_L2_FILTER_ALLOC,
219 };
220
221 static const u16 bnxt_async_events_arr[] = {
222 ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
223 ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CHANGE,
224 ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
225 ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
226 ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
227 ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
228 ASYNC_EVENT_CMPL_EVENT_ID_PORT_PHY_CFG_CHANGE,
229 ASYNC_EVENT_CMPL_EVENT_ID_RESET_NOTIFY,
230 ASYNC_EVENT_CMPL_EVENT_ID_ERROR_RECOVERY,
231 ASYNC_EVENT_CMPL_EVENT_ID_DEBUG_NOTIFICATION,
232 ASYNC_EVENT_CMPL_EVENT_ID_DEFERRED_RESPONSE,
233 ASYNC_EVENT_CMPL_EVENT_ID_RING_MONITOR_MSG,
234 ASYNC_EVENT_CMPL_EVENT_ID_ECHO_REQUEST,
235 ASYNC_EVENT_CMPL_EVENT_ID_PPS_TIMESTAMP,
236 ASYNC_EVENT_CMPL_EVENT_ID_ERROR_REPORT,
237 ASYNC_EVENT_CMPL_EVENT_ID_PHC_UPDATE,
238 };
239
240 static struct workqueue_struct *bnxt_pf_wq;
241
bnxt_vf_pciid(enum board_idx idx)242 static bool bnxt_vf_pciid(enum board_idx idx)
243 {
244 return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF ||
245 idx == NETXTREME_S_VF || idx == NETXTREME_C_VF_HV ||
246 idx == NETXTREME_E_VF_HV || idx == NETXTREME_E_P5_VF ||
247 idx == NETXTREME_E_P5_VF_HV);
248 }
249
250 #define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
251 #define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
252 #define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
253
254 #define BNXT_CP_DB_IRQ_DIS(db) \
255 writel(DB_CP_IRQ_DIS_FLAGS, db)
256
257 #define BNXT_DB_CQ(db, idx) \
258 writel(DB_CP_FLAGS | RING_CMP(idx), (db)->doorbell)
259
260 #define BNXT_DB_NQ_P5(db, idx) \
261 bnxt_writeq(bp, (db)->db_key64 | DBR_TYPE_NQ | RING_CMP(idx), \
262 (db)->doorbell)
263
264 #define BNXT_DB_CQ_ARM(db, idx) \
265 writel(DB_CP_REARM_FLAGS | RING_CMP(idx), (db)->doorbell)
266
267 #define BNXT_DB_NQ_ARM_P5(db, idx) \
268 bnxt_writeq(bp, (db)->db_key64 | DBR_TYPE_NQ_ARM | RING_CMP(idx),\
269 (db)->doorbell)
270
bnxt_db_nq(struct bnxt * bp,struct bnxt_db_info * db,u32 idx)271 static void bnxt_db_nq(struct bnxt *bp, struct bnxt_db_info *db, u32 idx)
272 {
273 if (bp->flags & BNXT_FLAG_CHIP_P5)
274 BNXT_DB_NQ_P5(db, idx);
275 else
276 BNXT_DB_CQ(db, idx);
277 }
278
bnxt_db_nq_arm(struct bnxt * bp,struct bnxt_db_info * db,u32 idx)279 static void bnxt_db_nq_arm(struct bnxt *bp, struct bnxt_db_info *db, u32 idx)
280 {
281 if (bp->flags & BNXT_FLAG_CHIP_P5)
282 BNXT_DB_NQ_ARM_P5(db, idx);
283 else
284 BNXT_DB_CQ_ARM(db, idx);
285 }
286
bnxt_db_cq(struct bnxt * bp,struct bnxt_db_info * db,u32 idx)287 static void bnxt_db_cq(struct bnxt *bp, struct bnxt_db_info *db, u32 idx)
288 {
289 if (bp->flags & BNXT_FLAG_CHIP_P5)
290 bnxt_writeq(bp, db->db_key64 | DBR_TYPE_CQ_ARMALL |
291 RING_CMP(idx), db->doorbell);
292 else
293 BNXT_DB_CQ(db, idx);
294 }
295
bnxt_queue_fw_reset_work(struct bnxt * bp,unsigned long delay)296 static void bnxt_queue_fw_reset_work(struct bnxt *bp, unsigned long delay)
297 {
298 if (!(test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)))
299 return;
300
301 if (BNXT_PF(bp))
302 queue_delayed_work(bnxt_pf_wq, &bp->fw_reset_task, delay);
303 else
304 schedule_delayed_work(&bp->fw_reset_task, delay);
305 }
306
__bnxt_queue_sp_work(struct bnxt * bp)307 static void __bnxt_queue_sp_work(struct bnxt *bp)
308 {
309 if (BNXT_PF(bp))
310 queue_work(bnxt_pf_wq, &bp->sp_task);
311 else
312 schedule_work(&bp->sp_task);
313 }
314
bnxt_queue_sp_work(struct bnxt * bp,unsigned int event)315 static void bnxt_queue_sp_work(struct bnxt *bp, unsigned int event)
316 {
317 set_bit(event, &bp->sp_event);
318 __bnxt_queue_sp_work(bp);
319 }
320
bnxt_sched_reset_rxr(struct bnxt * bp,struct bnxt_rx_ring_info * rxr)321 static void bnxt_sched_reset_rxr(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
322 {
323 if (!rxr->bnapi->in_reset) {
324 rxr->bnapi->in_reset = true;
325 if (bp->flags & BNXT_FLAG_CHIP_P5)
326 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
327 else
328 set_bit(BNXT_RST_RING_SP_EVENT, &bp->sp_event);
329 __bnxt_queue_sp_work(bp);
330 }
331 rxr->rx_next_cons = 0xffff;
332 }
333
bnxt_sched_reset_txr(struct bnxt * bp,struct bnxt_tx_ring_info * txr,int idx)334 void bnxt_sched_reset_txr(struct bnxt *bp, struct bnxt_tx_ring_info *txr,
335 int idx)
336 {
337 struct bnxt_napi *bnapi = txr->bnapi;
338
339 if (bnapi->tx_fault)
340 return;
341
342 netdev_err(bp->dev, "Invalid Tx completion (ring:%d tx_pkts:%d cons:%u prod:%u i:%d)",
343 txr->txq_index, bnapi->tx_pkts,
344 txr->tx_cons, txr->tx_prod, idx);
345 WARN_ON_ONCE(1);
346 bnapi->tx_fault = 1;
347 bnxt_queue_sp_work(bp, BNXT_RESET_TASK_SP_EVENT);
348 }
349
350 const u16 bnxt_lhint_arr[] = {
351 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
352 TX_BD_FLAGS_LHINT_512_TO_1023,
353 TX_BD_FLAGS_LHINT_1024_TO_2047,
354 TX_BD_FLAGS_LHINT_1024_TO_2047,
355 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
356 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
357 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
358 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
359 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
360 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
361 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
362 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
363 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
364 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
365 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
366 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
367 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
368 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
369 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
370 };
371
bnxt_xmit_get_cfa_action(struct sk_buff * skb)372 static u16 bnxt_xmit_get_cfa_action(struct sk_buff *skb)
373 {
374 struct metadata_dst *md_dst = skb_metadata_dst(skb);
375
376 if (!md_dst || md_dst->type != METADATA_HW_PORT_MUX)
377 return 0;
378
379 return md_dst->u.port_info.port_id;
380 }
381
bnxt_txr_db_kick(struct bnxt * bp,struct bnxt_tx_ring_info * txr,u16 prod)382 static void bnxt_txr_db_kick(struct bnxt *bp, struct bnxt_tx_ring_info *txr,
383 u16 prod)
384 {
385 bnxt_db_write(bp, &txr->tx_db, prod);
386 txr->kick_pending = 0;
387 }
388
bnxt_start_xmit(struct sk_buff * skb,struct net_device * dev)389 static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
390 {
391 struct bnxt *bp = netdev_priv(dev);
392 struct tx_bd *txbd;
393 struct tx_bd_ext *txbd1;
394 struct netdev_queue *txq;
395 int i;
396 dma_addr_t mapping;
397 unsigned int length, pad = 0;
398 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
399 u16 prod, last_frag;
400 struct pci_dev *pdev = bp->pdev;
401 struct bnxt_tx_ring_info *txr;
402 struct bnxt_sw_tx_bd *tx_buf;
403 __le32 lflags = 0;
404
405 i = skb_get_queue_mapping(skb);
406 if (unlikely(i >= bp->tx_nr_rings)) {
407 dev_kfree_skb_any(skb);
408 dev_core_stats_tx_dropped_inc(dev);
409 return NETDEV_TX_OK;
410 }
411
412 txq = netdev_get_tx_queue(dev, i);
413 txr = &bp->tx_ring[bp->tx_ring_map[i]];
414 prod = txr->tx_prod;
415
416 free_size = bnxt_tx_avail(bp, txr);
417 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
418 /* We must have raced with NAPI cleanup */
419 if (net_ratelimit() && txr->kick_pending)
420 netif_warn(bp, tx_err, dev,
421 "bnxt: ring busy w/ flush pending!\n");
422 if (!netif_txq_try_stop(txq, bnxt_tx_avail(bp, txr),
423 bp->tx_wake_thresh))
424 return NETDEV_TX_BUSY;
425 }
426
427 if (unlikely(ipv6_hopopt_jumbo_remove(skb)))
428 goto tx_free;
429
430 length = skb->len;
431 len = skb_headlen(skb);
432 last_frag = skb_shinfo(skb)->nr_frags;
433
434 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
435
436 txbd->tx_bd_opaque = prod;
437
438 tx_buf = &txr->tx_buf_ring[prod];
439 tx_buf->skb = skb;
440 tx_buf->nr_frags = last_frag;
441
442 vlan_tag_flags = 0;
443 cfa_action = bnxt_xmit_get_cfa_action(skb);
444 if (skb_vlan_tag_present(skb)) {
445 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
446 skb_vlan_tag_get(skb);
447 /* Currently supports 8021Q, 8021AD vlan offloads
448 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
449 */
450 if (skb->vlan_proto == htons(ETH_P_8021Q))
451 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
452 }
453
454 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
455 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
456
457 if (ptp && ptp->tx_tstamp_en && !skb_is_gso(skb) &&
458 atomic_dec_if_positive(&ptp->tx_avail) >= 0) {
459 if (!bnxt_ptp_parse(skb, &ptp->tx_seqid,
460 &ptp->tx_hdr_off)) {
461 if (vlan_tag_flags)
462 ptp->tx_hdr_off += VLAN_HLEN;
463 lflags |= cpu_to_le32(TX_BD_FLAGS_STAMP);
464 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
465 } else {
466 atomic_inc(&bp->ptp_cfg->tx_avail);
467 }
468 }
469 }
470
471 if (unlikely(skb->no_fcs))
472 lflags |= cpu_to_le32(TX_BD_FLAGS_NO_CRC);
473
474 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh &&
475 !lflags) {
476 struct tx_push_buffer *tx_push_buf = txr->tx_push;
477 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
478 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
479 void __iomem *db = txr->tx_db.doorbell;
480 void *pdata = tx_push_buf->data;
481 u64 *end;
482 int j, push_len;
483
484 /* Set COAL_NOW to be ready quickly for the next push */
485 tx_push->tx_bd_len_flags_type =
486 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
487 TX_BD_TYPE_LONG_TX_BD |
488 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
489 TX_BD_FLAGS_COAL_NOW |
490 TX_BD_FLAGS_PACKET_END |
491 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
492
493 if (skb->ip_summed == CHECKSUM_PARTIAL)
494 tx_push1->tx_bd_hsize_lflags =
495 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
496 else
497 tx_push1->tx_bd_hsize_lflags = 0;
498
499 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
500 tx_push1->tx_bd_cfa_action =
501 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
502
503 end = pdata + length;
504 end = PTR_ALIGN(end, 8) - 1;
505 *end = 0;
506
507 skb_copy_from_linear_data(skb, pdata, len);
508 pdata += len;
509 for (j = 0; j < last_frag; j++) {
510 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
511 void *fptr;
512
513 fptr = skb_frag_address_safe(frag);
514 if (!fptr)
515 goto normal_tx;
516
517 memcpy(pdata, fptr, skb_frag_size(frag));
518 pdata += skb_frag_size(frag);
519 }
520
521 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
522 txbd->tx_bd_haddr = txr->data_mapping;
523 prod = NEXT_TX(prod);
524 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
525 memcpy(txbd, tx_push1, sizeof(*txbd));
526 prod = NEXT_TX(prod);
527 tx_push->doorbell =
528 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
529 WRITE_ONCE(txr->tx_prod, prod);
530
531 tx_buf->is_push = 1;
532 netdev_tx_sent_queue(txq, skb->len);
533 wmb(); /* Sync is_push and byte queue before pushing data */
534
535 push_len = (length + sizeof(*tx_push) + 7) / 8;
536 if (push_len > 16) {
537 __iowrite64_copy(db, tx_push_buf, 16);
538 __iowrite32_copy(db + 4, tx_push_buf + 1,
539 (push_len - 16) << 1);
540 } else {
541 __iowrite64_copy(db, tx_push_buf, push_len);
542 }
543
544 goto tx_done;
545 }
546
547 normal_tx:
548 if (length < BNXT_MIN_PKT_SIZE) {
549 pad = BNXT_MIN_PKT_SIZE - length;
550 if (skb_pad(skb, pad))
551 /* SKB already freed. */
552 goto tx_kick_pending;
553 length = BNXT_MIN_PKT_SIZE;
554 }
555
556 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
557
558 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
559 goto tx_free;
560
561 dma_unmap_addr_set(tx_buf, mapping, mapping);
562 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
563 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
564
565 txbd->tx_bd_haddr = cpu_to_le64(mapping);
566
567 prod = NEXT_TX(prod);
568 txbd1 = (struct tx_bd_ext *)
569 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
570
571 txbd1->tx_bd_hsize_lflags = lflags;
572 if (skb_is_gso(skb)) {
573 u32 hdr_len;
574
575 if (skb->encapsulation)
576 hdr_len = skb_inner_tcp_all_headers(skb);
577 else
578 hdr_len = skb_tcp_all_headers(skb);
579
580 txbd1->tx_bd_hsize_lflags |= cpu_to_le32(TX_BD_FLAGS_LSO |
581 TX_BD_FLAGS_T_IPID |
582 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
583 length = skb_shinfo(skb)->gso_size;
584 txbd1->tx_bd_mss = cpu_to_le32(length);
585 length += hdr_len;
586 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
587 txbd1->tx_bd_hsize_lflags |=
588 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
589 txbd1->tx_bd_mss = 0;
590 }
591
592 length >>= 9;
593 if (unlikely(length >= ARRAY_SIZE(bnxt_lhint_arr))) {
594 dev_warn_ratelimited(&pdev->dev, "Dropped oversize %d bytes TX packet.\n",
595 skb->len);
596 i = 0;
597 goto tx_dma_error;
598 }
599 flags |= bnxt_lhint_arr[length];
600 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
601
602 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
603 txbd1->tx_bd_cfa_action =
604 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
605 for (i = 0; i < last_frag; i++) {
606 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
607
608 prod = NEXT_TX(prod);
609 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
610
611 len = skb_frag_size(frag);
612 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
613 DMA_TO_DEVICE);
614
615 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
616 goto tx_dma_error;
617
618 tx_buf = &txr->tx_buf_ring[prod];
619 dma_unmap_addr_set(tx_buf, mapping, mapping);
620
621 txbd->tx_bd_haddr = cpu_to_le64(mapping);
622
623 flags = len << TX_BD_LEN_SHIFT;
624 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
625 }
626
627 flags &= ~TX_BD_LEN;
628 txbd->tx_bd_len_flags_type =
629 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
630 TX_BD_FLAGS_PACKET_END);
631
632 netdev_tx_sent_queue(txq, skb->len);
633
634 skb_tx_timestamp(skb);
635
636 /* Sync BD data before updating doorbell */
637 wmb();
638
639 prod = NEXT_TX(prod);
640 WRITE_ONCE(txr->tx_prod, prod);
641
642 if (!netdev_xmit_more() || netif_xmit_stopped(txq))
643 bnxt_txr_db_kick(bp, txr, prod);
644 else
645 txr->kick_pending = 1;
646
647 tx_done:
648
649 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
650 if (netdev_xmit_more() && !tx_buf->is_push)
651 bnxt_txr_db_kick(bp, txr, prod);
652
653 netif_txq_try_stop(txq, bnxt_tx_avail(bp, txr),
654 bp->tx_wake_thresh);
655 }
656 return NETDEV_TX_OK;
657
658 tx_dma_error:
659 last_frag = i;
660
661 /* start back at beginning and unmap skb */
662 prod = txr->tx_prod;
663 tx_buf = &txr->tx_buf_ring[prod];
664 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
665 skb_headlen(skb), DMA_TO_DEVICE);
666 prod = NEXT_TX(prod);
667
668 /* unmap remaining mapped pages */
669 for (i = 0; i < last_frag; i++) {
670 prod = NEXT_TX(prod);
671 tx_buf = &txr->tx_buf_ring[prod];
672 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
673 skb_frag_size(&skb_shinfo(skb)->frags[i]),
674 DMA_TO_DEVICE);
675 }
676
677 tx_free:
678 dev_kfree_skb_any(skb);
679 tx_kick_pending:
680 if (BNXT_TX_PTP_IS_SET(lflags))
681 atomic_inc(&bp->ptp_cfg->tx_avail);
682 if (txr->kick_pending)
683 bnxt_txr_db_kick(bp, txr, txr->tx_prod);
684 txr->tx_buf_ring[txr->tx_prod].skb = NULL;
685 dev_core_stats_tx_dropped_inc(dev);
686 return NETDEV_TX_OK;
687 }
688
bnxt_tx_int(struct bnxt * bp,struct bnxt_napi * bnapi,int budget)689 static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
690 {
691 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
692 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
693 u16 cons = txr->tx_cons;
694 struct pci_dev *pdev = bp->pdev;
695 int nr_pkts = bnapi->tx_pkts;
696 int i;
697 unsigned int tx_bytes = 0;
698
699 for (i = 0; i < nr_pkts; i++) {
700 struct bnxt_sw_tx_bd *tx_buf;
701 struct sk_buff *skb;
702 int j, last;
703
704 tx_buf = &txr->tx_buf_ring[cons];
705 cons = NEXT_TX(cons);
706 skb = tx_buf->skb;
707 tx_buf->skb = NULL;
708
709 if (unlikely(!skb)) {
710 bnxt_sched_reset_txr(bp, txr, i);
711 return;
712 }
713
714 tx_bytes += skb->len;
715
716 if (tx_buf->is_push) {
717 tx_buf->is_push = 0;
718 goto next_tx_int;
719 }
720
721 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
722 skb_headlen(skb), DMA_TO_DEVICE);
723 last = tx_buf->nr_frags;
724
725 for (j = 0; j < last; j++) {
726 cons = NEXT_TX(cons);
727 tx_buf = &txr->tx_buf_ring[cons];
728 dma_unmap_page(
729 &pdev->dev,
730 dma_unmap_addr(tx_buf, mapping),
731 skb_frag_size(&skb_shinfo(skb)->frags[j]),
732 DMA_TO_DEVICE);
733 }
734 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
735 if (bp->flags & BNXT_FLAG_CHIP_P5) {
736 /* PTP worker takes ownership of the skb */
737 if (!bnxt_get_tx_ts_p5(bp, skb))
738 skb = NULL;
739 else
740 atomic_inc(&bp->ptp_cfg->tx_avail);
741 }
742 }
743
744 next_tx_int:
745 cons = NEXT_TX(cons);
746
747 dev_consume_skb_any(skb);
748 }
749
750 bnapi->tx_pkts = 0;
751 WRITE_ONCE(txr->tx_cons, cons);
752
753 __netif_txq_completed_wake(txq, nr_pkts, tx_bytes,
754 bnxt_tx_avail(bp, txr), bp->tx_wake_thresh,
755 READ_ONCE(txr->dev_state) == BNXT_DEV_STATE_CLOSING);
756 }
757
__bnxt_alloc_rx_page(struct bnxt * bp,dma_addr_t * mapping,struct bnxt_rx_ring_info * rxr,unsigned int * offset,gfp_t gfp)758 static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
759 struct bnxt_rx_ring_info *rxr,
760 unsigned int *offset,
761 gfp_t gfp)
762 {
763 struct page *page;
764
765 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
766 page = page_pool_dev_alloc_frag(rxr->page_pool, offset,
767 BNXT_RX_PAGE_SIZE);
768 } else {
769 page = page_pool_dev_alloc_pages(rxr->page_pool);
770 *offset = 0;
771 }
772 if (!page)
773 return NULL;
774
775 *mapping = page_pool_get_dma_addr(page) + *offset;
776 return page;
777 }
778
__bnxt_alloc_rx_frag(struct bnxt * bp,dma_addr_t * mapping,gfp_t gfp)779 static inline u8 *__bnxt_alloc_rx_frag(struct bnxt *bp, dma_addr_t *mapping,
780 gfp_t gfp)
781 {
782 u8 *data;
783 struct pci_dev *pdev = bp->pdev;
784
785 if (gfp == GFP_ATOMIC)
786 data = napi_alloc_frag(bp->rx_buf_size);
787 else
788 data = netdev_alloc_frag(bp->rx_buf_size);
789 if (!data)
790 return NULL;
791
792 *mapping = dma_map_single_attrs(&pdev->dev, data + bp->rx_dma_offset,
793 bp->rx_buf_use_size, bp->rx_dir,
794 DMA_ATTR_WEAK_ORDERING);
795
796 if (dma_mapping_error(&pdev->dev, *mapping)) {
797 skb_free_frag(data);
798 data = NULL;
799 }
800 return data;
801 }
802
bnxt_alloc_rx_data(struct bnxt * bp,struct bnxt_rx_ring_info * rxr,u16 prod,gfp_t gfp)803 int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
804 u16 prod, gfp_t gfp)
805 {
806 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
807 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
808 dma_addr_t mapping;
809
810 if (BNXT_RX_PAGE_MODE(bp)) {
811 unsigned int offset;
812 struct page *page =
813 __bnxt_alloc_rx_page(bp, &mapping, rxr, &offset, gfp);
814
815 if (!page)
816 return -ENOMEM;
817
818 mapping += bp->rx_dma_offset;
819 rx_buf->data = page;
820 rx_buf->data_ptr = page_address(page) + offset + bp->rx_offset;
821 } else {
822 u8 *data = __bnxt_alloc_rx_frag(bp, &mapping, gfp);
823
824 if (!data)
825 return -ENOMEM;
826
827 rx_buf->data = data;
828 rx_buf->data_ptr = data + bp->rx_offset;
829 }
830 rx_buf->mapping = mapping;
831
832 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
833 return 0;
834 }
835
bnxt_reuse_rx_data(struct bnxt_rx_ring_info * rxr,u16 cons,void * data)836 void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data)
837 {
838 u16 prod = rxr->rx_prod;
839 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
840 struct rx_bd *cons_bd, *prod_bd;
841
842 prod_rx_buf = &rxr->rx_buf_ring[prod];
843 cons_rx_buf = &rxr->rx_buf_ring[cons];
844
845 prod_rx_buf->data = data;
846 prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
847
848 prod_rx_buf->mapping = cons_rx_buf->mapping;
849
850 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
851 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
852
853 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
854 }
855
bnxt_find_next_agg_idx(struct bnxt_rx_ring_info * rxr,u16 idx)856 static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
857 {
858 u16 next, max = rxr->rx_agg_bmap_size;
859
860 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
861 if (next >= max)
862 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
863 return next;
864 }
865
bnxt_alloc_rx_page(struct bnxt * bp,struct bnxt_rx_ring_info * rxr,u16 prod,gfp_t gfp)866 static inline int bnxt_alloc_rx_page(struct bnxt *bp,
867 struct bnxt_rx_ring_info *rxr,
868 u16 prod, gfp_t gfp)
869 {
870 struct rx_bd *rxbd =
871 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
872 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
873 struct page *page;
874 dma_addr_t mapping;
875 u16 sw_prod = rxr->rx_sw_agg_prod;
876 unsigned int offset = 0;
877
878 page = __bnxt_alloc_rx_page(bp, &mapping, rxr, &offset, gfp);
879
880 if (!page)
881 return -ENOMEM;
882
883 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
884 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
885
886 __set_bit(sw_prod, rxr->rx_agg_bmap);
887 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
888 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
889
890 rx_agg_buf->page = page;
891 rx_agg_buf->offset = offset;
892 rx_agg_buf->mapping = mapping;
893 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
894 rxbd->rx_bd_opaque = sw_prod;
895 return 0;
896 }
897
bnxt_get_agg(struct bnxt * bp,struct bnxt_cp_ring_info * cpr,u16 cp_cons,u16 curr)898 static struct rx_agg_cmp *bnxt_get_agg(struct bnxt *bp,
899 struct bnxt_cp_ring_info *cpr,
900 u16 cp_cons, u16 curr)
901 {
902 struct rx_agg_cmp *agg;
903
904 cp_cons = RING_CMP(ADV_RAW_CMP(cp_cons, curr));
905 agg = (struct rx_agg_cmp *)
906 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
907 return agg;
908 }
909
bnxt_get_tpa_agg_p5(struct bnxt * bp,struct bnxt_rx_ring_info * rxr,u16 agg_id,u16 curr)910 static struct rx_agg_cmp *bnxt_get_tpa_agg_p5(struct bnxt *bp,
911 struct bnxt_rx_ring_info *rxr,
912 u16 agg_id, u16 curr)
913 {
914 struct bnxt_tpa_info *tpa_info = &rxr->rx_tpa[agg_id];
915
916 return &tpa_info->agg_arr[curr];
917 }
918
bnxt_reuse_rx_agg_bufs(struct bnxt_cp_ring_info * cpr,u16 idx,u16 start,u32 agg_bufs,bool tpa)919 static void bnxt_reuse_rx_agg_bufs(struct bnxt_cp_ring_info *cpr, u16 idx,
920 u16 start, u32 agg_bufs, bool tpa)
921 {
922 struct bnxt_napi *bnapi = cpr->bnapi;
923 struct bnxt *bp = bnapi->bp;
924 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
925 u16 prod = rxr->rx_agg_prod;
926 u16 sw_prod = rxr->rx_sw_agg_prod;
927 bool p5_tpa = false;
928 u32 i;
929
930 if ((bp->flags & BNXT_FLAG_CHIP_P5) && tpa)
931 p5_tpa = true;
932
933 for (i = 0; i < agg_bufs; i++) {
934 u16 cons;
935 struct rx_agg_cmp *agg;
936 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
937 struct rx_bd *prod_bd;
938 struct page *page;
939
940 if (p5_tpa)
941 agg = bnxt_get_tpa_agg_p5(bp, rxr, idx, start + i);
942 else
943 agg = bnxt_get_agg(bp, cpr, idx, start + i);
944 cons = agg->rx_agg_cmp_opaque;
945 __clear_bit(cons, rxr->rx_agg_bmap);
946
947 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
948 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
949
950 __set_bit(sw_prod, rxr->rx_agg_bmap);
951 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
952 cons_rx_buf = &rxr->rx_agg_ring[cons];
953
954 /* It is possible for sw_prod to be equal to cons, so
955 * set cons_rx_buf->page to NULL first.
956 */
957 page = cons_rx_buf->page;
958 cons_rx_buf->page = NULL;
959 prod_rx_buf->page = page;
960 prod_rx_buf->offset = cons_rx_buf->offset;
961
962 prod_rx_buf->mapping = cons_rx_buf->mapping;
963
964 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
965
966 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
967 prod_bd->rx_bd_opaque = sw_prod;
968
969 prod = NEXT_RX_AGG(prod);
970 sw_prod = NEXT_RX_AGG(sw_prod);
971 }
972 rxr->rx_agg_prod = prod;
973 rxr->rx_sw_agg_prod = sw_prod;
974 }
975
bnxt_rx_multi_page_skb(struct bnxt * bp,struct bnxt_rx_ring_info * rxr,u16 cons,void * data,u8 * data_ptr,dma_addr_t dma_addr,unsigned int offset_and_len)976 static struct sk_buff *bnxt_rx_multi_page_skb(struct bnxt *bp,
977 struct bnxt_rx_ring_info *rxr,
978 u16 cons, void *data, u8 *data_ptr,
979 dma_addr_t dma_addr,
980 unsigned int offset_and_len)
981 {
982 unsigned int len = offset_and_len & 0xffff;
983 struct page *page = data;
984 u16 prod = rxr->rx_prod;
985 struct sk_buff *skb;
986 int err;
987
988 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
989 if (unlikely(err)) {
990 bnxt_reuse_rx_data(rxr, cons, data);
991 return NULL;
992 }
993 dma_addr -= bp->rx_dma_offset;
994 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr, BNXT_RX_PAGE_SIZE,
995 bp->rx_dir);
996 skb = napi_build_skb(data_ptr - bp->rx_offset, BNXT_RX_PAGE_SIZE);
997 if (!skb) {
998 page_pool_recycle_direct(rxr->page_pool, page);
999 return NULL;
1000 }
1001 skb_mark_for_recycle(skb);
1002 skb_reserve(skb, bp->rx_offset);
1003 __skb_put(skb, len);
1004
1005 return skb;
1006 }
1007
bnxt_rx_page_skb(struct bnxt * bp,struct bnxt_rx_ring_info * rxr,u16 cons,void * data,u8 * data_ptr,dma_addr_t dma_addr,unsigned int offset_and_len)1008 static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
1009 struct bnxt_rx_ring_info *rxr,
1010 u16 cons, void *data, u8 *data_ptr,
1011 dma_addr_t dma_addr,
1012 unsigned int offset_and_len)
1013 {
1014 unsigned int payload = offset_and_len >> 16;
1015 unsigned int len = offset_and_len & 0xffff;
1016 skb_frag_t *frag;
1017 struct page *page = data;
1018 u16 prod = rxr->rx_prod;
1019 struct sk_buff *skb;
1020 int off, err;
1021
1022 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
1023 if (unlikely(err)) {
1024 bnxt_reuse_rx_data(rxr, cons, data);
1025 return NULL;
1026 }
1027 dma_addr -= bp->rx_dma_offset;
1028 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr, BNXT_RX_PAGE_SIZE,
1029 bp->rx_dir);
1030
1031 if (unlikely(!payload))
1032 payload = eth_get_headlen(bp->dev, data_ptr, len);
1033
1034 skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
1035 if (!skb) {
1036 page_pool_recycle_direct(rxr->page_pool, page);
1037 return NULL;
1038 }
1039
1040 skb_mark_for_recycle(skb);
1041 off = (void *)data_ptr - page_address(page);
1042 skb_add_rx_frag(skb, 0, page, off, len, BNXT_RX_PAGE_SIZE);
1043 memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
1044 payload + NET_IP_ALIGN);
1045
1046 frag = &skb_shinfo(skb)->frags[0];
1047 skb_frag_size_sub(frag, payload);
1048 skb_frag_off_add(frag, payload);
1049 skb->data_len -= payload;
1050 skb->tail += payload;
1051
1052 return skb;
1053 }
1054
bnxt_rx_skb(struct bnxt * bp,struct bnxt_rx_ring_info * rxr,u16 cons,void * data,u8 * data_ptr,dma_addr_t dma_addr,unsigned int offset_and_len)1055 static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
1056 struct bnxt_rx_ring_info *rxr, u16 cons,
1057 void *data, u8 *data_ptr,
1058 dma_addr_t dma_addr,
1059 unsigned int offset_and_len)
1060 {
1061 u16 prod = rxr->rx_prod;
1062 struct sk_buff *skb;
1063 int err;
1064
1065 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
1066 if (unlikely(err)) {
1067 bnxt_reuse_rx_data(rxr, cons, data);
1068 return NULL;
1069 }
1070
1071 skb = napi_build_skb(data, bp->rx_buf_size);
1072 dma_unmap_single_attrs(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
1073 bp->rx_dir, DMA_ATTR_WEAK_ORDERING);
1074 if (!skb) {
1075 skb_free_frag(data);
1076 return NULL;
1077 }
1078
1079 skb_reserve(skb, bp->rx_offset);
1080 skb_put(skb, offset_and_len & 0xffff);
1081 return skb;
1082 }
1083
__bnxt_rx_agg_pages(struct bnxt * bp,struct bnxt_cp_ring_info * cpr,struct skb_shared_info * shinfo,u16 idx,u32 agg_bufs,bool tpa,struct xdp_buff * xdp)1084 static u32 __bnxt_rx_agg_pages(struct bnxt *bp,
1085 struct bnxt_cp_ring_info *cpr,
1086 struct skb_shared_info *shinfo,
1087 u16 idx, u32 agg_bufs, bool tpa,
1088 struct xdp_buff *xdp)
1089 {
1090 struct bnxt_napi *bnapi = cpr->bnapi;
1091 struct pci_dev *pdev = bp->pdev;
1092 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1093 u16 prod = rxr->rx_agg_prod;
1094 u32 i, total_frag_len = 0;
1095 bool p5_tpa = false;
1096
1097 if ((bp->flags & BNXT_FLAG_CHIP_P5) && tpa)
1098 p5_tpa = true;
1099
1100 for (i = 0; i < agg_bufs; i++) {
1101 skb_frag_t *frag = &shinfo->frags[i];
1102 u16 cons, frag_len;
1103 struct rx_agg_cmp *agg;
1104 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
1105 struct page *page;
1106 dma_addr_t mapping;
1107
1108 if (p5_tpa)
1109 agg = bnxt_get_tpa_agg_p5(bp, rxr, idx, i);
1110 else
1111 agg = bnxt_get_agg(bp, cpr, idx, i);
1112 cons = agg->rx_agg_cmp_opaque;
1113 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
1114 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
1115
1116 cons_rx_buf = &rxr->rx_agg_ring[cons];
1117 skb_frag_fill_page_desc(frag, cons_rx_buf->page,
1118 cons_rx_buf->offset, frag_len);
1119 shinfo->nr_frags = i + 1;
1120 __clear_bit(cons, rxr->rx_agg_bmap);
1121
1122 /* It is possible for bnxt_alloc_rx_page() to allocate
1123 * a sw_prod index that equals the cons index, so we
1124 * need to clear the cons entry now.
1125 */
1126 mapping = cons_rx_buf->mapping;
1127 page = cons_rx_buf->page;
1128 cons_rx_buf->page = NULL;
1129
1130 if (xdp && page_is_pfmemalloc(page))
1131 xdp_buff_set_frag_pfmemalloc(xdp);
1132
1133 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
1134 --shinfo->nr_frags;
1135 cons_rx_buf->page = page;
1136
1137 /* Update prod since possibly some pages have been
1138 * allocated already.
1139 */
1140 rxr->rx_agg_prod = prod;
1141 bnxt_reuse_rx_agg_bufs(cpr, idx, i, agg_bufs - i, tpa);
1142 return 0;
1143 }
1144
1145 dma_sync_single_for_cpu(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
1146 bp->rx_dir);
1147
1148 total_frag_len += frag_len;
1149 prod = NEXT_RX_AGG(prod);
1150 }
1151 rxr->rx_agg_prod = prod;
1152 return total_frag_len;
1153 }
1154
bnxt_rx_agg_pages_skb(struct bnxt * bp,struct bnxt_cp_ring_info * cpr,struct sk_buff * skb,u16 idx,u32 agg_bufs,bool tpa)1155 static struct sk_buff *bnxt_rx_agg_pages_skb(struct bnxt *bp,
1156 struct bnxt_cp_ring_info *cpr,
1157 struct sk_buff *skb, u16 idx,
1158 u32 agg_bufs, bool tpa)
1159 {
1160 struct skb_shared_info *shinfo = skb_shinfo(skb);
1161 u32 total_frag_len = 0;
1162
1163 total_frag_len = __bnxt_rx_agg_pages(bp, cpr, shinfo, idx,
1164 agg_bufs, tpa, NULL);
1165 if (!total_frag_len) {
1166 skb_mark_for_recycle(skb);
1167 dev_kfree_skb(skb);
1168 return NULL;
1169 }
1170
1171 skb->data_len += total_frag_len;
1172 skb->len += total_frag_len;
1173 skb->truesize += BNXT_RX_PAGE_SIZE * agg_bufs;
1174 return skb;
1175 }
1176
bnxt_rx_agg_pages_xdp(struct bnxt * bp,struct bnxt_cp_ring_info * cpr,struct xdp_buff * xdp,u16 idx,u32 agg_bufs,bool tpa)1177 static u32 bnxt_rx_agg_pages_xdp(struct bnxt *bp,
1178 struct bnxt_cp_ring_info *cpr,
1179 struct xdp_buff *xdp, u16 idx,
1180 u32 agg_bufs, bool tpa)
1181 {
1182 struct skb_shared_info *shinfo = xdp_get_shared_info_from_buff(xdp);
1183 u32 total_frag_len = 0;
1184
1185 if (!xdp_buff_has_frags(xdp))
1186 shinfo->nr_frags = 0;
1187
1188 total_frag_len = __bnxt_rx_agg_pages(bp, cpr, shinfo,
1189 idx, agg_bufs, tpa, xdp);
1190 if (total_frag_len) {
1191 xdp_buff_set_frags_flag(xdp);
1192 shinfo->nr_frags = agg_bufs;
1193 shinfo->xdp_frags_size = total_frag_len;
1194 }
1195 return total_frag_len;
1196 }
1197
bnxt_agg_bufs_valid(struct bnxt * bp,struct bnxt_cp_ring_info * cpr,u8 agg_bufs,u32 * raw_cons)1198 static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
1199 u8 agg_bufs, u32 *raw_cons)
1200 {
1201 u16 last;
1202 struct rx_agg_cmp *agg;
1203
1204 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
1205 last = RING_CMP(*raw_cons);
1206 agg = (struct rx_agg_cmp *)
1207 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
1208 return RX_AGG_CMP_VALID(agg, *raw_cons);
1209 }
1210
bnxt_copy_skb(struct bnxt_napi * bnapi,u8 * data,unsigned int len,dma_addr_t mapping)1211 static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
1212 unsigned int len,
1213 dma_addr_t mapping)
1214 {
1215 struct bnxt *bp = bnapi->bp;
1216 struct pci_dev *pdev = bp->pdev;
1217 struct sk_buff *skb;
1218
1219 skb = napi_alloc_skb(&bnapi->napi, len);
1220 if (!skb)
1221 return NULL;
1222
1223 dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copy_thresh,
1224 bp->rx_dir);
1225
1226 memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
1227 len + NET_IP_ALIGN);
1228
1229 dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copy_thresh,
1230 bp->rx_dir);
1231
1232 skb_put(skb, len);
1233 return skb;
1234 }
1235
bnxt_discard_rx(struct bnxt * bp,struct bnxt_cp_ring_info * cpr,u32 * raw_cons,void * cmp)1236 static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
1237 u32 *raw_cons, void *cmp)
1238 {
1239 struct rx_cmp *rxcmp = cmp;
1240 u32 tmp_raw_cons = *raw_cons;
1241 u8 cmp_type, agg_bufs = 0;
1242
1243 cmp_type = RX_CMP_TYPE(rxcmp);
1244
1245 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1246 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
1247 RX_CMP_AGG_BUFS) >>
1248 RX_CMP_AGG_BUFS_SHIFT;
1249 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1250 struct rx_tpa_end_cmp *tpa_end = cmp;
1251
1252 if (bp->flags & BNXT_FLAG_CHIP_P5)
1253 return 0;
1254
1255 agg_bufs = TPA_END_AGG_BUFS(tpa_end);
1256 }
1257
1258 if (agg_bufs) {
1259 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1260 return -EBUSY;
1261 }
1262 *raw_cons = tmp_raw_cons;
1263 return 0;
1264 }
1265
bnxt_alloc_agg_idx(struct bnxt_rx_ring_info * rxr,u16 agg_id)1266 static u16 bnxt_alloc_agg_idx(struct bnxt_rx_ring_info *rxr, u16 agg_id)
1267 {
1268 struct bnxt_tpa_idx_map *map = rxr->rx_tpa_idx_map;
1269 u16 idx = agg_id & MAX_TPA_P5_MASK;
1270
1271 if (test_bit(idx, map->agg_idx_bmap))
1272 idx = find_first_zero_bit(map->agg_idx_bmap,
1273 BNXT_AGG_IDX_BMAP_SIZE);
1274 __set_bit(idx, map->agg_idx_bmap);
1275 map->agg_id_tbl[agg_id] = idx;
1276 return idx;
1277 }
1278
bnxt_free_agg_idx(struct bnxt_rx_ring_info * rxr,u16 idx)1279 static void bnxt_free_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
1280 {
1281 struct bnxt_tpa_idx_map *map = rxr->rx_tpa_idx_map;
1282
1283 __clear_bit(idx, map->agg_idx_bmap);
1284 }
1285
bnxt_lookup_agg_idx(struct bnxt_rx_ring_info * rxr,u16 agg_id)1286 static u16 bnxt_lookup_agg_idx(struct bnxt_rx_ring_info *rxr, u16 agg_id)
1287 {
1288 struct bnxt_tpa_idx_map *map = rxr->rx_tpa_idx_map;
1289
1290 return map->agg_id_tbl[agg_id];
1291 }
1292
bnxt_tpa_start(struct bnxt * bp,struct bnxt_rx_ring_info * rxr,struct rx_tpa_start_cmp * tpa_start,struct rx_tpa_start_cmp_ext * tpa_start1)1293 static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1294 struct rx_tpa_start_cmp *tpa_start,
1295 struct rx_tpa_start_cmp_ext *tpa_start1)
1296 {
1297 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
1298 struct bnxt_tpa_info *tpa_info;
1299 u16 cons, prod, agg_id;
1300 struct rx_bd *prod_bd;
1301 dma_addr_t mapping;
1302
1303 if (bp->flags & BNXT_FLAG_CHIP_P5) {
1304 agg_id = TPA_START_AGG_ID_P5(tpa_start);
1305 agg_id = bnxt_alloc_agg_idx(rxr, agg_id);
1306 } else {
1307 agg_id = TPA_START_AGG_ID(tpa_start);
1308 }
1309 cons = tpa_start->rx_tpa_start_cmp_opaque;
1310 prod = rxr->rx_prod;
1311 cons_rx_buf = &rxr->rx_buf_ring[cons];
1312 prod_rx_buf = &rxr->rx_buf_ring[prod];
1313 tpa_info = &rxr->rx_tpa[agg_id];
1314
1315 if (unlikely(cons != rxr->rx_next_cons ||
1316 TPA_START_ERROR(tpa_start))) {
1317 netdev_warn(bp->dev, "TPA cons %x, expected cons %x, error code %x\n",
1318 cons, rxr->rx_next_cons,
1319 TPA_START_ERROR_CODE(tpa_start1));
1320 bnxt_sched_reset_rxr(bp, rxr);
1321 return;
1322 }
1323 /* Store cfa_code in tpa_info to use in tpa_end
1324 * completion processing.
1325 */
1326 tpa_info->cfa_code = TPA_START_CFA_CODE(tpa_start1);
1327 prod_rx_buf->data = tpa_info->data;
1328 prod_rx_buf->data_ptr = tpa_info->data_ptr;
1329
1330 mapping = tpa_info->mapping;
1331 prod_rx_buf->mapping = mapping;
1332
1333 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
1334
1335 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
1336
1337 tpa_info->data = cons_rx_buf->data;
1338 tpa_info->data_ptr = cons_rx_buf->data_ptr;
1339 cons_rx_buf->data = NULL;
1340 tpa_info->mapping = cons_rx_buf->mapping;
1341
1342 tpa_info->len =
1343 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
1344 RX_TPA_START_CMP_LEN_SHIFT;
1345 if (likely(TPA_START_HASH_VALID(tpa_start))) {
1346 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
1347
1348 tpa_info->hash_type = PKT_HASH_TYPE_L4;
1349 tpa_info->gso_type = SKB_GSO_TCPV4;
1350 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1351 if (hash_type == 3 || TPA_START_IS_IPV6(tpa_start1))
1352 tpa_info->gso_type = SKB_GSO_TCPV6;
1353 tpa_info->rss_hash =
1354 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
1355 } else {
1356 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
1357 tpa_info->gso_type = 0;
1358 netif_warn(bp, rx_err, bp->dev, "TPA packet without valid hash\n");
1359 }
1360 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
1361 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
1362 tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
1363 tpa_info->agg_count = 0;
1364
1365 rxr->rx_prod = NEXT_RX(prod);
1366 cons = NEXT_RX(cons);
1367 rxr->rx_next_cons = NEXT_RX(cons);
1368 cons_rx_buf = &rxr->rx_buf_ring[cons];
1369
1370 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
1371 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
1372 cons_rx_buf->data = NULL;
1373 }
1374
bnxt_abort_tpa(struct bnxt_cp_ring_info * cpr,u16 idx,u32 agg_bufs)1375 static void bnxt_abort_tpa(struct bnxt_cp_ring_info *cpr, u16 idx, u32 agg_bufs)
1376 {
1377 if (agg_bufs)
1378 bnxt_reuse_rx_agg_bufs(cpr, idx, 0, agg_bufs, true);
1379 }
1380
1381 #ifdef CONFIG_INET
bnxt_gro_tunnel(struct sk_buff * skb,__be16 ip_proto)1382 static void bnxt_gro_tunnel(struct sk_buff *skb, __be16 ip_proto)
1383 {
1384 struct udphdr *uh = NULL;
1385
1386 if (ip_proto == htons(ETH_P_IP)) {
1387 struct iphdr *iph = (struct iphdr *)skb->data;
1388
1389 if (iph->protocol == IPPROTO_UDP)
1390 uh = (struct udphdr *)(iph + 1);
1391 } else {
1392 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1393
1394 if (iph->nexthdr == IPPROTO_UDP)
1395 uh = (struct udphdr *)(iph + 1);
1396 }
1397 if (uh) {
1398 if (uh->check)
1399 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL_CSUM;
1400 else
1401 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1402 }
1403 }
1404 #endif
1405
bnxt_gro_func_5731x(struct bnxt_tpa_info * tpa_info,int payload_off,int tcp_ts,struct sk_buff * skb)1406 static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
1407 int payload_off, int tcp_ts,
1408 struct sk_buff *skb)
1409 {
1410 #ifdef CONFIG_INET
1411 struct tcphdr *th;
1412 int len, nw_off;
1413 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1414 u32 hdr_info = tpa_info->hdr_info;
1415 bool loopback = false;
1416
1417 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1418 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1419 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1420
1421 /* If the packet is an internal loopback packet, the offsets will
1422 * have an extra 4 bytes.
1423 */
1424 if (inner_mac_off == 4) {
1425 loopback = true;
1426 } else if (inner_mac_off > 4) {
1427 __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
1428 ETH_HLEN - 2));
1429
1430 /* We only support inner iPv4/ipv6. If we don't see the
1431 * correct protocol ID, it must be a loopback packet where
1432 * the offsets are off by 4.
1433 */
1434 if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
1435 loopback = true;
1436 }
1437 if (loopback) {
1438 /* internal loopback packet, subtract all offsets by 4 */
1439 inner_ip_off -= 4;
1440 inner_mac_off -= 4;
1441 outer_ip_off -= 4;
1442 }
1443
1444 nw_off = inner_ip_off - ETH_HLEN;
1445 skb_set_network_header(skb, nw_off);
1446 if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1447 struct ipv6hdr *iph = ipv6_hdr(skb);
1448
1449 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1450 len = skb->len - skb_transport_offset(skb);
1451 th = tcp_hdr(skb);
1452 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1453 } else {
1454 struct iphdr *iph = ip_hdr(skb);
1455
1456 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1457 len = skb->len - skb_transport_offset(skb);
1458 th = tcp_hdr(skb);
1459 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1460 }
1461
1462 if (inner_mac_off) { /* tunnel */
1463 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1464 ETH_HLEN - 2));
1465
1466 bnxt_gro_tunnel(skb, proto);
1467 }
1468 #endif
1469 return skb;
1470 }
1471
bnxt_gro_func_5750x(struct bnxt_tpa_info * tpa_info,int payload_off,int tcp_ts,struct sk_buff * skb)1472 static struct sk_buff *bnxt_gro_func_5750x(struct bnxt_tpa_info *tpa_info,
1473 int payload_off, int tcp_ts,
1474 struct sk_buff *skb)
1475 {
1476 #ifdef CONFIG_INET
1477 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1478 u32 hdr_info = tpa_info->hdr_info;
1479 int iphdr_len, nw_off;
1480
1481 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1482 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1483 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1484
1485 nw_off = inner_ip_off - ETH_HLEN;
1486 skb_set_network_header(skb, nw_off);
1487 iphdr_len = (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) ?
1488 sizeof(struct ipv6hdr) : sizeof(struct iphdr);
1489 skb_set_transport_header(skb, nw_off + iphdr_len);
1490
1491 if (inner_mac_off) { /* tunnel */
1492 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1493 ETH_HLEN - 2));
1494
1495 bnxt_gro_tunnel(skb, proto);
1496 }
1497 #endif
1498 return skb;
1499 }
1500
1501 #define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
1502 #define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1503
bnxt_gro_func_5730x(struct bnxt_tpa_info * tpa_info,int payload_off,int tcp_ts,struct sk_buff * skb)1504 static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1505 int payload_off, int tcp_ts,
1506 struct sk_buff *skb)
1507 {
1508 #ifdef CONFIG_INET
1509 struct tcphdr *th;
1510 int len, nw_off, tcp_opt_len = 0;
1511
1512 if (tcp_ts)
1513 tcp_opt_len = 12;
1514
1515 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1516 struct iphdr *iph;
1517
1518 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1519 ETH_HLEN;
1520 skb_set_network_header(skb, nw_off);
1521 iph = ip_hdr(skb);
1522 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1523 len = skb->len - skb_transport_offset(skb);
1524 th = tcp_hdr(skb);
1525 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1526 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1527 struct ipv6hdr *iph;
1528
1529 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1530 ETH_HLEN;
1531 skb_set_network_header(skb, nw_off);
1532 iph = ipv6_hdr(skb);
1533 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1534 len = skb->len - skb_transport_offset(skb);
1535 th = tcp_hdr(skb);
1536 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1537 } else {
1538 dev_kfree_skb_any(skb);
1539 return NULL;
1540 }
1541
1542 if (nw_off) /* tunnel */
1543 bnxt_gro_tunnel(skb, skb->protocol);
1544 #endif
1545 return skb;
1546 }
1547
bnxt_gro_skb(struct bnxt * bp,struct bnxt_tpa_info * tpa_info,struct rx_tpa_end_cmp * tpa_end,struct rx_tpa_end_cmp_ext * tpa_end1,struct sk_buff * skb)1548 static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1549 struct bnxt_tpa_info *tpa_info,
1550 struct rx_tpa_end_cmp *tpa_end,
1551 struct rx_tpa_end_cmp_ext *tpa_end1,
1552 struct sk_buff *skb)
1553 {
1554 #ifdef CONFIG_INET
1555 int payload_off;
1556 u16 segs;
1557
1558 segs = TPA_END_TPA_SEGS(tpa_end);
1559 if (segs == 1)
1560 return skb;
1561
1562 NAPI_GRO_CB(skb)->count = segs;
1563 skb_shinfo(skb)->gso_size =
1564 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1565 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
1566 if (bp->flags & BNXT_FLAG_CHIP_P5)
1567 payload_off = TPA_END_PAYLOAD_OFF_P5(tpa_end1);
1568 else
1569 payload_off = TPA_END_PAYLOAD_OFF(tpa_end);
1570 skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
1571 if (likely(skb))
1572 tcp_gro_complete(skb);
1573 #endif
1574 return skb;
1575 }
1576
1577 /* Given the cfa_code of a received packet determine which
1578 * netdev (vf-rep or PF) the packet is destined to.
1579 */
bnxt_get_pkt_dev(struct bnxt * bp,u16 cfa_code)1580 static struct net_device *bnxt_get_pkt_dev(struct bnxt *bp, u16 cfa_code)
1581 {
1582 struct net_device *dev = bnxt_get_vf_rep(bp, cfa_code);
1583
1584 /* if vf-rep dev is NULL, the must belongs to the PF */
1585 return dev ? dev : bp->dev;
1586 }
1587
bnxt_tpa_end(struct bnxt * bp,struct bnxt_cp_ring_info * cpr,u32 * raw_cons,struct rx_tpa_end_cmp * tpa_end,struct rx_tpa_end_cmp_ext * tpa_end1,u8 * event)1588 static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1589 struct bnxt_cp_ring_info *cpr,
1590 u32 *raw_cons,
1591 struct rx_tpa_end_cmp *tpa_end,
1592 struct rx_tpa_end_cmp_ext *tpa_end1,
1593 u8 *event)
1594 {
1595 struct bnxt_napi *bnapi = cpr->bnapi;
1596 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1597 u8 *data_ptr, agg_bufs;
1598 unsigned int len;
1599 struct bnxt_tpa_info *tpa_info;
1600 dma_addr_t mapping;
1601 struct sk_buff *skb;
1602 u16 idx = 0, agg_id;
1603 void *data;
1604 bool gro;
1605
1606 if (unlikely(bnapi->in_reset)) {
1607 int rc = bnxt_discard_rx(bp, cpr, raw_cons, tpa_end);
1608
1609 if (rc < 0)
1610 return ERR_PTR(-EBUSY);
1611 return NULL;
1612 }
1613
1614 if (bp->flags & BNXT_FLAG_CHIP_P5) {
1615 agg_id = TPA_END_AGG_ID_P5(tpa_end);
1616 agg_id = bnxt_lookup_agg_idx(rxr, agg_id);
1617 agg_bufs = TPA_END_AGG_BUFS_P5(tpa_end1);
1618 tpa_info = &rxr->rx_tpa[agg_id];
1619 if (unlikely(agg_bufs != tpa_info->agg_count)) {
1620 netdev_warn(bp->dev, "TPA end agg_buf %d != expected agg_bufs %d\n",
1621 agg_bufs, tpa_info->agg_count);
1622 agg_bufs = tpa_info->agg_count;
1623 }
1624 tpa_info->agg_count = 0;
1625 *event |= BNXT_AGG_EVENT;
1626 bnxt_free_agg_idx(rxr, agg_id);
1627 idx = agg_id;
1628 gro = !!(bp->flags & BNXT_FLAG_GRO);
1629 } else {
1630 agg_id = TPA_END_AGG_ID(tpa_end);
1631 agg_bufs = TPA_END_AGG_BUFS(tpa_end);
1632 tpa_info = &rxr->rx_tpa[agg_id];
1633 idx = RING_CMP(*raw_cons);
1634 if (agg_bufs) {
1635 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1636 return ERR_PTR(-EBUSY);
1637
1638 *event |= BNXT_AGG_EVENT;
1639 idx = NEXT_CMP(idx);
1640 }
1641 gro = !!TPA_END_GRO(tpa_end);
1642 }
1643 data = tpa_info->data;
1644 data_ptr = tpa_info->data_ptr;
1645 prefetch(data_ptr);
1646 len = tpa_info->len;
1647 mapping = tpa_info->mapping;
1648
1649 if (unlikely(agg_bufs > MAX_SKB_FRAGS || TPA_END_ERRORS(tpa_end1))) {
1650 bnxt_abort_tpa(cpr, idx, agg_bufs);
1651 if (agg_bufs > MAX_SKB_FRAGS)
1652 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1653 agg_bufs, (int)MAX_SKB_FRAGS);
1654 return NULL;
1655 }
1656
1657 if (len <= bp->rx_copy_thresh) {
1658 skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
1659 if (!skb) {
1660 bnxt_abort_tpa(cpr, idx, agg_bufs);
1661 cpr->bnapi->cp_ring.sw_stats.rx.rx_oom_discards += 1;
1662 return NULL;
1663 }
1664 } else {
1665 u8 *new_data;
1666 dma_addr_t new_mapping;
1667
1668 new_data = __bnxt_alloc_rx_frag(bp, &new_mapping, GFP_ATOMIC);
1669 if (!new_data) {
1670 bnxt_abort_tpa(cpr, idx, agg_bufs);
1671 cpr->bnapi->cp_ring.sw_stats.rx.rx_oom_discards += 1;
1672 return NULL;
1673 }
1674
1675 tpa_info->data = new_data;
1676 tpa_info->data_ptr = new_data + bp->rx_offset;
1677 tpa_info->mapping = new_mapping;
1678
1679 skb = napi_build_skb(data, bp->rx_buf_size);
1680 dma_unmap_single_attrs(&bp->pdev->dev, mapping,
1681 bp->rx_buf_use_size, bp->rx_dir,
1682 DMA_ATTR_WEAK_ORDERING);
1683
1684 if (!skb) {
1685 skb_free_frag(data);
1686 bnxt_abort_tpa(cpr, idx, agg_bufs);
1687 cpr->bnapi->cp_ring.sw_stats.rx.rx_oom_discards += 1;
1688 return NULL;
1689 }
1690 skb_reserve(skb, bp->rx_offset);
1691 skb_put(skb, len);
1692 }
1693
1694 if (agg_bufs) {
1695 skb = bnxt_rx_agg_pages_skb(bp, cpr, skb, idx, agg_bufs, true);
1696 if (!skb) {
1697 /* Page reuse already handled by bnxt_rx_pages(). */
1698 cpr->bnapi->cp_ring.sw_stats.rx.rx_oom_discards += 1;
1699 return NULL;
1700 }
1701 }
1702
1703 skb->protocol =
1704 eth_type_trans(skb, bnxt_get_pkt_dev(bp, tpa_info->cfa_code));
1705
1706 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1707 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1708
1709 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1710 (skb->dev->features & BNXT_HW_FEATURE_VLAN_ALL_RX)) {
1711 __be16 vlan_proto = htons(tpa_info->metadata >>
1712 RX_CMP_FLAGS2_METADATA_TPID_SFT);
1713 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_TCI_MASK;
1714
1715 if (eth_type_vlan(vlan_proto)) {
1716 __vlan_hwaccel_put_tag(skb, vlan_proto, vtag);
1717 } else {
1718 dev_kfree_skb(skb);
1719 return NULL;
1720 }
1721 }
1722
1723 skb_checksum_none_assert(skb);
1724 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1725 skb->ip_summed = CHECKSUM_UNNECESSARY;
1726 skb->csum_level =
1727 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1728 }
1729
1730 if (gro)
1731 skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
1732
1733 return skb;
1734 }
1735
bnxt_tpa_agg(struct bnxt * bp,struct bnxt_rx_ring_info * rxr,struct rx_agg_cmp * rx_agg)1736 static void bnxt_tpa_agg(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1737 struct rx_agg_cmp *rx_agg)
1738 {
1739 u16 agg_id = TPA_AGG_AGG_ID(rx_agg);
1740 struct bnxt_tpa_info *tpa_info;
1741
1742 agg_id = bnxt_lookup_agg_idx(rxr, agg_id);
1743 tpa_info = &rxr->rx_tpa[agg_id];
1744 BUG_ON(tpa_info->agg_count >= MAX_SKB_FRAGS);
1745 tpa_info->agg_arr[tpa_info->agg_count++] = *rx_agg;
1746 }
1747
bnxt_deliver_skb(struct bnxt * bp,struct bnxt_napi * bnapi,struct sk_buff * skb)1748 static void bnxt_deliver_skb(struct bnxt *bp, struct bnxt_napi *bnapi,
1749 struct sk_buff *skb)
1750 {
1751 skb_mark_for_recycle(skb);
1752
1753 if (skb->dev != bp->dev) {
1754 /* this packet belongs to a vf-rep */
1755 bnxt_vf_rep_rx(bp, skb);
1756 return;
1757 }
1758 skb_record_rx_queue(skb, bnapi->index);
1759 napi_gro_receive(&bnapi->napi, skb);
1760 }
1761
bnxt_rx_ts_valid(struct bnxt * bp,u32 flags,struct rx_cmp_ext * rxcmp1,u32 * cmpl_ts)1762 static bool bnxt_rx_ts_valid(struct bnxt *bp, u32 flags,
1763 struct rx_cmp_ext *rxcmp1, u32 *cmpl_ts)
1764 {
1765 u32 ts = le32_to_cpu(rxcmp1->rx_cmp_timestamp);
1766
1767 if (BNXT_PTP_RX_TS_VALID(flags))
1768 goto ts_valid;
1769 if (!bp->ptp_all_rx_tstamp || !ts || !BNXT_ALL_RX_TS_VALID(flags))
1770 return false;
1771
1772 ts_valid:
1773 *cmpl_ts = ts;
1774 return true;
1775 }
1776
1777 /* returns the following:
1778 * 1 - 1 packet successfully received
1779 * 0 - successful TPA_START, packet not completed yet
1780 * -EBUSY - completion ring does not have all the agg buffers yet
1781 * -ENOMEM - packet aborted due to out of memory
1782 * -EIO - packet aborted due to hw error indicated in BD
1783 */
bnxt_rx_pkt(struct bnxt * bp,struct bnxt_cp_ring_info * cpr,u32 * raw_cons,u8 * event)1784 static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
1785 u32 *raw_cons, u8 *event)
1786 {
1787 struct bnxt_napi *bnapi = cpr->bnapi;
1788 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1789 struct net_device *dev = bp->dev;
1790 struct rx_cmp *rxcmp;
1791 struct rx_cmp_ext *rxcmp1;
1792 u32 tmp_raw_cons = *raw_cons;
1793 u16 cfa_code, cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1794 struct bnxt_sw_rx_bd *rx_buf;
1795 unsigned int len;
1796 u8 *data_ptr, agg_bufs, cmp_type;
1797 bool xdp_active = false;
1798 dma_addr_t dma_addr;
1799 struct sk_buff *skb;
1800 struct xdp_buff xdp;
1801 u32 flags, misc;
1802 u32 cmpl_ts;
1803 void *data;
1804 int rc = 0;
1805
1806 rxcmp = (struct rx_cmp *)
1807 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1808
1809 cmp_type = RX_CMP_TYPE(rxcmp);
1810
1811 if (cmp_type == CMP_TYPE_RX_TPA_AGG_CMP) {
1812 bnxt_tpa_agg(bp, rxr, (struct rx_agg_cmp *)rxcmp);
1813 goto next_rx_no_prod_no_len;
1814 }
1815
1816 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1817 cp_cons = RING_CMP(tmp_raw_cons);
1818 rxcmp1 = (struct rx_cmp_ext *)
1819 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1820
1821 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1822 return -EBUSY;
1823
1824 /* The valid test of the entry must be done first before
1825 * reading any further.
1826 */
1827 dma_rmb();
1828 prod = rxr->rx_prod;
1829
1830 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1831 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1832 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1833
1834 *event |= BNXT_RX_EVENT;
1835 goto next_rx_no_prod_no_len;
1836
1837 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1838 skb = bnxt_tpa_end(bp, cpr, &tmp_raw_cons,
1839 (struct rx_tpa_end_cmp *)rxcmp,
1840 (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
1841
1842 if (IS_ERR(skb))
1843 return -EBUSY;
1844
1845 rc = -ENOMEM;
1846 if (likely(skb)) {
1847 bnxt_deliver_skb(bp, bnapi, skb);
1848 rc = 1;
1849 }
1850 *event |= BNXT_RX_EVENT;
1851 goto next_rx_no_prod_no_len;
1852 }
1853
1854 cons = rxcmp->rx_cmp_opaque;
1855 if (unlikely(cons != rxr->rx_next_cons)) {
1856 int rc1 = bnxt_discard_rx(bp, cpr, &tmp_raw_cons, rxcmp);
1857
1858 /* 0xffff is forced error, don't print it */
1859 if (rxr->rx_next_cons != 0xffff)
1860 netdev_warn(bp->dev, "RX cons %x != expected cons %x\n",
1861 cons, rxr->rx_next_cons);
1862 bnxt_sched_reset_rxr(bp, rxr);
1863 if (rc1)
1864 return rc1;
1865 goto next_rx_no_prod_no_len;
1866 }
1867 rx_buf = &rxr->rx_buf_ring[cons];
1868 data = rx_buf->data;
1869 data_ptr = rx_buf->data_ptr;
1870 prefetch(data_ptr);
1871
1872 misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
1873 agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
1874
1875 if (agg_bufs) {
1876 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1877 return -EBUSY;
1878
1879 cp_cons = NEXT_CMP(cp_cons);
1880 *event |= BNXT_AGG_EVENT;
1881 }
1882 *event |= BNXT_RX_EVENT;
1883
1884 rx_buf->data = NULL;
1885 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1886 u32 rx_err = le32_to_cpu(rxcmp1->rx_cmp_cfa_code_errors_v2);
1887
1888 bnxt_reuse_rx_data(rxr, cons, data);
1889 if (agg_bufs)
1890 bnxt_reuse_rx_agg_bufs(cpr, cp_cons, 0, agg_bufs,
1891 false);
1892
1893 rc = -EIO;
1894 if (rx_err & RX_CMPL_ERRORS_BUFFER_ERROR_MASK) {
1895 bnapi->cp_ring.sw_stats.rx.rx_buf_errors++;
1896 if (!(bp->flags & BNXT_FLAG_CHIP_P5) &&
1897 !(bp->fw_cap & BNXT_FW_CAP_RING_MONITOR)) {
1898 netdev_warn_once(bp->dev, "RX buffer error %x\n",
1899 rx_err);
1900 bnxt_sched_reset_rxr(bp, rxr);
1901 }
1902 }
1903 goto next_rx_no_len;
1904 }
1905
1906 flags = le32_to_cpu(rxcmp->rx_cmp_len_flags_type);
1907 len = flags >> RX_CMP_LEN_SHIFT;
1908 dma_addr = rx_buf->mapping;
1909
1910 if (bnxt_xdp_attached(bp, rxr)) {
1911 bnxt_xdp_buff_init(bp, rxr, cons, data_ptr, len, &xdp);
1912 if (agg_bufs) {
1913 u32 frag_len = bnxt_rx_agg_pages_xdp(bp, cpr, &xdp,
1914 cp_cons, agg_bufs,
1915 false);
1916 if (!frag_len)
1917 goto oom_next_rx;
1918 }
1919 xdp_active = true;
1920 }
1921
1922 if (xdp_active) {
1923 if (bnxt_rx_xdp(bp, rxr, cons, xdp, data, &data_ptr, &len, event)) {
1924 rc = 1;
1925 goto next_rx;
1926 }
1927 }
1928
1929 if (len <= bp->rx_copy_thresh) {
1930 skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
1931 bnxt_reuse_rx_data(rxr, cons, data);
1932 if (!skb) {
1933 if (agg_bufs) {
1934 if (!xdp_active)
1935 bnxt_reuse_rx_agg_bufs(cpr, cp_cons, 0,
1936 agg_bufs, false);
1937 else
1938 bnxt_xdp_buff_frags_free(rxr, &xdp);
1939 }
1940 goto oom_next_rx;
1941 }
1942 } else {
1943 u32 payload;
1944
1945 if (rx_buf->data_ptr == data_ptr)
1946 payload = misc & RX_CMP_PAYLOAD_OFFSET;
1947 else
1948 payload = 0;
1949 skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
1950 payload | len);
1951 if (!skb)
1952 goto oom_next_rx;
1953 }
1954
1955 if (agg_bufs) {
1956 if (!xdp_active) {
1957 skb = bnxt_rx_agg_pages_skb(bp, cpr, skb, cp_cons, agg_bufs, false);
1958 if (!skb)
1959 goto oom_next_rx;
1960 } else {
1961 skb = bnxt_xdp_build_skb(bp, skb, agg_bufs,
1962 rxr->page_pool, &xdp);
1963 if (!skb) {
1964 /* we should be able to free the old skb here */
1965 bnxt_xdp_buff_frags_free(rxr, &xdp);
1966 goto oom_next_rx;
1967 }
1968 }
1969 }
1970
1971 if (RX_CMP_HASH_VALID(rxcmp)) {
1972 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1973 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1974
1975 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1976 if (hash_type != 1 && hash_type != 3)
1977 type = PKT_HASH_TYPE_L3;
1978 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1979 }
1980
1981 cfa_code = RX_CMP_CFA_CODE(rxcmp1);
1982 skb->protocol = eth_type_trans(skb, bnxt_get_pkt_dev(bp, cfa_code));
1983
1984 if ((rxcmp1->rx_cmp_flags2 &
1985 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1986 (skb->dev->features & BNXT_HW_FEATURE_VLAN_ALL_RX)) {
1987 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
1988 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_TCI_MASK;
1989 __be16 vlan_proto = htons(meta_data >>
1990 RX_CMP_FLAGS2_METADATA_TPID_SFT);
1991
1992 if (eth_type_vlan(vlan_proto)) {
1993 __vlan_hwaccel_put_tag(skb, vlan_proto, vtag);
1994 } else {
1995 dev_kfree_skb(skb);
1996 goto next_rx;
1997 }
1998 }
1999
2000 skb_checksum_none_assert(skb);
2001 if (RX_CMP_L4_CS_OK(rxcmp1)) {
2002 if (dev->features & NETIF_F_RXCSUM) {
2003 skb->ip_summed = CHECKSUM_UNNECESSARY;
2004 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
2005 }
2006 } else {
2007 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
2008 if (dev->features & NETIF_F_RXCSUM)
2009 bnapi->cp_ring.sw_stats.rx.rx_l4_csum_errors++;
2010 }
2011 }
2012
2013 if (bnxt_rx_ts_valid(bp, flags, rxcmp1, &cmpl_ts)) {
2014 if (bp->flags & BNXT_FLAG_CHIP_P5) {
2015 u64 ns, ts;
2016
2017 if (!bnxt_get_rx_ts_p5(bp, &ts, cmpl_ts)) {
2018 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
2019
2020 spin_lock_bh(&ptp->ptp_lock);
2021 ns = timecounter_cyc2time(&ptp->tc, ts);
2022 spin_unlock_bh(&ptp->ptp_lock);
2023 memset(skb_hwtstamps(skb), 0,
2024 sizeof(*skb_hwtstamps(skb)));
2025 skb_hwtstamps(skb)->hwtstamp = ns_to_ktime(ns);
2026 }
2027 }
2028 }
2029 bnxt_deliver_skb(bp, bnapi, skb);
2030 rc = 1;
2031
2032 next_rx:
2033 cpr->rx_packets += 1;
2034 cpr->rx_bytes += len;
2035
2036 next_rx_no_len:
2037 rxr->rx_prod = NEXT_RX(prod);
2038 rxr->rx_next_cons = NEXT_RX(cons);
2039
2040 next_rx_no_prod_no_len:
2041 *raw_cons = tmp_raw_cons;
2042
2043 return rc;
2044
2045 oom_next_rx:
2046 cpr->bnapi->cp_ring.sw_stats.rx.rx_oom_discards += 1;
2047 rc = -ENOMEM;
2048 goto next_rx;
2049 }
2050
2051 /* In netpoll mode, if we are using a combined completion ring, we need to
2052 * discard the rx packets and recycle the buffers.
2053 */
bnxt_force_rx_discard(struct bnxt * bp,struct bnxt_cp_ring_info * cpr,u32 * raw_cons,u8 * event)2054 static int bnxt_force_rx_discard(struct bnxt *bp,
2055 struct bnxt_cp_ring_info *cpr,
2056 u32 *raw_cons, u8 *event)
2057 {
2058 u32 tmp_raw_cons = *raw_cons;
2059 struct rx_cmp_ext *rxcmp1;
2060 struct rx_cmp *rxcmp;
2061 u16 cp_cons;
2062 u8 cmp_type;
2063 int rc;
2064
2065 cp_cons = RING_CMP(tmp_raw_cons);
2066 rxcmp = (struct rx_cmp *)
2067 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
2068
2069 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
2070 cp_cons = RING_CMP(tmp_raw_cons);
2071 rxcmp1 = (struct rx_cmp_ext *)
2072 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
2073
2074 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
2075 return -EBUSY;
2076
2077 /* The valid test of the entry must be done first before
2078 * reading any further.
2079 */
2080 dma_rmb();
2081 cmp_type = RX_CMP_TYPE(rxcmp);
2082 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
2083 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
2084 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
2085 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
2086 struct rx_tpa_end_cmp_ext *tpa_end1;
2087
2088 tpa_end1 = (struct rx_tpa_end_cmp_ext *)rxcmp1;
2089 tpa_end1->rx_tpa_end_cmp_errors_v2 |=
2090 cpu_to_le32(RX_TPA_END_CMP_ERRORS);
2091 }
2092 rc = bnxt_rx_pkt(bp, cpr, raw_cons, event);
2093 if (rc && rc != -EBUSY)
2094 cpr->bnapi->cp_ring.sw_stats.rx.rx_netpoll_discards += 1;
2095 return rc;
2096 }
2097
bnxt_fw_health_readl(struct bnxt * bp,int reg_idx)2098 u32 bnxt_fw_health_readl(struct bnxt *bp, int reg_idx)
2099 {
2100 struct bnxt_fw_health *fw_health = bp->fw_health;
2101 u32 reg = fw_health->regs[reg_idx];
2102 u32 reg_type, reg_off, val = 0;
2103
2104 reg_type = BNXT_FW_HEALTH_REG_TYPE(reg);
2105 reg_off = BNXT_FW_HEALTH_REG_OFF(reg);
2106 switch (reg_type) {
2107 case BNXT_FW_HEALTH_REG_TYPE_CFG:
2108 pci_read_config_dword(bp->pdev, reg_off, &val);
2109 break;
2110 case BNXT_FW_HEALTH_REG_TYPE_GRC:
2111 reg_off = fw_health->mapped_regs[reg_idx];
2112 fallthrough;
2113 case BNXT_FW_HEALTH_REG_TYPE_BAR0:
2114 val = readl(bp->bar0 + reg_off);
2115 break;
2116 case BNXT_FW_HEALTH_REG_TYPE_BAR1:
2117 val = readl(bp->bar1 + reg_off);
2118 break;
2119 }
2120 if (reg_idx == BNXT_FW_RESET_INPROG_REG)
2121 val &= fw_health->fw_reset_inprog_reg_mask;
2122 return val;
2123 }
2124
bnxt_agg_ring_id_to_grp_idx(struct bnxt * bp,u16 ring_id)2125 static u16 bnxt_agg_ring_id_to_grp_idx(struct bnxt *bp, u16 ring_id)
2126 {
2127 int i;
2128
2129 for (i = 0; i < bp->rx_nr_rings; i++) {
2130 u16 grp_idx = bp->rx_ring[i].bnapi->index;
2131 struct bnxt_ring_grp_info *grp_info;
2132
2133 grp_info = &bp->grp_info[grp_idx];
2134 if (grp_info->agg_fw_ring_id == ring_id)
2135 return grp_idx;
2136 }
2137 return INVALID_HW_RING_ID;
2138 }
2139
bnxt_event_error_report(struct bnxt * bp,u32 data1,u32 data2)2140 static void bnxt_event_error_report(struct bnxt *bp, u32 data1, u32 data2)
2141 {
2142 u32 err_type = BNXT_EVENT_ERROR_REPORT_TYPE(data1);
2143
2144 switch (err_type) {
2145 case ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_INVALID_SIGNAL:
2146 netdev_err(bp->dev, "1PPS: Received invalid signal on pin%lu from the external source. Please fix the signal and reconfigure the pin\n",
2147 BNXT_EVENT_INVALID_SIGNAL_DATA(data2));
2148 break;
2149 case ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_PAUSE_STORM:
2150 netdev_warn(bp->dev, "Pause Storm detected!\n");
2151 break;
2152 case ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_DOORBELL_DROP_THRESHOLD:
2153 netdev_warn(bp->dev, "One or more MMIO doorbells dropped by the device!\n");
2154 break;
2155 default:
2156 netdev_err(bp->dev, "FW reported unknown error type %u\n",
2157 err_type);
2158 break;
2159 }
2160 }
2161
2162 #define BNXT_GET_EVENT_PORT(data) \
2163 ((data) & \
2164 ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
2165
2166 #define BNXT_EVENT_RING_TYPE(data2) \
2167 ((data2) & \
2168 ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_DATA2_DISABLE_RING_TYPE_MASK)
2169
2170 #define BNXT_EVENT_RING_TYPE_RX(data2) \
2171 (BNXT_EVENT_RING_TYPE(data2) == \
2172 ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_DATA2_DISABLE_RING_TYPE_RX)
2173
2174 #define BNXT_EVENT_PHC_EVENT_TYPE(data1) \
2175 (((data1) & ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_MASK) >>\
2176 ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_SFT)
2177
2178 #define BNXT_EVENT_PHC_RTC_UPDATE(data1) \
2179 (((data1) & ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_PHC_TIME_MSB_MASK) >>\
2180 ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_PHC_TIME_MSB_SFT)
2181
2182 #define BNXT_PHC_BITS 48
2183
bnxt_async_event_process(struct bnxt * bp,struct hwrm_async_event_cmpl * cmpl)2184 static int bnxt_async_event_process(struct bnxt *bp,
2185 struct hwrm_async_event_cmpl *cmpl)
2186 {
2187 u16 event_id = le16_to_cpu(cmpl->event_id);
2188 u32 data1 = le32_to_cpu(cmpl->event_data1);
2189 u32 data2 = le32_to_cpu(cmpl->event_data2);
2190
2191 netdev_dbg(bp->dev, "hwrm event 0x%x {0x%x, 0x%x}\n",
2192 event_id, data1, data2);
2193
2194 /* TODO CHIMP_FW: Define event id's for link change, error etc */
2195 switch (event_id) {
2196 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
2197 struct bnxt_link_info *link_info = &bp->link_info;
2198
2199 if (BNXT_VF(bp))
2200 goto async_event_process_exit;
2201
2202 /* print unsupported speed warning in forced speed mode only */
2203 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED) &&
2204 (data1 & 0x20000)) {
2205 u16 fw_speed = link_info->force_link_speed;
2206 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
2207
2208 if (speed != SPEED_UNKNOWN)
2209 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
2210 speed);
2211 }
2212 set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
2213 }
2214 fallthrough;
2215 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CHANGE:
2216 case ASYNC_EVENT_CMPL_EVENT_ID_PORT_PHY_CFG_CHANGE:
2217 set_bit(BNXT_LINK_CFG_CHANGE_SP_EVENT, &bp->sp_event);
2218 fallthrough;
2219 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
2220 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
2221 break;
2222 case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
2223 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
2224 break;
2225 case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
2226 u16 port_id = BNXT_GET_EVENT_PORT(data1);
2227
2228 if (BNXT_VF(bp))
2229 break;
2230
2231 if (bp->pf.port_id != port_id)
2232 break;
2233
2234 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
2235 break;
2236 }
2237 case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
2238 if (BNXT_PF(bp))
2239 goto async_event_process_exit;
2240 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
2241 break;
2242 case ASYNC_EVENT_CMPL_EVENT_ID_RESET_NOTIFY: {
2243 char *type_str = "Solicited";
2244
2245 if (!bp->fw_health)
2246 goto async_event_process_exit;
2247
2248 bp->fw_reset_timestamp = jiffies;
2249 bp->fw_reset_min_dsecs = cmpl->timestamp_lo;
2250 if (!bp->fw_reset_min_dsecs)
2251 bp->fw_reset_min_dsecs = BNXT_DFLT_FW_RST_MIN_DSECS;
2252 bp->fw_reset_max_dsecs = le16_to_cpu(cmpl->timestamp_hi);
2253 if (!bp->fw_reset_max_dsecs)
2254 bp->fw_reset_max_dsecs = BNXT_DFLT_FW_RST_MAX_DSECS;
2255 if (EVENT_DATA1_RESET_NOTIFY_FW_ACTIVATION(data1)) {
2256 set_bit(BNXT_STATE_FW_ACTIVATE_RESET, &bp->state);
2257 } else if (EVENT_DATA1_RESET_NOTIFY_FATAL(data1)) {
2258 type_str = "Fatal";
2259 bp->fw_health->fatalities++;
2260 set_bit(BNXT_STATE_FW_FATAL_COND, &bp->state);
2261 } else if (data2 && BNXT_FW_STATUS_HEALTHY !=
2262 EVENT_DATA2_RESET_NOTIFY_FW_STATUS_CODE(data2)) {
2263 type_str = "Non-fatal";
2264 bp->fw_health->survivals++;
2265 set_bit(BNXT_STATE_FW_NON_FATAL_COND, &bp->state);
2266 }
2267 netif_warn(bp, hw, bp->dev,
2268 "%s firmware reset event, data1: 0x%x, data2: 0x%x, min wait %u ms, max wait %u ms\n",
2269 type_str, data1, data2,
2270 bp->fw_reset_min_dsecs * 100,
2271 bp->fw_reset_max_dsecs * 100);
2272 set_bit(BNXT_FW_RESET_NOTIFY_SP_EVENT, &bp->sp_event);
2273 break;
2274 }
2275 case ASYNC_EVENT_CMPL_EVENT_ID_ERROR_RECOVERY: {
2276 struct bnxt_fw_health *fw_health = bp->fw_health;
2277 char *status_desc = "healthy";
2278 u32 status;
2279
2280 if (!fw_health)
2281 goto async_event_process_exit;
2282
2283 if (!EVENT_DATA1_RECOVERY_ENABLED(data1)) {
2284 fw_health->enabled = false;
2285 netif_info(bp, drv, bp->dev, "Driver recovery watchdog is disabled\n");
2286 break;
2287 }
2288 fw_health->primary = EVENT_DATA1_RECOVERY_MASTER_FUNC(data1);
2289 fw_health->tmr_multiplier =
2290 DIV_ROUND_UP(fw_health->polling_dsecs * HZ,
2291 bp->current_interval * 10);
2292 fw_health->tmr_counter = fw_health->tmr_multiplier;
2293 if (!fw_health->enabled)
2294 fw_health->last_fw_heartbeat =
2295 bnxt_fw_health_readl(bp, BNXT_FW_HEARTBEAT_REG);
2296 fw_health->last_fw_reset_cnt =
2297 bnxt_fw_health_readl(bp, BNXT_FW_RESET_CNT_REG);
2298 status = bnxt_fw_health_readl(bp, BNXT_FW_HEALTH_REG);
2299 if (status != BNXT_FW_STATUS_HEALTHY)
2300 status_desc = "unhealthy";
2301 netif_info(bp, drv, bp->dev,
2302 "Driver recovery watchdog, role: %s, firmware status: 0x%x (%s), resets: %u\n",
2303 fw_health->primary ? "primary" : "backup", status,
2304 status_desc, fw_health->last_fw_reset_cnt);
2305 if (!fw_health->enabled) {
2306 /* Make sure tmr_counter is set and visible to
2307 * bnxt_health_check() before setting enabled to true.
2308 */
2309 smp_wmb();
2310 fw_health->enabled = true;
2311 }
2312 goto async_event_process_exit;
2313 }
2314 case ASYNC_EVENT_CMPL_EVENT_ID_DEBUG_NOTIFICATION:
2315 netif_notice(bp, hw, bp->dev,
2316 "Received firmware debug notification, data1: 0x%x, data2: 0x%x\n",
2317 data1, data2);
2318 goto async_event_process_exit;
2319 case ASYNC_EVENT_CMPL_EVENT_ID_RING_MONITOR_MSG: {
2320 struct bnxt_rx_ring_info *rxr;
2321 u16 grp_idx;
2322
2323 if (bp->flags & BNXT_FLAG_CHIP_P5)
2324 goto async_event_process_exit;
2325
2326 netdev_warn(bp->dev, "Ring monitor event, ring type %lu id 0x%x\n",
2327 BNXT_EVENT_RING_TYPE(data2), data1);
2328 if (!BNXT_EVENT_RING_TYPE_RX(data2))
2329 goto async_event_process_exit;
2330
2331 grp_idx = bnxt_agg_ring_id_to_grp_idx(bp, data1);
2332 if (grp_idx == INVALID_HW_RING_ID) {
2333 netdev_warn(bp->dev, "Unknown RX agg ring id 0x%x\n",
2334 data1);
2335 goto async_event_process_exit;
2336 }
2337 rxr = bp->bnapi[grp_idx]->rx_ring;
2338 bnxt_sched_reset_rxr(bp, rxr);
2339 goto async_event_process_exit;
2340 }
2341 case ASYNC_EVENT_CMPL_EVENT_ID_ECHO_REQUEST: {
2342 struct bnxt_fw_health *fw_health = bp->fw_health;
2343
2344 netif_notice(bp, hw, bp->dev,
2345 "Received firmware echo request, data1: 0x%x, data2: 0x%x\n",
2346 data1, data2);
2347 if (fw_health) {
2348 fw_health->echo_req_data1 = data1;
2349 fw_health->echo_req_data2 = data2;
2350 set_bit(BNXT_FW_ECHO_REQUEST_SP_EVENT, &bp->sp_event);
2351 break;
2352 }
2353 goto async_event_process_exit;
2354 }
2355 case ASYNC_EVENT_CMPL_EVENT_ID_PPS_TIMESTAMP: {
2356 bnxt_ptp_pps_event(bp, data1, data2);
2357 goto async_event_process_exit;
2358 }
2359 case ASYNC_EVENT_CMPL_EVENT_ID_ERROR_REPORT: {
2360 bnxt_event_error_report(bp, data1, data2);
2361 goto async_event_process_exit;
2362 }
2363 case ASYNC_EVENT_CMPL_EVENT_ID_PHC_UPDATE: {
2364 switch (BNXT_EVENT_PHC_EVENT_TYPE(data1)) {
2365 case ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_PHC_RTC_UPDATE:
2366 if (BNXT_PTP_USE_RTC(bp)) {
2367 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
2368 u64 ns;
2369
2370 if (!ptp)
2371 goto async_event_process_exit;
2372
2373 spin_lock_bh(&ptp->ptp_lock);
2374 bnxt_ptp_update_current_time(bp);
2375 ns = (((u64)BNXT_EVENT_PHC_RTC_UPDATE(data1) <<
2376 BNXT_PHC_BITS) | ptp->current_time);
2377 bnxt_ptp_rtc_timecounter_init(ptp, ns);
2378 spin_unlock_bh(&ptp->ptp_lock);
2379 }
2380 break;
2381 }
2382 goto async_event_process_exit;
2383 }
2384 case ASYNC_EVENT_CMPL_EVENT_ID_DEFERRED_RESPONSE: {
2385 u16 seq_id = le32_to_cpu(cmpl->event_data2) & 0xffff;
2386
2387 hwrm_update_token(bp, seq_id, BNXT_HWRM_DEFERRED);
2388 goto async_event_process_exit;
2389 }
2390 default:
2391 goto async_event_process_exit;
2392 }
2393 __bnxt_queue_sp_work(bp);
2394 async_event_process_exit:
2395 return 0;
2396 }
2397
bnxt_hwrm_handler(struct bnxt * bp,struct tx_cmp * txcmp)2398 static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
2399 {
2400 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
2401 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
2402 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
2403 (struct hwrm_fwd_req_cmpl *)txcmp;
2404
2405 switch (cmpl_type) {
2406 case CMPL_BASE_TYPE_HWRM_DONE:
2407 seq_id = le16_to_cpu(h_cmpl->sequence_id);
2408 hwrm_update_token(bp, seq_id, BNXT_HWRM_COMPLETE);
2409 break;
2410
2411 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
2412 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
2413
2414 if ((vf_id < bp->pf.first_vf_id) ||
2415 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
2416 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
2417 vf_id);
2418 return -EINVAL;
2419 }
2420
2421 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
2422 bnxt_queue_sp_work(bp, BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT);
2423 break;
2424
2425 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
2426 bnxt_async_event_process(bp,
2427 (struct hwrm_async_event_cmpl *)txcmp);
2428 break;
2429
2430 default:
2431 break;
2432 }
2433
2434 return 0;
2435 }
2436
bnxt_msix(int irq,void * dev_instance)2437 static irqreturn_t bnxt_msix(int irq, void *dev_instance)
2438 {
2439 struct bnxt_napi *bnapi = dev_instance;
2440 struct bnxt *bp = bnapi->bp;
2441 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2442 u32 cons = RING_CMP(cpr->cp_raw_cons);
2443
2444 cpr->event_ctr++;
2445 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
2446 napi_schedule(&bnapi->napi);
2447 return IRQ_HANDLED;
2448 }
2449
bnxt_has_work(struct bnxt * bp,struct bnxt_cp_ring_info * cpr)2450 static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
2451 {
2452 u32 raw_cons = cpr->cp_raw_cons;
2453 u16 cons = RING_CMP(raw_cons);
2454 struct tx_cmp *txcmp;
2455
2456 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
2457
2458 return TX_CMP_VALID(txcmp, raw_cons);
2459 }
2460
bnxt_inta(int irq,void * dev_instance)2461 static irqreturn_t bnxt_inta(int irq, void *dev_instance)
2462 {
2463 struct bnxt_napi *bnapi = dev_instance;
2464 struct bnxt *bp = bnapi->bp;
2465 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2466 u32 cons = RING_CMP(cpr->cp_raw_cons);
2467 u32 int_status;
2468
2469 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
2470
2471 if (!bnxt_has_work(bp, cpr)) {
2472 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
2473 /* return if erroneous interrupt */
2474 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
2475 return IRQ_NONE;
2476 }
2477
2478 /* disable ring IRQ */
2479 BNXT_CP_DB_IRQ_DIS(cpr->cp_db.doorbell);
2480
2481 /* Return here if interrupt is shared and is disabled. */
2482 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2483 return IRQ_HANDLED;
2484
2485 napi_schedule(&bnapi->napi);
2486 return IRQ_HANDLED;
2487 }
2488
__bnxt_poll_work(struct bnxt * bp,struct bnxt_cp_ring_info * cpr,int budget)2489 static int __bnxt_poll_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
2490 int budget)
2491 {
2492 struct bnxt_napi *bnapi = cpr->bnapi;
2493 u32 raw_cons = cpr->cp_raw_cons;
2494 bool flush_xdp = false;
2495 u32 cons;
2496 int tx_pkts = 0;
2497 int rx_pkts = 0;
2498 u8 event = 0;
2499 struct tx_cmp *txcmp;
2500
2501 cpr->has_more_work = 0;
2502 cpr->had_work_done = 1;
2503 while (1) {
2504 int rc;
2505
2506 cons = RING_CMP(raw_cons);
2507 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
2508
2509 if (!TX_CMP_VALID(txcmp, raw_cons))
2510 break;
2511
2512 /* The valid test of the entry must be done first before
2513 * reading any further.
2514 */
2515 dma_rmb();
2516 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
2517 tx_pkts++;
2518 /* return full budget so NAPI will complete. */
2519 if (unlikely(tx_pkts >= bp->tx_wake_thresh)) {
2520 rx_pkts = budget;
2521 raw_cons = NEXT_RAW_CMP(raw_cons);
2522 if (budget)
2523 cpr->has_more_work = 1;
2524 break;
2525 }
2526 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
2527 if (likely(budget))
2528 rc = bnxt_rx_pkt(bp, cpr, &raw_cons, &event);
2529 else
2530 rc = bnxt_force_rx_discard(bp, cpr, &raw_cons,
2531 &event);
2532 if (event & BNXT_REDIRECT_EVENT)
2533 flush_xdp = true;
2534 if (likely(rc >= 0))
2535 rx_pkts += rc;
2536 /* Increment rx_pkts when rc is -ENOMEM to count towards
2537 * the NAPI budget. Otherwise, we may potentially loop
2538 * here forever if we consistently cannot allocate
2539 * buffers.
2540 */
2541 else if (rc == -ENOMEM && budget)
2542 rx_pkts++;
2543 else if (rc == -EBUSY) /* partial completion */
2544 break;
2545 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
2546 CMPL_BASE_TYPE_HWRM_DONE) ||
2547 (TX_CMP_TYPE(txcmp) ==
2548 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
2549 (TX_CMP_TYPE(txcmp) ==
2550 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
2551 bnxt_hwrm_handler(bp, txcmp);
2552 }
2553 raw_cons = NEXT_RAW_CMP(raw_cons);
2554
2555 if (rx_pkts && rx_pkts == budget) {
2556 cpr->has_more_work = 1;
2557 break;
2558 }
2559 }
2560
2561 if (flush_xdp) {
2562 xdp_do_flush();
2563 event &= ~BNXT_REDIRECT_EVENT;
2564 }
2565
2566 if (event & BNXT_TX_EVENT) {
2567 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
2568 u16 prod = txr->tx_prod;
2569
2570 /* Sync BD data before updating doorbell */
2571 wmb();
2572
2573 bnxt_db_write_relaxed(bp, &txr->tx_db, prod);
2574 }
2575
2576 cpr->cp_raw_cons = raw_cons;
2577 bnapi->tx_pkts += tx_pkts;
2578 bnapi->events |= event;
2579 return rx_pkts;
2580 }
2581
__bnxt_poll_work_done(struct bnxt * bp,struct bnxt_napi * bnapi,int budget)2582 static void __bnxt_poll_work_done(struct bnxt *bp, struct bnxt_napi *bnapi,
2583 int budget)
2584 {
2585 if (bnapi->tx_pkts && !bnapi->tx_fault)
2586 bnapi->tx_int(bp, bnapi, budget);
2587
2588 if ((bnapi->events & BNXT_RX_EVENT) && !(bnapi->in_reset)) {
2589 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
2590
2591 bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
2592 }
2593 if (bnapi->events & BNXT_AGG_EVENT) {
2594 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
2595
2596 bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
2597 }
2598 bnapi->events = 0;
2599 }
2600
bnxt_poll_work(struct bnxt * bp,struct bnxt_cp_ring_info * cpr,int budget)2601 static int bnxt_poll_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
2602 int budget)
2603 {
2604 struct bnxt_napi *bnapi = cpr->bnapi;
2605 int rx_pkts;
2606
2607 rx_pkts = __bnxt_poll_work(bp, cpr, budget);
2608
2609 /* ACK completion ring before freeing tx ring and producing new
2610 * buffers in rx/agg rings to prevent overflowing the completion
2611 * ring.
2612 */
2613 bnxt_db_cq(bp, &cpr->cp_db, cpr->cp_raw_cons);
2614
2615 __bnxt_poll_work_done(bp, bnapi, budget);
2616 return rx_pkts;
2617 }
2618
bnxt_poll_nitroa0(struct napi_struct * napi,int budget)2619 static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
2620 {
2621 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
2622 struct bnxt *bp = bnapi->bp;
2623 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2624 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
2625 struct tx_cmp *txcmp;
2626 struct rx_cmp_ext *rxcmp1;
2627 u32 cp_cons, tmp_raw_cons;
2628 u32 raw_cons = cpr->cp_raw_cons;
2629 bool flush_xdp = false;
2630 u32 rx_pkts = 0;
2631 u8 event = 0;
2632
2633 while (1) {
2634 int rc;
2635
2636 cp_cons = RING_CMP(raw_cons);
2637 txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
2638
2639 if (!TX_CMP_VALID(txcmp, raw_cons))
2640 break;
2641
2642 /* The valid test of the entry must be done first before
2643 * reading any further.
2644 */
2645 dma_rmb();
2646 if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
2647 tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
2648 cp_cons = RING_CMP(tmp_raw_cons);
2649 rxcmp1 = (struct rx_cmp_ext *)
2650 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
2651
2652 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
2653 break;
2654
2655 /* force an error to recycle the buffer */
2656 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
2657 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
2658
2659 rc = bnxt_rx_pkt(bp, cpr, &raw_cons, &event);
2660 if (likely(rc == -EIO) && budget)
2661 rx_pkts++;
2662 else if (rc == -EBUSY) /* partial completion */
2663 break;
2664 if (event & BNXT_REDIRECT_EVENT)
2665 flush_xdp = true;
2666 } else if (unlikely(TX_CMP_TYPE(txcmp) ==
2667 CMPL_BASE_TYPE_HWRM_DONE)) {
2668 bnxt_hwrm_handler(bp, txcmp);
2669 } else {
2670 netdev_err(bp->dev,
2671 "Invalid completion received on special ring\n");
2672 }
2673 raw_cons = NEXT_RAW_CMP(raw_cons);
2674
2675 if (rx_pkts == budget)
2676 break;
2677 }
2678
2679 cpr->cp_raw_cons = raw_cons;
2680 BNXT_DB_CQ(&cpr->cp_db, cpr->cp_raw_cons);
2681 bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
2682
2683 if (event & BNXT_AGG_EVENT)
2684 bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
2685 if (flush_xdp)
2686 xdp_do_flush();
2687
2688 if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
2689 napi_complete_done(napi, rx_pkts);
2690 BNXT_DB_CQ_ARM(&cpr->cp_db, cpr->cp_raw_cons);
2691 }
2692 return rx_pkts;
2693 }
2694
bnxt_poll(struct napi_struct * napi,int budget)2695 static int bnxt_poll(struct napi_struct *napi, int budget)
2696 {
2697 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
2698 struct bnxt *bp = bnapi->bp;
2699 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2700 int work_done = 0;
2701
2702 if (unlikely(test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state))) {
2703 napi_complete(napi);
2704 return 0;
2705 }
2706 while (1) {
2707 work_done += bnxt_poll_work(bp, cpr, budget - work_done);
2708
2709 if (work_done >= budget) {
2710 if (!budget)
2711 BNXT_DB_CQ_ARM(&cpr->cp_db, cpr->cp_raw_cons);
2712 break;
2713 }
2714
2715 if (!bnxt_has_work(bp, cpr)) {
2716 if (napi_complete_done(napi, work_done))
2717 BNXT_DB_CQ_ARM(&cpr->cp_db, cpr->cp_raw_cons);
2718 break;
2719 }
2720 }
2721 if (bp->flags & BNXT_FLAG_DIM) {
2722 struct dim_sample dim_sample = {};
2723
2724 dim_update_sample(cpr->event_ctr,
2725 cpr->rx_packets,
2726 cpr->rx_bytes,
2727 &dim_sample);
2728 net_dim(&cpr->dim, dim_sample);
2729 }
2730 return work_done;
2731 }
2732
__bnxt_poll_cqs(struct bnxt * bp,struct bnxt_napi * bnapi,int budget)2733 static int __bnxt_poll_cqs(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
2734 {
2735 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2736 int i, work_done = 0;
2737
2738 for (i = 0; i < 2; i++) {
2739 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[i];
2740
2741 if (cpr2) {
2742 work_done += __bnxt_poll_work(bp, cpr2,
2743 budget - work_done);
2744 cpr->has_more_work |= cpr2->has_more_work;
2745 }
2746 }
2747 return work_done;
2748 }
2749
__bnxt_poll_cqs_done(struct bnxt * bp,struct bnxt_napi * bnapi,u64 dbr_type,int budget)2750 static void __bnxt_poll_cqs_done(struct bnxt *bp, struct bnxt_napi *bnapi,
2751 u64 dbr_type, int budget)
2752 {
2753 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2754 int i;
2755
2756 for (i = 0; i < 2; i++) {
2757 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[i];
2758 struct bnxt_db_info *db;
2759
2760 if (cpr2 && cpr2->had_work_done) {
2761 db = &cpr2->cp_db;
2762 bnxt_writeq(bp, db->db_key64 | dbr_type |
2763 RING_CMP(cpr2->cp_raw_cons), db->doorbell);
2764 cpr2->had_work_done = 0;
2765 }
2766 }
2767 __bnxt_poll_work_done(bp, bnapi, budget);
2768 }
2769
bnxt_poll_p5(struct napi_struct * napi,int budget)2770 static int bnxt_poll_p5(struct napi_struct *napi, int budget)
2771 {
2772 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
2773 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2774 struct bnxt_cp_ring_info *cpr_rx;
2775 u32 raw_cons = cpr->cp_raw_cons;
2776 struct bnxt *bp = bnapi->bp;
2777 struct nqe_cn *nqcmp;
2778 int work_done = 0;
2779 u32 cons;
2780
2781 if (unlikely(test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state))) {
2782 napi_complete(napi);
2783 return 0;
2784 }
2785 if (cpr->has_more_work) {
2786 cpr->has_more_work = 0;
2787 work_done = __bnxt_poll_cqs(bp, bnapi, budget);
2788 }
2789 while (1) {
2790 cons = RING_CMP(raw_cons);
2791 nqcmp = &cpr->nq_desc_ring[CP_RING(cons)][CP_IDX(cons)];
2792
2793 if (!NQ_CMP_VALID(nqcmp, raw_cons)) {
2794 if (cpr->has_more_work)
2795 break;
2796
2797 __bnxt_poll_cqs_done(bp, bnapi, DBR_TYPE_CQ_ARMALL,
2798 budget);
2799 cpr->cp_raw_cons = raw_cons;
2800 if (napi_complete_done(napi, work_done))
2801 BNXT_DB_NQ_ARM_P5(&cpr->cp_db,
2802 cpr->cp_raw_cons);
2803 goto poll_done;
2804 }
2805
2806 /* The valid test of the entry must be done first before
2807 * reading any further.
2808 */
2809 dma_rmb();
2810
2811 if (nqcmp->type == cpu_to_le16(NQ_CN_TYPE_CQ_NOTIFICATION)) {
2812 u32 idx = le32_to_cpu(nqcmp->cq_handle_low);
2813 struct bnxt_cp_ring_info *cpr2;
2814
2815 /* No more budget for RX work */
2816 if (budget && work_done >= budget && idx == BNXT_RX_HDL)
2817 break;
2818
2819 cpr2 = cpr->cp_ring_arr[idx];
2820 work_done += __bnxt_poll_work(bp, cpr2,
2821 budget - work_done);
2822 cpr->has_more_work |= cpr2->has_more_work;
2823 } else {
2824 bnxt_hwrm_handler(bp, (struct tx_cmp *)nqcmp);
2825 }
2826 raw_cons = NEXT_RAW_CMP(raw_cons);
2827 }
2828 __bnxt_poll_cqs_done(bp, bnapi, DBR_TYPE_CQ, budget);
2829 if (raw_cons != cpr->cp_raw_cons) {
2830 cpr->cp_raw_cons = raw_cons;
2831 BNXT_DB_NQ_P5(&cpr->cp_db, raw_cons);
2832 }
2833 poll_done:
2834 cpr_rx = cpr->cp_ring_arr[BNXT_RX_HDL];
2835 if (cpr_rx && (bp->flags & BNXT_FLAG_DIM)) {
2836 struct dim_sample dim_sample = {};
2837
2838 dim_update_sample(cpr->event_ctr,
2839 cpr_rx->rx_packets,
2840 cpr_rx->rx_bytes,
2841 &dim_sample);
2842 net_dim(&cpr->dim, dim_sample);
2843 }
2844 return work_done;
2845 }
2846
bnxt_free_tx_skbs(struct bnxt * bp)2847 static void bnxt_free_tx_skbs(struct bnxt *bp)
2848 {
2849 int i, max_idx;
2850 struct pci_dev *pdev = bp->pdev;
2851
2852 if (!bp->tx_ring)
2853 return;
2854
2855 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
2856 for (i = 0; i < bp->tx_nr_rings; i++) {
2857 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
2858 int j;
2859
2860 if (!txr->tx_buf_ring)
2861 continue;
2862
2863 for (j = 0; j < max_idx;) {
2864 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
2865 struct sk_buff *skb;
2866 int k, last;
2867
2868 if (i < bp->tx_nr_rings_xdp &&
2869 tx_buf->action == XDP_REDIRECT) {
2870 dma_unmap_single(&pdev->dev,
2871 dma_unmap_addr(tx_buf, mapping),
2872 dma_unmap_len(tx_buf, len),
2873 DMA_TO_DEVICE);
2874 xdp_return_frame(tx_buf->xdpf);
2875 tx_buf->action = 0;
2876 tx_buf->xdpf = NULL;
2877 j++;
2878 continue;
2879 }
2880
2881 skb = tx_buf->skb;
2882 if (!skb) {
2883 j++;
2884 continue;
2885 }
2886
2887 tx_buf->skb = NULL;
2888
2889 if (tx_buf->is_push) {
2890 dev_kfree_skb(skb);
2891 j += 2;
2892 continue;
2893 }
2894
2895 dma_unmap_single(&pdev->dev,
2896 dma_unmap_addr(tx_buf, mapping),
2897 skb_headlen(skb),
2898 DMA_TO_DEVICE);
2899
2900 last = tx_buf->nr_frags;
2901 j += 2;
2902 for (k = 0; k < last; k++, j++) {
2903 int ring_idx = j & bp->tx_ring_mask;
2904 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
2905
2906 tx_buf = &txr->tx_buf_ring[ring_idx];
2907 dma_unmap_page(
2908 &pdev->dev,
2909 dma_unmap_addr(tx_buf, mapping),
2910 skb_frag_size(frag), DMA_TO_DEVICE);
2911 }
2912 dev_kfree_skb(skb);
2913 }
2914 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
2915 }
2916 }
2917
bnxt_free_one_rx_ring_skbs(struct bnxt * bp,int ring_nr)2918 static void bnxt_free_one_rx_ring_skbs(struct bnxt *bp, int ring_nr)
2919 {
2920 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[ring_nr];
2921 struct pci_dev *pdev = bp->pdev;
2922 struct bnxt_tpa_idx_map *map;
2923 int i, max_idx, max_agg_idx;
2924
2925 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
2926 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
2927 if (!rxr->rx_tpa)
2928 goto skip_rx_tpa_free;
2929
2930 for (i = 0; i < bp->max_tpa; i++) {
2931 struct bnxt_tpa_info *tpa_info = &rxr->rx_tpa[i];
2932 u8 *data = tpa_info->data;
2933
2934 if (!data)
2935 continue;
2936
2937 dma_unmap_single_attrs(&pdev->dev, tpa_info->mapping,
2938 bp->rx_buf_use_size, bp->rx_dir,
2939 DMA_ATTR_WEAK_ORDERING);
2940
2941 tpa_info->data = NULL;
2942
2943 skb_free_frag(data);
2944 }
2945
2946 skip_rx_tpa_free:
2947 if (!rxr->rx_buf_ring)
2948 goto skip_rx_buf_free;
2949
2950 for (i = 0; i < max_idx; i++) {
2951 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[i];
2952 dma_addr_t mapping = rx_buf->mapping;
2953 void *data = rx_buf->data;
2954
2955 if (!data)
2956 continue;
2957
2958 rx_buf->data = NULL;
2959 if (BNXT_RX_PAGE_MODE(bp)) {
2960 page_pool_recycle_direct(rxr->page_pool, data);
2961 } else {
2962 dma_unmap_single_attrs(&pdev->dev, mapping,
2963 bp->rx_buf_use_size, bp->rx_dir,
2964 DMA_ATTR_WEAK_ORDERING);
2965 skb_free_frag(data);
2966 }
2967 }
2968
2969 skip_rx_buf_free:
2970 if (!rxr->rx_agg_ring)
2971 goto skip_rx_agg_free;
2972
2973 for (i = 0; i < max_agg_idx; i++) {
2974 struct bnxt_sw_rx_agg_bd *rx_agg_buf = &rxr->rx_agg_ring[i];
2975 struct page *page = rx_agg_buf->page;
2976
2977 if (!page)
2978 continue;
2979
2980 rx_agg_buf->page = NULL;
2981 __clear_bit(i, rxr->rx_agg_bmap);
2982
2983 page_pool_recycle_direct(rxr->page_pool, page);
2984 }
2985
2986 skip_rx_agg_free:
2987 map = rxr->rx_tpa_idx_map;
2988 if (map)
2989 memset(map->agg_idx_bmap, 0, sizeof(map->agg_idx_bmap));
2990 }
2991
bnxt_free_rx_skbs(struct bnxt * bp)2992 static void bnxt_free_rx_skbs(struct bnxt *bp)
2993 {
2994 int i;
2995
2996 if (!bp->rx_ring)
2997 return;
2998
2999 for (i = 0; i < bp->rx_nr_rings; i++)
3000 bnxt_free_one_rx_ring_skbs(bp, i);
3001 }
3002
bnxt_free_skbs(struct bnxt * bp)3003 static void bnxt_free_skbs(struct bnxt *bp)
3004 {
3005 bnxt_free_tx_skbs(bp);
3006 bnxt_free_rx_skbs(bp);
3007 }
3008
bnxt_init_ctx_mem(struct bnxt_mem_init * mem_init,void * p,int len)3009 static void bnxt_init_ctx_mem(struct bnxt_mem_init *mem_init, void *p, int len)
3010 {
3011 u8 init_val = mem_init->init_val;
3012 u16 offset = mem_init->offset;
3013 u8 *p2 = p;
3014 int i;
3015
3016 if (!init_val)
3017 return;
3018 if (offset == BNXT_MEM_INVALID_OFFSET) {
3019 memset(p, init_val, len);
3020 return;
3021 }
3022 for (i = 0; i < len; i += mem_init->size)
3023 *(p2 + i + offset) = init_val;
3024 }
3025
bnxt_free_ring(struct bnxt * bp,struct bnxt_ring_mem_info * rmem)3026 static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_mem_info *rmem)
3027 {
3028 struct pci_dev *pdev = bp->pdev;
3029 int i;
3030
3031 if (!rmem->pg_arr)
3032 goto skip_pages;
3033
3034 for (i = 0; i < rmem->nr_pages; i++) {
3035 if (!rmem->pg_arr[i])
3036 continue;
3037
3038 dma_free_coherent(&pdev->dev, rmem->page_size,
3039 rmem->pg_arr[i], rmem->dma_arr[i]);
3040
3041 rmem->pg_arr[i] = NULL;
3042 }
3043 skip_pages:
3044 if (rmem->pg_tbl) {
3045 size_t pg_tbl_size = rmem->nr_pages * 8;
3046
3047 if (rmem->flags & BNXT_RMEM_USE_FULL_PAGE_FLAG)
3048 pg_tbl_size = rmem->page_size;
3049 dma_free_coherent(&pdev->dev, pg_tbl_size,
3050 rmem->pg_tbl, rmem->pg_tbl_map);
3051 rmem->pg_tbl = NULL;
3052 }
3053 if (rmem->vmem_size && *rmem->vmem) {
3054 vfree(*rmem->vmem);
3055 *rmem->vmem = NULL;
3056 }
3057 }
3058
bnxt_alloc_ring(struct bnxt * bp,struct bnxt_ring_mem_info * rmem)3059 static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_mem_info *rmem)
3060 {
3061 struct pci_dev *pdev = bp->pdev;
3062 u64 valid_bit = 0;
3063 int i;
3064
3065 if (rmem->flags & (BNXT_RMEM_VALID_PTE_FLAG | BNXT_RMEM_RING_PTE_FLAG))
3066 valid_bit = PTU_PTE_VALID;
3067 if ((rmem->nr_pages > 1 || rmem->depth > 0) && !rmem->pg_tbl) {
3068 size_t pg_tbl_size = rmem->nr_pages * 8;
3069
3070 if (rmem->flags & BNXT_RMEM_USE_FULL_PAGE_FLAG)
3071 pg_tbl_size = rmem->page_size;
3072 rmem->pg_tbl = dma_alloc_coherent(&pdev->dev, pg_tbl_size,
3073 &rmem->pg_tbl_map,
3074 GFP_KERNEL);
3075 if (!rmem->pg_tbl)
3076 return -ENOMEM;
3077 }
3078
3079 for (i = 0; i < rmem->nr_pages; i++) {
3080 u64 extra_bits = valid_bit;
3081
3082 rmem->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
3083 rmem->page_size,
3084 &rmem->dma_arr[i],
3085 GFP_KERNEL);
3086 if (!rmem->pg_arr[i])
3087 return -ENOMEM;
3088
3089 if (rmem->mem_init)
3090 bnxt_init_ctx_mem(rmem->mem_init, rmem->pg_arr[i],
3091 rmem->page_size);
3092 if (rmem->nr_pages > 1 || rmem->depth > 0) {
3093 if (i == rmem->nr_pages - 2 &&
3094 (rmem->flags & BNXT_RMEM_RING_PTE_FLAG))
3095 extra_bits |= PTU_PTE_NEXT_TO_LAST;
3096 else if (i == rmem->nr_pages - 1 &&
3097 (rmem->flags & BNXT_RMEM_RING_PTE_FLAG))
3098 extra_bits |= PTU_PTE_LAST;
3099 rmem->pg_tbl[i] =
3100 cpu_to_le64(rmem->dma_arr[i] | extra_bits);
3101 }
3102 }
3103
3104 if (rmem->vmem_size) {
3105 *rmem->vmem = vzalloc(rmem->vmem_size);
3106 if (!(*rmem->vmem))
3107 return -ENOMEM;
3108 }
3109 return 0;
3110 }
3111
bnxt_free_tpa_info(struct bnxt * bp)3112 static void bnxt_free_tpa_info(struct bnxt *bp)
3113 {
3114 int i, j;
3115
3116 for (i = 0; i < bp->rx_nr_rings; i++) {
3117 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
3118
3119 kfree(rxr->rx_tpa_idx_map);
3120 rxr->rx_tpa_idx_map = NULL;
3121 if (rxr->rx_tpa) {
3122 for (j = 0; j < bp->max_tpa; j++) {
3123 kfree(rxr->rx_tpa[j].agg_arr);
3124 rxr->rx_tpa[j].agg_arr = NULL;
3125 }
3126 }
3127 kfree(rxr->rx_tpa);
3128 rxr->rx_tpa = NULL;
3129 }
3130 }
3131
bnxt_alloc_tpa_info(struct bnxt * bp)3132 static int bnxt_alloc_tpa_info(struct bnxt *bp)
3133 {
3134 int i, j;
3135
3136 bp->max_tpa = MAX_TPA;
3137 if (bp->flags & BNXT_FLAG_CHIP_P5) {
3138 if (!bp->max_tpa_v2)
3139 return 0;
3140 bp->max_tpa = max_t(u16, bp->max_tpa_v2, MAX_TPA_P5);
3141 }
3142
3143 for (i = 0; i < bp->rx_nr_rings; i++) {
3144 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
3145 struct rx_agg_cmp *agg;
3146
3147 rxr->rx_tpa = kcalloc(bp->max_tpa, sizeof(struct bnxt_tpa_info),
3148 GFP_KERNEL);
3149 if (!rxr->rx_tpa)
3150 return -ENOMEM;
3151
3152 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
3153 continue;
3154 for (j = 0; j < bp->max_tpa; j++) {
3155 agg = kcalloc(MAX_SKB_FRAGS, sizeof(*agg), GFP_KERNEL);
3156 if (!agg)
3157 return -ENOMEM;
3158 rxr->rx_tpa[j].agg_arr = agg;
3159 }
3160 rxr->rx_tpa_idx_map = kzalloc(sizeof(*rxr->rx_tpa_idx_map),
3161 GFP_KERNEL);
3162 if (!rxr->rx_tpa_idx_map)
3163 return -ENOMEM;
3164 }
3165 return 0;
3166 }
3167
bnxt_free_rx_rings(struct bnxt * bp)3168 static void bnxt_free_rx_rings(struct bnxt *bp)
3169 {
3170 int i;
3171
3172 if (!bp->rx_ring)
3173 return;
3174
3175 bnxt_free_tpa_info(bp);
3176 for (i = 0; i < bp->rx_nr_rings; i++) {
3177 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
3178 struct bnxt_ring_struct *ring;
3179
3180 if (rxr->xdp_prog)
3181 bpf_prog_put(rxr->xdp_prog);
3182
3183 if (xdp_rxq_info_is_reg(&rxr->xdp_rxq))
3184 xdp_rxq_info_unreg(&rxr->xdp_rxq);
3185
3186 page_pool_destroy(rxr->page_pool);
3187 rxr->page_pool = NULL;
3188
3189 kfree(rxr->rx_agg_bmap);
3190 rxr->rx_agg_bmap = NULL;
3191
3192 ring = &rxr->rx_ring_struct;
3193 bnxt_free_ring(bp, &ring->ring_mem);
3194
3195 ring = &rxr->rx_agg_ring_struct;
3196 bnxt_free_ring(bp, &ring->ring_mem);
3197 }
3198 }
3199
bnxt_alloc_rx_page_pool(struct bnxt * bp,struct bnxt_rx_ring_info * rxr)3200 static int bnxt_alloc_rx_page_pool(struct bnxt *bp,
3201 struct bnxt_rx_ring_info *rxr)
3202 {
3203 struct page_pool_params pp = { 0 };
3204
3205 pp.pool_size = bp->rx_agg_ring_size;
3206 if (BNXT_RX_PAGE_MODE(bp))
3207 pp.pool_size += bp->rx_ring_size;
3208 pp.nid = dev_to_node(&bp->pdev->dev);
3209 pp.napi = &rxr->bnapi->napi;
3210 pp.dev = &bp->pdev->dev;
3211 pp.dma_dir = bp->rx_dir;
3212 pp.max_len = PAGE_SIZE;
3213 pp.flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV;
3214 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE)
3215 pp.flags |= PP_FLAG_PAGE_FRAG;
3216
3217 rxr->page_pool = page_pool_create(&pp);
3218 if (IS_ERR(rxr->page_pool)) {
3219 int err = PTR_ERR(rxr->page_pool);
3220
3221 rxr->page_pool = NULL;
3222 return err;
3223 }
3224 return 0;
3225 }
3226
bnxt_alloc_rx_rings(struct bnxt * bp)3227 static int bnxt_alloc_rx_rings(struct bnxt *bp)
3228 {
3229 int i, rc = 0, agg_rings = 0;
3230
3231 if (!bp->rx_ring)
3232 return -ENOMEM;
3233
3234 if (bp->flags & BNXT_FLAG_AGG_RINGS)
3235 agg_rings = 1;
3236
3237 for (i = 0; i < bp->rx_nr_rings; i++) {
3238 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
3239 struct bnxt_ring_struct *ring;
3240
3241 ring = &rxr->rx_ring_struct;
3242
3243 rc = bnxt_alloc_rx_page_pool(bp, rxr);
3244 if (rc)
3245 return rc;
3246
3247 rc = xdp_rxq_info_reg(&rxr->xdp_rxq, bp->dev, i, 0);
3248 if (rc < 0)
3249 return rc;
3250
3251 rc = xdp_rxq_info_reg_mem_model(&rxr->xdp_rxq,
3252 MEM_TYPE_PAGE_POOL,
3253 rxr->page_pool);
3254 if (rc) {
3255 xdp_rxq_info_unreg(&rxr->xdp_rxq);
3256 return rc;
3257 }
3258
3259 rc = bnxt_alloc_ring(bp, &ring->ring_mem);
3260 if (rc)
3261 return rc;
3262
3263 ring->grp_idx = i;
3264 if (agg_rings) {
3265 u16 mem_size;
3266
3267 ring = &rxr->rx_agg_ring_struct;
3268 rc = bnxt_alloc_ring(bp, &ring->ring_mem);
3269 if (rc)
3270 return rc;
3271
3272 ring->grp_idx = i;
3273 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
3274 mem_size = rxr->rx_agg_bmap_size / 8;
3275 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
3276 if (!rxr->rx_agg_bmap)
3277 return -ENOMEM;
3278 }
3279 }
3280 if (bp->flags & BNXT_FLAG_TPA)
3281 rc = bnxt_alloc_tpa_info(bp);
3282 return rc;
3283 }
3284
bnxt_free_tx_rings(struct bnxt * bp)3285 static void bnxt_free_tx_rings(struct bnxt *bp)
3286 {
3287 int i;
3288 struct pci_dev *pdev = bp->pdev;
3289
3290 if (!bp->tx_ring)
3291 return;
3292
3293 for (i = 0; i < bp->tx_nr_rings; i++) {
3294 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
3295 struct bnxt_ring_struct *ring;
3296
3297 if (txr->tx_push) {
3298 dma_free_coherent(&pdev->dev, bp->tx_push_size,
3299 txr->tx_push, txr->tx_push_mapping);
3300 txr->tx_push = NULL;
3301 }
3302
3303 ring = &txr->tx_ring_struct;
3304
3305 bnxt_free_ring(bp, &ring->ring_mem);
3306 }
3307 }
3308
bnxt_alloc_tx_rings(struct bnxt * bp)3309 static int bnxt_alloc_tx_rings(struct bnxt *bp)
3310 {
3311 int i, j, rc;
3312 struct pci_dev *pdev = bp->pdev;
3313
3314 bp->tx_push_size = 0;
3315 if (bp->tx_push_thresh) {
3316 int push_size;
3317
3318 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
3319 bp->tx_push_thresh);
3320
3321 if (push_size > 256) {
3322 push_size = 0;
3323 bp->tx_push_thresh = 0;
3324 }
3325
3326 bp->tx_push_size = push_size;
3327 }
3328
3329 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
3330 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
3331 struct bnxt_ring_struct *ring;
3332 u8 qidx;
3333
3334 ring = &txr->tx_ring_struct;
3335
3336 rc = bnxt_alloc_ring(bp, &ring->ring_mem);
3337 if (rc)
3338 return rc;
3339
3340 ring->grp_idx = txr->bnapi->index;
3341 if (bp->tx_push_size) {
3342 dma_addr_t mapping;
3343
3344 /* One pre-allocated DMA buffer to backup
3345 * TX push operation
3346 */
3347 txr->tx_push = dma_alloc_coherent(&pdev->dev,
3348 bp->tx_push_size,
3349 &txr->tx_push_mapping,
3350 GFP_KERNEL);
3351
3352 if (!txr->tx_push)
3353 return -ENOMEM;
3354
3355 mapping = txr->tx_push_mapping +
3356 sizeof(struct tx_push_bd);
3357 txr->data_mapping = cpu_to_le64(mapping);
3358 }
3359 qidx = bp->tc_to_qidx[j];
3360 ring->queue_id = bp->q_info[qidx].queue_id;
3361 spin_lock_init(&txr->xdp_tx_lock);
3362 if (i < bp->tx_nr_rings_xdp)
3363 continue;
3364 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
3365 j++;
3366 }
3367 return 0;
3368 }
3369
bnxt_free_cp_arrays(struct bnxt_cp_ring_info * cpr)3370 static void bnxt_free_cp_arrays(struct bnxt_cp_ring_info *cpr)
3371 {
3372 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
3373
3374 kfree(cpr->cp_desc_ring);
3375 cpr->cp_desc_ring = NULL;
3376 ring->ring_mem.pg_arr = NULL;
3377 kfree(cpr->cp_desc_mapping);
3378 cpr->cp_desc_mapping = NULL;
3379 ring->ring_mem.dma_arr = NULL;
3380 }
3381
bnxt_alloc_cp_arrays(struct bnxt_cp_ring_info * cpr,int n)3382 static int bnxt_alloc_cp_arrays(struct bnxt_cp_ring_info *cpr, int n)
3383 {
3384 cpr->cp_desc_ring = kcalloc(n, sizeof(*cpr->cp_desc_ring), GFP_KERNEL);
3385 if (!cpr->cp_desc_ring)
3386 return -ENOMEM;
3387 cpr->cp_desc_mapping = kcalloc(n, sizeof(*cpr->cp_desc_mapping),
3388 GFP_KERNEL);
3389 if (!cpr->cp_desc_mapping)
3390 return -ENOMEM;
3391 return 0;
3392 }
3393
bnxt_free_all_cp_arrays(struct bnxt * bp)3394 static void bnxt_free_all_cp_arrays(struct bnxt *bp)
3395 {
3396 int i;
3397
3398 if (!bp->bnapi)
3399 return;
3400 for (i = 0; i < bp->cp_nr_rings; i++) {
3401 struct bnxt_napi *bnapi = bp->bnapi[i];
3402
3403 if (!bnapi)
3404 continue;
3405 bnxt_free_cp_arrays(&bnapi->cp_ring);
3406 }
3407 }
3408
bnxt_alloc_all_cp_arrays(struct bnxt * bp)3409 static int bnxt_alloc_all_cp_arrays(struct bnxt *bp)
3410 {
3411 int i, n = bp->cp_nr_pages;
3412
3413 for (i = 0; i < bp->cp_nr_rings; i++) {
3414 struct bnxt_napi *bnapi = bp->bnapi[i];
3415 int rc;
3416
3417 if (!bnapi)
3418 continue;
3419 rc = bnxt_alloc_cp_arrays(&bnapi->cp_ring, n);
3420 if (rc)
3421 return rc;
3422 }
3423 return 0;
3424 }
3425
bnxt_free_cp_rings(struct bnxt * bp)3426 static void bnxt_free_cp_rings(struct bnxt *bp)
3427 {
3428 int i;
3429
3430 if (!bp->bnapi)
3431 return;
3432
3433 for (i = 0; i < bp->cp_nr_rings; i++) {
3434 struct bnxt_napi *bnapi = bp->bnapi[i];
3435 struct bnxt_cp_ring_info *cpr;
3436 struct bnxt_ring_struct *ring;
3437 int j;
3438
3439 if (!bnapi)
3440 continue;
3441
3442 cpr = &bnapi->cp_ring;
3443 ring = &cpr->cp_ring_struct;
3444
3445 bnxt_free_ring(bp, &ring->ring_mem);
3446
3447 for (j = 0; j < 2; j++) {
3448 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[j];
3449
3450 if (cpr2) {
3451 ring = &cpr2->cp_ring_struct;
3452 bnxt_free_ring(bp, &ring->ring_mem);
3453 bnxt_free_cp_arrays(cpr2);
3454 kfree(cpr2);
3455 cpr->cp_ring_arr[j] = NULL;
3456 }
3457 }
3458 }
3459 }
3460
bnxt_alloc_cp_sub_ring(struct bnxt * bp)3461 static struct bnxt_cp_ring_info *bnxt_alloc_cp_sub_ring(struct bnxt *bp)
3462 {
3463 struct bnxt_ring_mem_info *rmem;
3464 struct bnxt_ring_struct *ring;
3465 struct bnxt_cp_ring_info *cpr;
3466 int rc;
3467
3468 cpr = kzalloc(sizeof(*cpr), GFP_KERNEL);
3469 if (!cpr)
3470 return NULL;
3471
3472 rc = bnxt_alloc_cp_arrays(cpr, bp->cp_nr_pages);
3473 if (rc) {
3474 bnxt_free_cp_arrays(cpr);
3475 kfree(cpr);
3476 return NULL;
3477 }
3478 ring = &cpr->cp_ring_struct;
3479 rmem = &ring->ring_mem;
3480 rmem->nr_pages = bp->cp_nr_pages;
3481 rmem->page_size = HW_CMPD_RING_SIZE;
3482 rmem->pg_arr = (void **)cpr->cp_desc_ring;
3483 rmem->dma_arr = cpr->cp_desc_mapping;
3484 rmem->flags = BNXT_RMEM_RING_PTE_FLAG;
3485 rc = bnxt_alloc_ring(bp, rmem);
3486 if (rc) {
3487 bnxt_free_ring(bp, rmem);
3488 bnxt_free_cp_arrays(cpr);
3489 kfree(cpr);
3490 cpr = NULL;
3491 }
3492 return cpr;
3493 }
3494
bnxt_alloc_cp_rings(struct bnxt * bp)3495 static int bnxt_alloc_cp_rings(struct bnxt *bp)
3496 {
3497 bool sh = !!(bp->flags & BNXT_FLAG_SHARED_RINGS);
3498 int i, rc, ulp_base_vec, ulp_msix;
3499
3500 ulp_msix = bnxt_get_ulp_msix_num(bp);
3501 ulp_base_vec = bnxt_get_ulp_msix_base(bp);
3502 for (i = 0; i < bp->cp_nr_rings; i++) {
3503 struct bnxt_napi *bnapi = bp->bnapi[i];
3504 struct bnxt_cp_ring_info *cpr;
3505 struct bnxt_ring_struct *ring;
3506
3507 if (!bnapi)
3508 continue;
3509
3510 cpr = &bnapi->cp_ring;
3511 cpr->bnapi = bnapi;
3512 ring = &cpr->cp_ring_struct;
3513
3514 rc = bnxt_alloc_ring(bp, &ring->ring_mem);
3515 if (rc)
3516 return rc;
3517
3518 if (ulp_msix && i >= ulp_base_vec)
3519 ring->map_idx = i + ulp_msix;
3520 else
3521 ring->map_idx = i;
3522
3523 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
3524 continue;
3525
3526 if (i < bp->rx_nr_rings) {
3527 struct bnxt_cp_ring_info *cpr2 =
3528 bnxt_alloc_cp_sub_ring(bp);
3529
3530 cpr->cp_ring_arr[BNXT_RX_HDL] = cpr2;
3531 if (!cpr2)
3532 return -ENOMEM;
3533 cpr2->bnapi = bnapi;
3534 }
3535 if ((sh && i < bp->tx_nr_rings) ||
3536 (!sh && i >= bp->rx_nr_rings)) {
3537 struct bnxt_cp_ring_info *cpr2 =
3538 bnxt_alloc_cp_sub_ring(bp);
3539
3540 cpr->cp_ring_arr[BNXT_TX_HDL] = cpr2;
3541 if (!cpr2)
3542 return -ENOMEM;
3543 cpr2->bnapi = bnapi;
3544 }
3545 }
3546 return 0;
3547 }
3548
bnxt_init_ring_struct(struct bnxt * bp)3549 static void bnxt_init_ring_struct(struct bnxt *bp)
3550 {
3551 int i;
3552
3553 for (i = 0; i < bp->cp_nr_rings; i++) {
3554 struct bnxt_napi *bnapi = bp->bnapi[i];
3555 struct bnxt_ring_mem_info *rmem;
3556 struct bnxt_cp_ring_info *cpr;
3557 struct bnxt_rx_ring_info *rxr;
3558 struct bnxt_tx_ring_info *txr;
3559 struct bnxt_ring_struct *ring;
3560
3561 if (!bnapi)
3562 continue;
3563
3564 cpr = &bnapi->cp_ring;
3565 ring = &cpr->cp_ring_struct;
3566 rmem = &ring->ring_mem;
3567 rmem->nr_pages = bp->cp_nr_pages;
3568 rmem->page_size = HW_CMPD_RING_SIZE;
3569 rmem->pg_arr = (void **)cpr->cp_desc_ring;
3570 rmem->dma_arr = cpr->cp_desc_mapping;
3571 rmem->vmem_size = 0;
3572
3573 rxr = bnapi->rx_ring;
3574 if (!rxr)
3575 goto skip_rx;
3576
3577 ring = &rxr->rx_ring_struct;
3578 rmem = &ring->ring_mem;
3579 rmem->nr_pages = bp->rx_nr_pages;
3580 rmem->page_size = HW_RXBD_RING_SIZE;
3581 rmem->pg_arr = (void **)rxr->rx_desc_ring;
3582 rmem->dma_arr = rxr->rx_desc_mapping;
3583 rmem->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
3584 rmem->vmem = (void **)&rxr->rx_buf_ring;
3585
3586 ring = &rxr->rx_agg_ring_struct;
3587 rmem = &ring->ring_mem;
3588 rmem->nr_pages = bp->rx_agg_nr_pages;
3589 rmem->page_size = HW_RXBD_RING_SIZE;
3590 rmem->pg_arr = (void **)rxr->rx_agg_desc_ring;
3591 rmem->dma_arr = rxr->rx_agg_desc_mapping;
3592 rmem->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
3593 rmem->vmem = (void **)&rxr->rx_agg_ring;
3594
3595 skip_rx:
3596 txr = bnapi->tx_ring;
3597 if (!txr)
3598 continue;
3599
3600 ring = &txr->tx_ring_struct;
3601 rmem = &ring->ring_mem;
3602 rmem->nr_pages = bp->tx_nr_pages;
3603 rmem->page_size = HW_RXBD_RING_SIZE;
3604 rmem->pg_arr = (void **)txr->tx_desc_ring;
3605 rmem->dma_arr = txr->tx_desc_mapping;
3606 rmem->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
3607 rmem->vmem = (void **)&txr->tx_buf_ring;
3608 }
3609 }
3610
bnxt_init_rxbd_pages(struct bnxt_ring_struct * ring,u32 type)3611 static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
3612 {
3613 int i;
3614 u32 prod;
3615 struct rx_bd **rx_buf_ring;
3616
3617 rx_buf_ring = (struct rx_bd **)ring->ring_mem.pg_arr;
3618 for (i = 0, prod = 0; i < ring->ring_mem.nr_pages; i++) {
3619 int j;
3620 struct rx_bd *rxbd;
3621
3622 rxbd = rx_buf_ring[i];
3623 if (!rxbd)
3624 continue;
3625
3626 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
3627 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
3628 rxbd->rx_bd_opaque = prod;
3629 }
3630 }
3631 }
3632
bnxt_alloc_one_rx_ring(struct bnxt * bp,int ring_nr)3633 static int bnxt_alloc_one_rx_ring(struct bnxt *bp, int ring_nr)
3634 {
3635 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[ring_nr];
3636 struct net_device *dev = bp->dev;
3637 u32 prod;
3638 int i;
3639
3640 prod = rxr->rx_prod;
3641 for (i = 0; i < bp->rx_ring_size; i++) {
3642 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL)) {
3643 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
3644 ring_nr, i, bp->rx_ring_size);
3645 break;
3646 }
3647 prod = NEXT_RX(prod);
3648 }
3649 rxr->rx_prod = prod;
3650
3651 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
3652 return 0;
3653
3654 prod = rxr->rx_agg_prod;
3655 for (i = 0; i < bp->rx_agg_ring_size; i++) {
3656 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL)) {
3657 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
3658 ring_nr, i, bp->rx_ring_size);
3659 break;
3660 }
3661 prod = NEXT_RX_AGG(prod);
3662 }
3663 rxr->rx_agg_prod = prod;
3664
3665 if (rxr->rx_tpa) {
3666 dma_addr_t mapping;
3667 u8 *data;
3668
3669 for (i = 0; i < bp->max_tpa; i++) {
3670 data = __bnxt_alloc_rx_frag(bp, &mapping, GFP_KERNEL);
3671 if (!data)
3672 return -ENOMEM;
3673
3674 rxr->rx_tpa[i].data = data;
3675 rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
3676 rxr->rx_tpa[i].mapping = mapping;
3677 }
3678 }
3679 return 0;
3680 }
3681
bnxt_init_one_rx_ring(struct bnxt * bp,int ring_nr)3682 static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
3683 {
3684 struct bnxt_rx_ring_info *rxr;
3685 struct bnxt_ring_struct *ring;
3686 u32 type;
3687
3688 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
3689 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
3690
3691 if (NET_IP_ALIGN == 2)
3692 type |= RX_BD_FLAGS_SOP;
3693
3694 rxr = &bp->rx_ring[ring_nr];
3695 ring = &rxr->rx_ring_struct;
3696 bnxt_init_rxbd_pages(ring, type);
3697
3698 if (BNXT_RX_PAGE_MODE(bp) && bp->xdp_prog) {
3699 bpf_prog_add(bp->xdp_prog, 1);
3700 rxr->xdp_prog = bp->xdp_prog;
3701 }
3702 ring->fw_ring_id = INVALID_HW_RING_ID;
3703
3704 ring = &rxr->rx_agg_ring_struct;
3705 ring->fw_ring_id = INVALID_HW_RING_ID;
3706
3707 if ((bp->flags & BNXT_FLAG_AGG_RINGS)) {
3708 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
3709 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
3710
3711 bnxt_init_rxbd_pages(ring, type);
3712 }
3713
3714 return bnxt_alloc_one_rx_ring(bp, ring_nr);
3715 }
3716
bnxt_init_cp_rings(struct bnxt * bp)3717 static void bnxt_init_cp_rings(struct bnxt *bp)
3718 {
3719 int i, j;
3720
3721 for (i = 0; i < bp->cp_nr_rings; i++) {
3722 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
3723 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
3724
3725 ring->fw_ring_id = INVALID_HW_RING_ID;
3726 cpr->rx_ring_coal.coal_ticks = bp->rx_coal.coal_ticks;
3727 cpr->rx_ring_coal.coal_bufs = bp->rx_coal.coal_bufs;
3728 for (j = 0; j < 2; j++) {
3729 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[j];
3730
3731 if (!cpr2)
3732 continue;
3733
3734 ring = &cpr2->cp_ring_struct;
3735 ring->fw_ring_id = INVALID_HW_RING_ID;
3736 cpr2->rx_ring_coal.coal_ticks = bp->rx_coal.coal_ticks;
3737 cpr2->rx_ring_coal.coal_bufs = bp->rx_coal.coal_bufs;
3738 }
3739 }
3740 }
3741
bnxt_init_rx_rings(struct bnxt * bp)3742 static int bnxt_init_rx_rings(struct bnxt *bp)
3743 {
3744 int i, rc = 0;
3745
3746 if (BNXT_RX_PAGE_MODE(bp)) {
3747 bp->rx_offset = NET_IP_ALIGN + XDP_PACKET_HEADROOM;
3748 bp->rx_dma_offset = XDP_PACKET_HEADROOM;
3749 } else {
3750 bp->rx_offset = BNXT_RX_OFFSET;
3751 bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
3752 }
3753
3754 for (i = 0; i < bp->rx_nr_rings; i++) {
3755 rc = bnxt_init_one_rx_ring(bp, i);
3756 if (rc)
3757 break;
3758 }
3759
3760 return rc;
3761 }
3762
bnxt_init_tx_rings(struct bnxt * bp)3763 static int bnxt_init_tx_rings(struct bnxt *bp)
3764 {
3765 u16 i;
3766
3767 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
3768 BNXT_MIN_TX_DESC_CNT);
3769
3770 for (i = 0; i < bp->tx_nr_rings; i++) {
3771 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
3772 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
3773
3774 ring->fw_ring_id = INVALID_HW_RING_ID;
3775 }
3776
3777 return 0;
3778 }
3779
bnxt_free_ring_grps(struct bnxt * bp)3780 static void bnxt_free_ring_grps(struct bnxt *bp)
3781 {
3782 kfree(bp->grp_info);
3783 bp->grp_info = NULL;
3784 }
3785
bnxt_init_ring_grps(struct bnxt * bp,bool irq_re_init)3786 static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
3787 {
3788 int i;
3789
3790 if (irq_re_init) {
3791 bp->grp_info = kcalloc(bp->cp_nr_rings,
3792 sizeof(struct bnxt_ring_grp_info),
3793 GFP_KERNEL);
3794 if (!bp->grp_info)
3795 return -ENOMEM;
3796 }
3797 for (i = 0; i < bp->cp_nr_rings; i++) {
3798 if (irq_re_init)
3799 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
3800 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3801 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
3802 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
3803 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
3804 }
3805 return 0;
3806 }
3807
bnxt_free_vnics(struct bnxt * bp)3808 static void bnxt_free_vnics(struct bnxt *bp)
3809 {
3810 kfree(bp->vnic_info);
3811 bp->vnic_info = NULL;
3812 bp->nr_vnics = 0;
3813 }
3814
bnxt_alloc_vnics(struct bnxt * bp)3815 static int bnxt_alloc_vnics(struct bnxt *bp)
3816 {
3817 int num_vnics = 1;
3818
3819 #ifdef CONFIG_RFS_ACCEL
3820 if ((bp->flags & (BNXT_FLAG_RFS | BNXT_FLAG_CHIP_P5)) == BNXT_FLAG_RFS)
3821 num_vnics += bp->rx_nr_rings;
3822 #endif
3823
3824 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
3825 num_vnics++;
3826
3827 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
3828 GFP_KERNEL);
3829 if (!bp->vnic_info)
3830 return -ENOMEM;
3831
3832 bp->nr_vnics = num_vnics;
3833 return 0;
3834 }
3835
bnxt_init_vnics(struct bnxt * bp)3836 static void bnxt_init_vnics(struct bnxt *bp)
3837 {
3838 int i;
3839
3840 for (i = 0; i < bp->nr_vnics; i++) {
3841 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3842 int j;
3843
3844 vnic->fw_vnic_id = INVALID_HW_RING_ID;
3845 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++)
3846 vnic->fw_rss_cos_lb_ctx[j] = INVALID_HW_RING_ID;
3847
3848 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
3849
3850 if (bp->vnic_info[i].rss_hash_key) {
3851 if (i == 0)
3852 get_random_bytes(vnic->rss_hash_key,
3853 HW_HASH_KEY_SIZE);
3854 else
3855 memcpy(vnic->rss_hash_key,
3856 bp->vnic_info[0].rss_hash_key,
3857 HW_HASH_KEY_SIZE);
3858 }
3859 }
3860 }
3861
bnxt_calc_nr_ring_pages(u32 ring_size,int desc_per_pg)3862 static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
3863 {
3864 int pages;
3865
3866 pages = ring_size / desc_per_pg;
3867
3868 if (!pages)
3869 return 1;
3870
3871 pages++;
3872
3873 while (pages & (pages - 1))
3874 pages++;
3875
3876 return pages;
3877 }
3878
bnxt_set_tpa_flags(struct bnxt * bp)3879 void bnxt_set_tpa_flags(struct bnxt *bp)
3880 {
3881 bp->flags &= ~BNXT_FLAG_TPA;
3882 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
3883 return;
3884 if (bp->dev->features & NETIF_F_LRO)
3885 bp->flags |= BNXT_FLAG_LRO;
3886 else if (bp->dev->features & NETIF_F_GRO_HW)
3887 bp->flags |= BNXT_FLAG_GRO;
3888 }
3889
3890 /* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
3891 * be set on entry.
3892 */
bnxt_set_ring_params(struct bnxt * bp)3893 void bnxt_set_ring_params(struct bnxt *bp)
3894 {
3895 u32 ring_size, rx_size, rx_space, max_rx_cmpl;
3896 u32 agg_factor = 0, agg_ring_size = 0;
3897
3898 /* 8 for CRC and VLAN */
3899 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
3900
3901 rx_space = rx_size + ALIGN(max(NET_SKB_PAD, XDP_PACKET_HEADROOM), 8) +
3902 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
3903
3904 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
3905 ring_size = bp->rx_ring_size;
3906 bp->rx_agg_ring_size = 0;
3907 bp->rx_agg_nr_pages = 0;
3908
3909 if (bp->flags & BNXT_FLAG_TPA)
3910 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
3911
3912 bp->flags &= ~BNXT_FLAG_JUMBO;
3913 if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
3914 u32 jumbo_factor;
3915
3916 bp->flags |= BNXT_FLAG_JUMBO;
3917 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
3918 if (jumbo_factor > agg_factor)
3919 agg_factor = jumbo_factor;
3920 }
3921 if (agg_factor) {
3922 if (ring_size > BNXT_MAX_RX_DESC_CNT_JUM_ENA) {
3923 ring_size = BNXT_MAX_RX_DESC_CNT_JUM_ENA;
3924 netdev_warn(bp->dev, "RX ring size reduced from %d to %d because the jumbo ring is now enabled\n",
3925 bp->rx_ring_size, ring_size);
3926 bp->rx_ring_size = ring_size;
3927 }
3928 agg_ring_size = ring_size * agg_factor;
3929
3930 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
3931 RX_DESC_CNT);
3932 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
3933 u32 tmp = agg_ring_size;
3934
3935 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
3936 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
3937 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
3938 tmp, agg_ring_size);
3939 }
3940 bp->rx_agg_ring_size = agg_ring_size;
3941 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
3942
3943 if (BNXT_RX_PAGE_MODE(bp)) {
3944 rx_space = PAGE_SIZE;
3945 rx_size = PAGE_SIZE -
3946 ALIGN(max(NET_SKB_PAD, XDP_PACKET_HEADROOM), 8) -
3947 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
3948 } else {
3949 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
3950 rx_space = rx_size + NET_SKB_PAD +
3951 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
3952 }
3953 }
3954
3955 bp->rx_buf_use_size = rx_size;
3956 bp->rx_buf_size = rx_space;
3957
3958 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
3959 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
3960
3961 ring_size = bp->tx_ring_size;
3962 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
3963 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
3964
3965 max_rx_cmpl = bp->rx_ring_size;
3966 /* MAX TPA needs to be added because TPA_START completions are
3967 * immediately recycled, so the TPA completions are not bound by
3968 * the RX ring size.
3969 */
3970 if (bp->flags & BNXT_FLAG_TPA)
3971 max_rx_cmpl += bp->max_tpa;
3972 /* RX and TPA completions are 32-byte, all others are 16-byte */
3973 ring_size = max_rx_cmpl * 2 + agg_ring_size + bp->tx_ring_size;
3974 bp->cp_ring_size = ring_size;
3975
3976 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
3977 if (bp->cp_nr_pages > MAX_CP_PAGES) {
3978 bp->cp_nr_pages = MAX_CP_PAGES;
3979 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
3980 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
3981 ring_size, bp->cp_ring_size);
3982 }
3983 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
3984 bp->cp_ring_mask = bp->cp_bit - 1;
3985 }
3986
3987 /* Changing allocation mode of RX rings.
3988 * TODO: Update when extending xdp_rxq_info to support allocation modes.
3989 */
bnxt_set_rx_skb_mode(struct bnxt * bp,bool page_mode)3990 int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
3991 {
3992 struct net_device *dev = bp->dev;
3993
3994 if (page_mode) {
3995 bp->flags &= ~(BNXT_FLAG_AGG_RINGS | BNXT_FLAG_NO_AGG_RINGS);
3996 bp->flags |= BNXT_FLAG_RX_PAGE_MODE;
3997
3998 if (bp->xdp_prog->aux->xdp_has_frags)
3999 dev->max_mtu = min_t(u16, bp->max_mtu, BNXT_MAX_MTU);
4000 else
4001 dev->max_mtu =
4002 min_t(u16, bp->max_mtu, BNXT_MAX_PAGE_MODE_MTU);
4003 if (dev->mtu > BNXT_MAX_PAGE_MODE_MTU) {
4004 bp->flags |= BNXT_FLAG_JUMBO;
4005 bp->rx_skb_func = bnxt_rx_multi_page_skb;
4006 } else {
4007 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
4008 bp->rx_skb_func = bnxt_rx_page_skb;
4009 }
4010 bp->rx_dir = DMA_BIDIRECTIONAL;
4011 /* Disable LRO or GRO_HW */
4012 netdev_update_features(dev);
4013 } else {
4014 dev->max_mtu = bp->max_mtu;
4015 bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
4016 bp->rx_dir = DMA_FROM_DEVICE;
4017 bp->rx_skb_func = bnxt_rx_skb;
4018 }
4019 return 0;
4020 }
4021
bnxt_free_vnic_attributes(struct bnxt * bp)4022 static void bnxt_free_vnic_attributes(struct bnxt *bp)
4023 {
4024 int i;
4025 struct bnxt_vnic_info *vnic;
4026 struct pci_dev *pdev = bp->pdev;
4027
4028 if (!bp->vnic_info)
4029 return;
4030
4031 for (i = 0; i < bp->nr_vnics; i++) {
4032 vnic = &bp->vnic_info[i];
4033
4034 kfree(vnic->fw_grp_ids);
4035 vnic->fw_grp_ids = NULL;
4036
4037 kfree(vnic->uc_list);
4038 vnic->uc_list = NULL;
4039
4040 if (vnic->mc_list) {
4041 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
4042 vnic->mc_list, vnic->mc_list_mapping);
4043 vnic->mc_list = NULL;
4044 }
4045
4046 if (vnic->rss_table) {
4047 dma_free_coherent(&pdev->dev, vnic->rss_table_size,
4048 vnic->rss_table,
4049 vnic->rss_table_dma_addr);
4050 vnic->rss_table = NULL;
4051 }
4052
4053 vnic->rss_hash_key = NULL;
4054 vnic->flags = 0;
4055 }
4056 }
4057
bnxt_alloc_vnic_attributes(struct bnxt * bp)4058 static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
4059 {
4060 int i, rc = 0, size;
4061 struct bnxt_vnic_info *vnic;
4062 struct pci_dev *pdev = bp->pdev;
4063 int max_rings;
4064
4065 for (i = 0; i < bp->nr_vnics; i++) {
4066 vnic = &bp->vnic_info[i];
4067
4068 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
4069 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
4070
4071 if (mem_size > 0) {
4072 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
4073 if (!vnic->uc_list) {
4074 rc = -ENOMEM;
4075 goto out;
4076 }
4077 }
4078 }
4079
4080 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
4081 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
4082 vnic->mc_list =
4083 dma_alloc_coherent(&pdev->dev,
4084 vnic->mc_list_size,
4085 &vnic->mc_list_mapping,
4086 GFP_KERNEL);
4087 if (!vnic->mc_list) {
4088 rc = -ENOMEM;
4089 goto out;
4090 }
4091 }
4092
4093 if (bp->flags & BNXT_FLAG_CHIP_P5)
4094 goto vnic_skip_grps;
4095
4096 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
4097 max_rings = bp->rx_nr_rings;
4098 else
4099 max_rings = 1;
4100
4101 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
4102 if (!vnic->fw_grp_ids) {
4103 rc = -ENOMEM;
4104 goto out;
4105 }
4106 vnic_skip_grps:
4107 if ((bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
4108 !(vnic->flags & BNXT_VNIC_RSS_FLAG))
4109 continue;
4110
4111 /* Allocate rss table and hash key */
4112 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
4113 if (bp->flags & BNXT_FLAG_CHIP_P5)
4114 size = L1_CACHE_ALIGN(BNXT_MAX_RSS_TABLE_SIZE_P5);
4115
4116 vnic->rss_table_size = size + HW_HASH_KEY_SIZE;
4117 vnic->rss_table = dma_alloc_coherent(&pdev->dev,
4118 vnic->rss_table_size,
4119 &vnic->rss_table_dma_addr,
4120 GFP_KERNEL);
4121 if (!vnic->rss_table) {
4122 rc = -ENOMEM;
4123 goto out;
4124 }
4125
4126 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
4127 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
4128 }
4129 return 0;
4130
4131 out:
4132 return rc;
4133 }
4134
bnxt_free_hwrm_resources(struct bnxt * bp)4135 static void bnxt_free_hwrm_resources(struct bnxt *bp)
4136 {
4137 struct bnxt_hwrm_wait_token *token;
4138
4139 dma_pool_destroy(bp->hwrm_dma_pool);
4140 bp->hwrm_dma_pool = NULL;
4141
4142 rcu_read_lock();
4143 hlist_for_each_entry_rcu(token, &bp->hwrm_pending_list, node)
4144 WRITE_ONCE(token->state, BNXT_HWRM_CANCELLED);
4145 rcu_read_unlock();
4146 }
4147
bnxt_alloc_hwrm_resources(struct bnxt * bp)4148 static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
4149 {
4150 bp->hwrm_dma_pool = dma_pool_create("bnxt_hwrm", &bp->pdev->dev,
4151 BNXT_HWRM_DMA_SIZE,
4152 BNXT_HWRM_DMA_ALIGN, 0);
4153 if (!bp->hwrm_dma_pool)
4154 return -ENOMEM;
4155
4156 INIT_HLIST_HEAD(&bp->hwrm_pending_list);
4157
4158 return 0;
4159 }
4160
bnxt_free_stats_mem(struct bnxt * bp,struct bnxt_stats_mem * stats)4161 static void bnxt_free_stats_mem(struct bnxt *bp, struct bnxt_stats_mem *stats)
4162 {
4163 kfree(stats->hw_masks);
4164 stats->hw_masks = NULL;
4165 kfree(stats->sw_stats);
4166 stats->sw_stats = NULL;
4167 if (stats->hw_stats) {
4168 dma_free_coherent(&bp->pdev->dev, stats->len, stats->hw_stats,
4169 stats->hw_stats_map);
4170 stats->hw_stats = NULL;
4171 }
4172 }
4173
bnxt_alloc_stats_mem(struct bnxt * bp,struct bnxt_stats_mem * stats,bool alloc_masks)4174 static int bnxt_alloc_stats_mem(struct bnxt *bp, struct bnxt_stats_mem *stats,
4175 bool alloc_masks)
4176 {
4177 stats->hw_stats = dma_alloc_coherent(&bp->pdev->dev, stats->len,
4178 &stats->hw_stats_map, GFP_KERNEL);
4179 if (!stats->hw_stats)
4180 return -ENOMEM;
4181
4182 stats->sw_stats = kzalloc(stats->len, GFP_KERNEL);
4183 if (!stats->sw_stats)
4184 goto stats_mem_err;
4185
4186 if (alloc_masks) {
4187 stats->hw_masks = kzalloc(stats->len, GFP_KERNEL);
4188 if (!stats->hw_masks)
4189 goto stats_mem_err;
4190 }
4191 return 0;
4192
4193 stats_mem_err:
4194 bnxt_free_stats_mem(bp, stats);
4195 return -ENOMEM;
4196 }
4197
bnxt_fill_masks(u64 * mask_arr,u64 mask,int count)4198 static void bnxt_fill_masks(u64 *mask_arr, u64 mask, int count)
4199 {
4200 int i;
4201
4202 for (i = 0; i < count; i++)
4203 mask_arr[i] = mask;
4204 }
4205
bnxt_copy_hw_masks(u64 * mask_arr,__le64 * hw_mask_arr,int count)4206 static void bnxt_copy_hw_masks(u64 *mask_arr, __le64 *hw_mask_arr, int count)
4207 {
4208 int i;
4209
4210 for (i = 0; i < count; i++)
4211 mask_arr[i] = le64_to_cpu(hw_mask_arr[i]);
4212 }
4213
bnxt_hwrm_func_qstat_ext(struct bnxt * bp,struct bnxt_stats_mem * stats)4214 static int bnxt_hwrm_func_qstat_ext(struct bnxt *bp,
4215 struct bnxt_stats_mem *stats)
4216 {
4217 struct hwrm_func_qstats_ext_output *resp;
4218 struct hwrm_func_qstats_ext_input *req;
4219 __le64 *hw_masks;
4220 int rc;
4221
4222 if (!(bp->fw_cap & BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED) ||
4223 !(bp->flags & BNXT_FLAG_CHIP_P5))
4224 return -EOPNOTSUPP;
4225
4226 rc = hwrm_req_init(bp, req, HWRM_FUNC_QSTATS_EXT);
4227 if (rc)
4228 return rc;
4229
4230 req->fid = cpu_to_le16(0xffff);
4231 req->flags = FUNC_QSTATS_EXT_REQ_FLAGS_COUNTER_MASK;
4232
4233 resp = hwrm_req_hold(bp, req);
4234 rc = hwrm_req_send(bp, req);
4235 if (!rc) {
4236 hw_masks = &resp->rx_ucast_pkts;
4237 bnxt_copy_hw_masks(stats->hw_masks, hw_masks, stats->len / 8);
4238 }
4239 hwrm_req_drop(bp, req);
4240 return rc;
4241 }
4242
4243 static int bnxt_hwrm_port_qstats(struct bnxt *bp, u8 flags);
4244 static int bnxt_hwrm_port_qstats_ext(struct bnxt *bp, u8 flags);
4245
bnxt_init_stats(struct bnxt * bp)4246 static void bnxt_init_stats(struct bnxt *bp)
4247 {
4248 struct bnxt_napi *bnapi = bp->bnapi[0];
4249 struct bnxt_cp_ring_info *cpr;
4250 struct bnxt_stats_mem *stats;
4251 __le64 *rx_stats, *tx_stats;
4252 int rc, rx_count, tx_count;
4253 u64 *rx_masks, *tx_masks;
4254 u64 mask;
4255 u8 flags;
4256
4257 cpr = &bnapi->cp_ring;
4258 stats = &cpr->stats;
4259 rc = bnxt_hwrm_func_qstat_ext(bp, stats);
4260 if (rc) {
4261 if (bp->flags & BNXT_FLAG_CHIP_P5)
4262 mask = (1ULL << 48) - 1;
4263 else
4264 mask = -1ULL;
4265 bnxt_fill_masks(stats->hw_masks, mask, stats->len / 8);
4266 }
4267 if (bp->flags & BNXT_FLAG_PORT_STATS) {
4268 stats = &bp->port_stats;
4269 rx_stats = stats->hw_stats;
4270 rx_masks = stats->hw_masks;
4271 rx_count = sizeof(struct rx_port_stats) / 8;
4272 tx_stats = rx_stats + BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
4273 tx_masks = rx_masks + BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
4274 tx_count = sizeof(struct tx_port_stats) / 8;
4275
4276 flags = PORT_QSTATS_REQ_FLAGS_COUNTER_MASK;
4277 rc = bnxt_hwrm_port_qstats(bp, flags);
4278 if (rc) {
4279 mask = (1ULL << 40) - 1;
4280
4281 bnxt_fill_masks(rx_masks, mask, rx_count);
4282 bnxt_fill_masks(tx_masks, mask, tx_count);
4283 } else {
4284 bnxt_copy_hw_masks(rx_masks, rx_stats, rx_count);
4285 bnxt_copy_hw_masks(tx_masks, tx_stats, tx_count);
4286 bnxt_hwrm_port_qstats(bp, 0);
4287 }
4288 }
4289 if (bp->flags & BNXT_FLAG_PORT_STATS_EXT) {
4290 stats = &bp->rx_port_stats_ext;
4291 rx_stats = stats->hw_stats;
4292 rx_masks = stats->hw_masks;
4293 rx_count = sizeof(struct rx_port_stats_ext) / 8;
4294 stats = &bp->tx_port_stats_ext;
4295 tx_stats = stats->hw_stats;
4296 tx_masks = stats->hw_masks;
4297 tx_count = sizeof(struct tx_port_stats_ext) / 8;
4298
4299 flags = PORT_QSTATS_EXT_REQ_FLAGS_COUNTER_MASK;
4300 rc = bnxt_hwrm_port_qstats_ext(bp, flags);
4301 if (rc) {
4302 mask = (1ULL << 40) - 1;
4303
4304 bnxt_fill_masks(rx_masks, mask, rx_count);
4305 if (tx_stats)
4306 bnxt_fill_masks(tx_masks, mask, tx_count);
4307 } else {
4308 bnxt_copy_hw_masks(rx_masks, rx_stats, rx_count);
4309 if (tx_stats)
4310 bnxt_copy_hw_masks(tx_masks, tx_stats,
4311 tx_count);
4312 bnxt_hwrm_port_qstats_ext(bp, 0);
4313 }
4314 }
4315 }
4316
bnxt_free_port_stats(struct bnxt * bp)4317 static void bnxt_free_port_stats(struct bnxt *bp)
4318 {
4319 bp->flags &= ~BNXT_FLAG_PORT_STATS;
4320 bp->flags &= ~BNXT_FLAG_PORT_STATS_EXT;
4321
4322 bnxt_free_stats_mem(bp, &bp->port_stats);
4323 bnxt_free_stats_mem(bp, &bp->rx_port_stats_ext);
4324 bnxt_free_stats_mem(bp, &bp->tx_port_stats_ext);
4325 }
4326
bnxt_free_ring_stats(struct bnxt * bp)4327 static void bnxt_free_ring_stats(struct bnxt *bp)
4328 {
4329 int i;
4330
4331 if (!bp->bnapi)
4332 return;
4333
4334 for (i = 0; i < bp->cp_nr_rings; i++) {
4335 struct bnxt_napi *bnapi = bp->bnapi[i];
4336 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4337
4338 bnxt_free_stats_mem(bp, &cpr->stats);
4339 }
4340 }
4341
bnxt_alloc_stats(struct bnxt * bp)4342 static int bnxt_alloc_stats(struct bnxt *bp)
4343 {
4344 u32 size, i;
4345 int rc;
4346
4347 size = bp->hw_ring_stats_size;
4348
4349 for (i = 0; i < bp->cp_nr_rings; i++) {
4350 struct bnxt_napi *bnapi = bp->bnapi[i];
4351 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4352
4353 cpr->stats.len = size;
4354 rc = bnxt_alloc_stats_mem(bp, &cpr->stats, !i);
4355 if (rc)
4356 return rc;
4357
4358 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
4359 }
4360
4361 if (BNXT_VF(bp) || bp->chip_num == CHIP_NUM_58700)
4362 return 0;
4363
4364 if (bp->port_stats.hw_stats)
4365 goto alloc_ext_stats;
4366
4367 bp->port_stats.len = BNXT_PORT_STATS_SIZE;
4368 rc = bnxt_alloc_stats_mem(bp, &bp->port_stats, true);
4369 if (rc)
4370 return rc;
4371
4372 bp->flags |= BNXT_FLAG_PORT_STATS;
4373
4374 alloc_ext_stats:
4375 /* Display extended statistics only if FW supports it */
4376 if (bp->hwrm_spec_code < 0x10804 || bp->hwrm_spec_code == 0x10900)
4377 if (!(bp->fw_cap & BNXT_FW_CAP_EXT_STATS_SUPPORTED))
4378 return 0;
4379
4380 if (bp->rx_port_stats_ext.hw_stats)
4381 goto alloc_tx_ext_stats;
4382
4383 bp->rx_port_stats_ext.len = sizeof(struct rx_port_stats_ext);
4384 rc = bnxt_alloc_stats_mem(bp, &bp->rx_port_stats_ext, true);
4385 /* Extended stats are optional */
4386 if (rc)
4387 return 0;
4388
4389 alloc_tx_ext_stats:
4390 if (bp->tx_port_stats_ext.hw_stats)
4391 return 0;
4392
4393 if (bp->hwrm_spec_code >= 0x10902 ||
4394 (bp->fw_cap & BNXT_FW_CAP_EXT_STATS_SUPPORTED)) {
4395 bp->tx_port_stats_ext.len = sizeof(struct tx_port_stats_ext);
4396 rc = bnxt_alloc_stats_mem(bp, &bp->tx_port_stats_ext, true);
4397 /* Extended stats are optional */
4398 if (rc)
4399 return 0;
4400 }
4401 bp->flags |= BNXT_FLAG_PORT_STATS_EXT;
4402 return 0;
4403 }
4404
bnxt_clear_ring_indices(struct bnxt * bp)4405 static void bnxt_clear_ring_indices(struct bnxt *bp)
4406 {
4407 int i;
4408
4409 if (!bp->bnapi)
4410 return;
4411
4412 for (i = 0; i < bp->cp_nr_rings; i++) {
4413 struct bnxt_napi *bnapi = bp->bnapi[i];
4414 struct bnxt_cp_ring_info *cpr;
4415 struct bnxt_rx_ring_info *rxr;
4416 struct bnxt_tx_ring_info *txr;
4417
4418 if (!bnapi)
4419 continue;
4420
4421 cpr = &bnapi->cp_ring;
4422 cpr->cp_raw_cons = 0;
4423
4424 txr = bnapi->tx_ring;
4425 if (txr) {
4426 txr->tx_prod = 0;
4427 txr->tx_cons = 0;
4428 }
4429
4430 rxr = bnapi->rx_ring;
4431 if (rxr) {
4432 rxr->rx_prod = 0;
4433 rxr->rx_agg_prod = 0;
4434 rxr->rx_sw_agg_prod = 0;
4435 rxr->rx_next_cons = 0;
4436 }
4437 }
4438 }
4439
bnxt_free_ntp_fltrs(struct bnxt * bp,bool irq_reinit)4440 static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
4441 {
4442 #ifdef CONFIG_RFS_ACCEL
4443 int i;
4444
4445 /* Under rtnl_lock and all our NAPIs have been disabled. It's
4446 * safe to delete the hash table.
4447 */
4448 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
4449 struct hlist_head *head;
4450 struct hlist_node *tmp;
4451 struct bnxt_ntuple_filter *fltr;
4452
4453 head = &bp->ntp_fltr_hash_tbl[i];
4454 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
4455 hlist_del(&fltr->hash);
4456 kfree(fltr);
4457 }
4458 }
4459 if (irq_reinit) {
4460 bitmap_free(bp->ntp_fltr_bmap);
4461 bp->ntp_fltr_bmap = NULL;
4462 }
4463 bp->ntp_fltr_count = 0;
4464 #endif
4465 }
4466
bnxt_alloc_ntp_fltrs(struct bnxt * bp)4467 static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
4468 {
4469 #ifdef CONFIG_RFS_ACCEL
4470 int i, rc = 0;
4471
4472 if (!(bp->flags & BNXT_FLAG_RFS))
4473 return 0;
4474
4475 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
4476 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
4477
4478 bp->ntp_fltr_count = 0;
4479 bp->ntp_fltr_bmap = bitmap_zalloc(BNXT_NTP_FLTR_MAX_FLTR, GFP_KERNEL);
4480
4481 if (!bp->ntp_fltr_bmap)
4482 rc = -ENOMEM;
4483
4484 return rc;
4485 #else
4486 return 0;
4487 #endif
4488 }
4489
bnxt_free_mem(struct bnxt * bp,bool irq_re_init)4490 static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
4491 {
4492 bnxt_free_vnic_attributes(bp);
4493 bnxt_free_tx_rings(bp);
4494 bnxt_free_rx_rings(bp);
4495 bnxt_free_cp_rings(bp);
4496 bnxt_free_all_cp_arrays(bp);
4497 bnxt_free_ntp_fltrs(bp, irq_re_init);
4498 if (irq_re_init) {
4499 bnxt_free_ring_stats(bp);
4500 if (!(bp->phy_flags & BNXT_PHY_FL_PORT_STATS_NO_RESET) ||
4501 test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
4502 bnxt_free_port_stats(bp);
4503 bnxt_free_ring_grps(bp);
4504 bnxt_free_vnics(bp);
4505 kfree(bp->tx_ring_map);
4506 bp->tx_ring_map = NULL;
4507 kfree(bp->tx_ring);
4508 bp->tx_ring = NULL;
4509 kfree(bp->rx_ring);
4510 bp->rx_ring = NULL;
4511 kfree(bp->bnapi);
4512 bp->bnapi = NULL;
4513 } else {
4514 bnxt_clear_ring_indices(bp);
4515 }
4516 }
4517
bnxt_alloc_mem(struct bnxt * bp,bool irq_re_init)4518 static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
4519 {
4520 int i, j, rc, size, arr_size;
4521 void *bnapi;
4522
4523 if (irq_re_init) {
4524 /* Allocate bnapi mem pointer array and mem block for
4525 * all queues
4526 */
4527 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
4528 bp->cp_nr_rings);
4529 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
4530 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
4531 if (!bnapi)
4532 return -ENOMEM;
4533
4534 bp->bnapi = bnapi;
4535 bnapi += arr_size;
4536 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
4537 bp->bnapi[i] = bnapi;
4538 bp->bnapi[i]->index = i;
4539 bp->bnapi[i]->bp = bp;
4540 if (bp->flags & BNXT_FLAG_CHIP_P5) {
4541 struct bnxt_cp_ring_info *cpr =
4542 &bp->bnapi[i]->cp_ring;
4543
4544 cpr->cp_ring_struct.ring_mem.flags =
4545 BNXT_RMEM_RING_PTE_FLAG;
4546 }
4547 }
4548
4549 bp->rx_ring = kcalloc(bp->rx_nr_rings,
4550 sizeof(struct bnxt_rx_ring_info),
4551 GFP_KERNEL);
4552 if (!bp->rx_ring)
4553 return -ENOMEM;
4554
4555 for (i = 0; i < bp->rx_nr_rings; i++) {
4556 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
4557
4558 if (bp->flags & BNXT_FLAG_CHIP_P5) {
4559 rxr->rx_ring_struct.ring_mem.flags =
4560 BNXT_RMEM_RING_PTE_FLAG;
4561 rxr->rx_agg_ring_struct.ring_mem.flags =
4562 BNXT_RMEM_RING_PTE_FLAG;
4563 }
4564 rxr->bnapi = bp->bnapi[i];
4565 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
4566 }
4567
4568 bp->tx_ring = kcalloc(bp->tx_nr_rings,
4569 sizeof(struct bnxt_tx_ring_info),
4570 GFP_KERNEL);
4571 if (!bp->tx_ring)
4572 return -ENOMEM;
4573
4574 bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
4575 GFP_KERNEL);
4576
4577 if (!bp->tx_ring_map)
4578 return -ENOMEM;
4579
4580 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4581 j = 0;
4582 else
4583 j = bp->rx_nr_rings;
4584
4585 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
4586 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
4587
4588 if (bp->flags & BNXT_FLAG_CHIP_P5)
4589 txr->tx_ring_struct.ring_mem.flags =
4590 BNXT_RMEM_RING_PTE_FLAG;
4591 txr->bnapi = bp->bnapi[j];
4592 bp->bnapi[j]->tx_ring = txr;
4593 bp->tx_ring_map[i] = bp->tx_nr_rings_xdp + i;
4594 if (i >= bp->tx_nr_rings_xdp) {
4595 txr->txq_index = i - bp->tx_nr_rings_xdp;
4596 bp->bnapi[j]->tx_int = bnxt_tx_int;
4597 } else {
4598 bp->bnapi[j]->flags |= BNXT_NAPI_FLAG_XDP;
4599 bp->bnapi[j]->tx_int = bnxt_tx_int_xdp;
4600 }
4601 }
4602
4603 rc = bnxt_alloc_stats(bp);
4604 if (rc)
4605 goto alloc_mem_err;
4606 bnxt_init_stats(bp);
4607
4608 rc = bnxt_alloc_ntp_fltrs(bp);
4609 if (rc)
4610 goto alloc_mem_err;
4611
4612 rc = bnxt_alloc_vnics(bp);
4613 if (rc)
4614 goto alloc_mem_err;
4615 }
4616
4617 rc = bnxt_alloc_all_cp_arrays(bp);
4618 if (rc)
4619 goto alloc_mem_err;
4620
4621 bnxt_init_ring_struct(bp);
4622
4623 rc = bnxt_alloc_rx_rings(bp);
4624 if (rc)
4625 goto alloc_mem_err;
4626
4627 rc = bnxt_alloc_tx_rings(bp);
4628 if (rc)
4629 goto alloc_mem_err;
4630
4631 rc = bnxt_alloc_cp_rings(bp);
4632 if (rc)
4633 goto alloc_mem_err;
4634
4635 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
4636 BNXT_VNIC_UCAST_FLAG;
4637 rc = bnxt_alloc_vnic_attributes(bp);
4638 if (rc)
4639 goto alloc_mem_err;
4640 return 0;
4641
4642 alloc_mem_err:
4643 bnxt_free_mem(bp, true);
4644 return rc;
4645 }
4646
bnxt_disable_int(struct bnxt * bp)4647 static void bnxt_disable_int(struct bnxt *bp)
4648 {
4649 int i;
4650
4651 if (!bp->bnapi)
4652 return;
4653
4654 for (i = 0; i < bp->cp_nr_rings; i++) {
4655 struct bnxt_napi *bnapi = bp->bnapi[i];
4656 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4657 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
4658
4659 if (ring->fw_ring_id != INVALID_HW_RING_ID)
4660 bnxt_db_nq(bp, &cpr->cp_db, cpr->cp_raw_cons);
4661 }
4662 }
4663
bnxt_cp_num_to_irq_num(struct bnxt * bp,int n)4664 static int bnxt_cp_num_to_irq_num(struct bnxt *bp, int n)
4665 {
4666 struct bnxt_napi *bnapi = bp->bnapi[n];
4667 struct bnxt_cp_ring_info *cpr;
4668
4669 cpr = &bnapi->cp_ring;
4670 return cpr->cp_ring_struct.map_idx;
4671 }
4672
bnxt_disable_int_sync(struct bnxt * bp)4673 static void bnxt_disable_int_sync(struct bnxt *bp)
4674 {
4675 int i;
4676
4677 if (!bp->irq_tbl)
4678 return;
4679
4680 atomic_inc(&bp->intr_sem);
4681
4682 bnxt_disable_int(bp);
4683 for (i = 0; i < bp->cp_nr_rings; i++) {
4684 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
4685
4686 synchronize_irq(bp->irq_tbl[map_idx].vector);
4687 }
4688 }
4689
bnxt_enable_int(struct bnxt * bp)4690 static void bnxt_enable_int(struct bnxt *bp)
4691 {
4692 int i;
4693
4694 atomic_set(&bp->intr_sem, 0);
4695 for (i = 0; i < bp->cp_nr_rings; i++) {
4696 struct bnxt_napi *bnapi = bp->bnapi[i];
4697 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4698
4699 bnxt_db_nq_arm(bp, &cpr->cp_db, cpr->cp_raw_cons);
4700 }
4701 }
4702
bnxt_hwrm_func_drv_rgtr(struct bnxt * bp,unsigned long * bmap,int bmap_size,bool async_only)4703 int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp, unsigned long *bmap, int bmap_size,
4704 bool async_only)
4705 {
4706 DECLARE_BITMAP(async_events_bmap, 256);
4707 u32 *events = (u32 *)async_events_bmap;
4708 struct hwrm_func_drv_rgtr_output *resp;
4709 struct hwrm_func_drv_rgtr_input *req;
4710 u32 flags;
4711 int rc, i;
4712
4713 rc = hwrm_req_init(bp, req, HWRM_FUNC_DRV_RGTR);
4714 if (rc)
4715 return rc;
4716
4717 req->enables = cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
4718 FUNC_DRV_RGTR_REQ_ENABLES_VER |
4719 FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
4720
4721 req->os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
4722 flags = FUNC_DRV_RGTR_REQ_FLAGS_16BIT_VER_MODE;
4723 if (bp->fw_cap & BNXT_FW_CAP_HOT_RESET)
4724 flags |= FUNC_DRV_RGTR_REQ_FLAGS_HOT_RESET_SUPPORT;
4725 if (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY)
4726 flags |= FUNC_DRV_RGTR_REQ_FLAGS_ERROR_RECOVERY_SUPPORT |
4727 FUNC_DRV_RGTR_REQ_FLAGS_MASTER_SUPPORT;
4728 req->flags = cpu_to_le32(flags);
4729 req->ver_maj_8b = DRV_VER_MAJ;
4730 req->ver_min_8b = DRV_VER_MIN;
4731 req->ver_upd_8b = DRV_VER_UPD;
4732 req->ver_maj = cpu_to_le16(DRV_VER_MAJ);
4733 req->ver_min = cpu_to_le16(DRV_VER_MIN);
4734 req->ver_upd = cpu_to_le16(DRV_VER_UPD);
4735
4736 if (BNXT_PF(bp)) {
4737 u32 data[8];
4738 int i;
4739
4740 memset(data, 0, sizeof(data));
4741 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++) {
4742 u16 cmd = bnxt_vf_req_snif[i];
4743 unsigned int bit, idx;
4744
4745 idx = cmd / 32;
4746 bit = cmd % 32;
4747 data[idx] |= 1 << bit;
4748 }
4749
4750 for (i = 0; i < 8; i++)
4751 req->vf_req_fwd[i] = cpu_to_le32(data[i]);
4752
4753 req->enables |=
4754 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
4755 }
4756
4757 if (bp->fw_cap & BNXT_FW_CAP_OVS_64BIT_HANDLE)
4758 req->flags |= cpu_to_le32(
4759 FUNC_DRV_RGTR_REQ_FLAGS_FLOW_HANDLE_64BIT_MODE);
4760
4761 memset(async_events_bmap, 0, sizeof(async_events_bmap));
4762 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++) {
4763 u16 event_id = bnxt_async_events_arr[i];
4764
4765 if (event_id == ASYNC_EVENT_CMPL_EVENT_ID_ERROR_RECOVERY &&
4766 !(bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY))
4767 continue;
4768 if (event_id == ASYNC_EVENT_CMPL_EVENT_ID_PHC_UPDATE &&
4769 !bp->ptp_cfg)
4770 continue;
4771 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
4772 }
4773 if (bmap && bmap_size) {
4774 for (i = 0; i < bmap_size; i++) {
4775 if (test_bit(i, bmap))
4776 __set_bit(i, async_events_bmap);
4777 }
4778 }
4779 for (i = 0; i < 8; i++)
4780 req->async_event_fwd[i] |= cpu_to_le32(events[i]);
4781
4782 if (async_only)
4783 req->enables =
4784 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
4785
4786 resp = hwrm_req_hold(bp, req);
4787 rc = hwrm_req_send(bp, req);
4788 if (!rc) {
4789 set_bit(BNXT_STATE_DRV_REGISTERED, &bp->state);
4790 if (resp->flags &
4791 cpu_to_le32(FUNC_DRV_RGTR_RESP_FLAGS_IF_CHANGE_SUPPORTED))
4792 bp->fw_cap |= BNXT_FW_CAP_IF_CHANGE;
4793 }
4794 hwrm_req_drop(bp, req);
4795 return rc;
4796 }
4797
bnxt_hwrm_func_drv_unrgtr(struct bnxt * bp)4798 int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
4799 {
4800 struct hwrm_func_drv_unrgtr_input *req;
4801 int rc;
4802
4803 if (!test_and_clear_bit(BNXT_STATE_DRV_REGISTERED, &bp->state))
4804 return 0;
4805
4806 rc = hwrm_req_init(bp, req, HWRM_FUNC_DRV_UNRGTR);
4807 if (rc)
4808 return rc;
4809 return hwrm_req_send(bp, req);
4810 }
4811
bnxt_hwrm_tunnel_dst_port_free(struct bnxt * bp,u8 tunnel_type)4812 static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
4813 {
4814 struct hwrm_tunnel_dst_port_free_input *req;
4815 int rc;
4816
4817 if (tunnel_type == TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN &&
4818 bp->vxlan_fw_dst_port_id == INVALID_HW_RING_ID)
4819 return 0;
4820 if (tunnel_type == TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE &&
4821 bp->nge_fw_dst_port_id == INVALID_HW_RING_ID)
4822 return 0;
4823
4824 rc = hwrm_req_init(bp, req, HWRM_TUNNEL_DST_PORT_FREE);
4825 if (rc)
4826 return rc;
4827
4828 req->tunnel_type = tunnel_type;
4829
4830 switch (tunnel_type) {
4831 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
4832 req->tunnel_dst_port_id = cpu_to_le16(bp->vxlan_fw_dst_port_id);
4833 bp->vxlan_port = 0;
4834 bp->vxlan_fw_dst_port_id = INVALID_HW_RING_ID;
4835 break;
4836 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
4837 req->tunnel_dst_port_id = cpu_to_le16(bp->nge_fw_dst_port_id);
4838 bp->nge_port = 0;
4839 bp->nge_fw_dst_port_id = INVALID_HW_RING_ID;
4840 break;
4841 default:
4842 break;
4843 }
4844
4845 rc = hwrm_req_send(bp, req);
4846 if (rc)
4847 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
4848 rc);
4849 return rc;
4850 }
4851
bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt * bp,__be16 port,u8 tunnel_type)4852 static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
4853 u8 tunnel_type)
4854 {
4855 struct hwrm_tunnel_dst_port_alloc_output *resp;
4856 struct hwrm_tunnel_dst_port_alloc_input *req;
4857 int rc;
4858
4859 rc = hwrm_req_init(bp, req, HWRM_TUNNEL_DST_PORT_ALLOC);
4860 if (rc)
4861 return rc;
4862
4863 req->tunnel_type = tunnel_type;
4864 req->tunnel_dst_port_val = port;
4865
4866 resp = hwrm_req_hold(bp, req);
4867 rc = hwrm_req_send(bp, req);
4868 if (rc) {
4869 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
4870 rc);
4871 goto err_out;
4872 }
4873
4874 switch (tunnel_type) {
4875 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
4876 bp->vxlan_port = port;
4877 bp->vxlan_fw_dst_port_id =
4878 le16_to_cpu(resp->tunnel_dst_port_id);
4879 break;
4880 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
4881 bp->nge_port = port;
4882 bp->nge_fw_dst_port_id = le16_to_cpu(resp->tunnel_dst_port_id);
4883 break;
4884 default:
4885 break;
4886 }
4887
4888 err_out:
4889 hwrm_req_drop(bp, req);
4890 return rc;
4891 }
4892
bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt * bp,u16 vnic_id)4893 static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
4894 {
4895 struct hwrm_cfa_l2_set_rx_mask_input *req;
4896 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
4897 int rc;
4898
4899 rc = hwrm_req_init(bp, req, HWRM_CFA_L2_SET_RX_MASK);
4900 if (rc)
4901 return rc;
4902
4903 req->vnic_id = cpu_to_le32(vnic->fw_vnic_id);
4904 if (vnic->rx_mask & CFA_L2_SET_RX_MASK_REQ_MASK_MCAST) {
4905 req->num_mc_entries = cpu_to_le32(vnic->mc_list_count);
4906 req->mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
4907 }
4908 req->mask = cpu_to_le32(vnic->rx_mask);
4909 return hwrm_req_send_silent(bp, req);
4910 }
4911
4912 #ifdef CONFIG_RFS_ACCEL
bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt * bp,struct bnxt_ntuple_filter * fltr)4913 static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
4914 struct bnxt_ntuple_filter *fltr)
4915 {
4916 struct hwrm_cfa_ntuple_filter_free_input *req;
4917 int rc;
4918
4919 rc = hwrm_req_init(bp, req, HWRM_CFA_NTUPLE_FILTER_FREE);
4920 if (rc)
4921 return rc;
4922
4923 req->ntuple_filter_id = fltr->filter_id;
4924 return hwrm_req_send(bp, req);
4925 }
4926
4927 #define BNXT_NTP_FLTR_FLAGS \
4928 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
4929 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
4930 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
4931 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
4932 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
4933 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
4934 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
4935 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
4936 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
4937 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
4938 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
4939 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
4940 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
4941 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
4942
4943 #define BNXT_NTP_TUNNEL_FLTR_FLAG \
4944 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE
4945
bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt * bp,struct bnxt_ntuple_filter * fltr)4946 static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
4947 struct bnxt_ntuple_filter *fltr)
4948 {
4949 struct hwrm_cfa_ntuple_filter_alloc_output *resp;
4950 struct hwrm_cfa_ntuple_filter_alloc_input *req;
4951 struct flow_keys *keys = &fltr->fkeys;
4952 struct bnxt_vnic_info *vnic;
4953 u32 flags = 0;
4954 int rc;
4955
4956 rc = hwrm_req_init(bp, req, HWRM_CFA_NTUPLE_FILTER_ALLOC);
4957 if (rc)
4958 return rc;
4959
4960 req->l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[fltr->l2_fltr_idx];
4961
4962 if (bp->fw_cap & BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V2) {
4963 flags = CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_DEST_RFS_RING_IDX;
4964 req->dst_id = cpu_to_le16(fltr->rxq);
4965 } else {
4966 vnic = &bp->vnic_info[fltr->rxq + 1];
4967 req->dst_id = cpu_to_le16(vnic->fw_vnic_id);
4968 }
4969 req->flags = cpu_to_le32(flags);
4970 req->enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
4971
4972 req->ethertype = htons(ETH_P_IP);
4973 memcpy(req->src_macaddr, fltr->src_mac_addr, ETH_ALEN);
4974 req->ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
4975 req->ip_protocol = keys->basic.ip_proto;
4976
4977 if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
4978 int i;
4979
4980 req->ethertype = htons(ETH_P_IPV6);
4981 req->ip_addr_type =
4982 CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
4983 *(struct in6_addr *)&req->src_ipaddr[0] =
4984 keys->addrs.v6addrs.src;
4985 *(struct in6_addr *)&req->dst_ipaddr[0] =
4986 keys->addrs.v6addrs.dst;
4987 for (i = 0; i < 4; i++) {
4988 req->src_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
4989 req->dst_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
4990 }
4991 } else {
4992 req->src_ipaddr[0] = keys->addrs.v4addrs.src;
4993 req->src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
4994 req->dst_ipaddr[0] = keys->addrs.v4addrs.dst;
4995 req->dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
4996 }
4997 if (keys->control.flags & FLOW_DIS_ENCAPSULATION) {
4998 req->enables |= cpu_to_le32(BNXT_NTP_TUNNEL_FLTR_FLAG);
4999 req->tunnel_type =
5000 CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL;
5001 }
5002
5003 req->src_port = keys->ports.src;
5004 req->src_port_mask = cpu_to_be16(0xffff);
5005 req->dst_port = keys->ports.dst;
5006 req->dst_port_mask = cpu_to_be16(0xffff);
5007
5008 resp = hwrm_req_hold(bp, req);
5009 rc = hwrm_req_send(bp, req);
5010 if (!rc)
5011 fltr->filter_id = resp->ntuple_filter_id;
5012 hwrm_req_drop(bp, req);
5013 return rc;
5014 }
5015 #endif
5016
bnxt_hwrm_set_vnic_filter(struct bnxt * bp,u16 vnic_id,u16 idx,const u8 * mac_addr)5017 static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
5018 const u8 *mac_addr)
5019 {
5020 struct hwrm_cfa_l2_filter_alloc_output *resp;
5021 struct hwrm_cfa_l2_filter_alloc_input *req;
5022 int rc;
5023
5024 rc = hwrm_req_init(bp, req, HWRM_CFA_L2_FILTER_ALLOC);
5025 if (rc)
5026 return rc;
5027
5028 req->flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
5029 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
5030 req->flags |=
5031 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
5032 req->dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
5033 req->enables =
5034 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
5035 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
5036 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
5037 memcpy(req->l2_addr, mac_addr, ETH_ALEN);
5038 req->l2_addr_mask[0] = 0xff;
5039 req->l2_addr_mask[1] = 0xff;
5040 req->l2_addr_mask[2] = 0xff;
5041 req->l2_addr_mask[3] = 0xff;
5042 req->l2_addr_mask[4] = 0xff;
5043 req->l2_addr_mask[5] = 0xff;
5044
5045 resp = hwrm_req_hold(bp, req);
5046 rc = hwrm_req_send(bp, req);
5047 if (!rc)
5048 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
5049 resp->l2_filter_id;
5050 hwrm_req_drop(bp, req);
5051 return rc;
5052 }
5053
bnxt_hwrm_clear_vnic_filter(struct bnxt * bp)5054 static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
5055 {
5056 struct hwrm_cfa_l2_filter_free_input *req;
5057 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
5058 int rc;
5059
5060 /* Any associated ntuple filters will also be cleared by firmware. */
5061 rc = hwrm_req_init(bp, req, HWRM_CFA_L2_FILTER_FREE);
5062 if (rc)
5063 return rc;
5064 hwrm_req_hold(bp, req);
5065 for (i = 0; i < num_of_vnics; i++) {
5066 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
5067
5068 for (j = 0; j < vnic->uc_filter_count; j++) {
5069 req->l2_filter_id = vnic->fw_l2_filter_id[j];
5070
5071 rc = hwrm_req_send(bp, req);
5072 }
5073 vnic->uc_filter_count = 0;
5074 }
5075 hwrm_req_drop(bp, req);
5076 return rc;
5077 }
5078
bnxt_hwrm_vnic_set_tpa(struct bnxt * bp,u16 vnic_id,u32 tpa_flags)5079 static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
5080 {
5081 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
5082 u16 max_aggs = VNIC_TPA_CFG_REQ_MAX_AGGS_MAX;
5083 struct hwrm_vnic_tpa_cfg_input *req;
5084 int rc;
5085
5086 if (vnic->fw_vnic_id == INVALID_HW_RING_ID)
5087 return 0;
5088
5089 rc = hwrm_req_init(bp, req, HWRM_VNIC_TPA_CFG);
5090 if (rc)
5091 return rc;
5092
5093 if (tpa_flags) {
5094 u16 mss = bp->dev->mtu - 40;
5095 u32 nsegs, n, segs = 0, flags;
5096
5097 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
5098 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
5099 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
5100 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
5101 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
5102 if (tpa_flags & BNXT_FLAG_GRO)
5103 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
5104
5105 req->flags = cpu_to_le32(flags);
5106
5107 req->enables =
5108 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
5109 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
5110 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
5111
5112 /* Number of segs are log2 units, and first packet is not
5113 * included as part of this units.
5114 */
5115 if (mss <= BNXT_RX_PAGE_SIZE) {
5116 n = BNXT_RX_PAGE_SIZE / mss;
5117 nsegs = (MAX_SKB_FRAGS - 1) * n;
5118 } else {
5119 n = mss / BNXT_RX_PAGE_SIZE;
5120 if (mss & (BNXT_RX_PAGE_SIZE - 1))
5121 n++;
5122 nsegs = (MAX_SKB_FRAGS - n) / n;
5123 }
5124
5125 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5126 segs = MAX_TPA_SEGS_P5;
5127 max_aggs = bp->max_tpa;
5128 } else {
5129 segs = ilog2(nsegs);
5130 }
5131 req->max_agg_segs = cpu_to_le16(segs);
5132 req->max_aggs = cpu_to_le16(max_aggs);
5133
5134 req->min_agg_len = cpu_to_le32(512);
5135 }
5136 req->vnic_id = cpu_to_le16(vnic->fw_vnic_id);
5137
5138 return hwrm_req_send(bp, req);
5139 }
5140
bnxt_cp_ring_from_grp(struct bnxt * bp,struct bnxt_ring_struct * ring)5141 static u16 bnxt_cp_ring_from_grp(struct bnxt *bp, struct bnxt_ring_struct *ring)
5142 {
5143 struct bnxt_ring_grp_info *grp_info;
5144
5145 grp_info = &bp->grp_info[ring->grp_idx];
5146 return grp_info->cp_fw_ring_id;
5147 }
5148
bnxt_cp_ring_for_rx(struct bnxt * bp,struct bnxt_rx_ring_info * rxr)5149 static u16 bnxt_cp_ring_for_rx(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
5150 {
5151 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5152 struct bnxt_napi *bnapi = rxr->bnapi;
5153 struct bnxt_cp_ring_info *cpr;
5154
5155 cpr = bnapi->cp_ring.cp_ring_arr[BNXT_RX_HDL];
5156 return cpr->cp_ring_struct.fw_ring_id;
5157 } else {
5158 return bnxt_cp_ring_from_grp(bp, &rxr->rx_ring_struct);
5159 }
5160 }
5161
bnxt_cp_ring_for_tx(struct bnxt * bp,struct bnxt_tx_ring_info * txr)5162 static u16 bnxt_cp_ring_for_tx(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
5163 {
5164 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5165 struct bnxt_napi *bnapi = txr->bnapi;
5166 struct bnxt_cp_ring_info *cpr;
5167
5168 cpr = bnapi->cp_ring.cp_ring_arr[BNXT_TX_HDL];
5169 return cpr->cp_ring_struct.fw_ring_id;
5170 } else {
5171 return bnxt_cp_ring_from_grp(bp, &txr->tx_ring_struct);
5172 }
5173 }
5174
bnxt_alloc_rss_indir_tbl(struct bnxt * bp)5175 static int bnxt_alloc_rss_indir_tbl(struct bnxt *bp)
5176 {
5177 int entries;
5178
5179 if (bp->flags & BNXT_FLAG_CHIP_P5)
5180 entries = BNXT_MAX_RSS_TABLE_ENTRIES_P5;
5181 else
5182 entries = HW_HASH_INDEX_SIZE;
5183
5184 bp->rss_indir_tbl_entries = entries;
5185 bp->rss_indir_tbl = kmalloc_array(entries, sizeof(*bp->rss_indir_tbl),
5186 GFP_KERNEL);
5187 if (!bp->rss_indir_tbl)
5188 return -ENOMEM;
5189 return 0;
5190 }
5191
bnxt_set_dflt_rss_indir_tbl(struct bnxt * bp)5192 static void bnxt_set_dflt_rss_indir_tbl(struct bnxt *bp)
5193 {
5194 u16 max_rings, max_entries, pad, i;
5195
5196 if (!bp->rx_nr_rings)
5197 return;
5198
5199 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5200 max_rings = bp->rx_nr_rings - 1;
5201 else
5202 max_rings = bp->rx_nr_rings;
5203
5204 max_entries = bnxt_get_rxfh_indir_size(bp->dev);
5205
5206 for (i = 0; i < max_entries; i++)
5207 bp->rss_indir_tbl[i] = ethtool_rxfh_indir_default(i, max_rings);
5208
5209 pad = bp->rss_indir_tbl_entries - max_entries;
5210 if (pad)
5211 memset(&bp->rss_indir_tbl[i], 0, pad * sizeof(u16));
5212 }
5213
bnxt_get_max_rss_ring(struct bnxt * bp)5214 static u16 bnxt_get_max_rss_ring(struct bnxt *bp)
5215 {
5216 u16 i, tbl_size, max_ring = 0;
5217
5218 if (!bp->rss_indir_tbl)
5219 return 0;
5220
5221 tbl_size = bnxt_get_rxfh_indir_size(bp->dev);
5222 for (i = 0; i < tbl_size; i++)
5223 max_ring = max(max_ring, bp->rss_indir_tbl[i]);
5224 return max_ring;
5225 }
5226
bnxt_get_nr_rss_ctxs(struct bnxt * bp,int rx_rings)5227 int bnxt_get_nr_rss_ctxs(struct bnxt *bp, int rx_rings)
5228 {
5229 if (bp->flags & BNXT_FLAG_CHIP_P5)
5230 return DIV_ROUND_UP(rx_rings, BNXT_RSS_TABLE_ENTRIES_P5);
5231 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5232 return 2;
5233 return 1;
5234 }
5235
bnxt_fill_hw_rss_tbl(struct bnxt * bp,struct bnxt_vnic_info * vnic)5236 static void bnxt_fill_hw_rss_tbl(struct bnxt *bp, struct bnxt_vnic_info *vnic)
5237 {
5238 bool no_rss = !(vnic->flags & BNXT_VNIC_RSS_FLAG);
5239 u16 i, j;
5240
5241 /* Fill the RSS indirection table with ring group ids */
5242 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++) {
5243 if (!no_rss)
5244 j = bp->rss_indir_tbl[i];
5245 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
5246 }
5247 }
5248
bnxt_fill_hw_rss_tbl_p5(struct bnxt * bp,struct bnxt_vnic_info * vnic)5249 static void bnxt_fill_hw_rss_tbl_p5(struct bnxt *bp,
5250 struct bnxt_vnic_info *vnic)
5251 {
5252 __le16 *ring_tbl = vnic->rss_table;
5253 struct bnxt_rx_ring_info *rxr;
5254 u16 tbl_size, i;
5255
5256 tbl_size = bnxt_get_rxfh_indir_size(bp->dev);
5257
5258 for (i = 0; i < tbl_size; i++) {
5259 u16 ring_id, j;
5260
5261 j = bp->rss_indir_tbl[i];
5262 rxr = &bp->rx_ring[j];
5263
5264 ring_id = rxr->rx_ring_struct.fw_ring_id;
5265 *ring_tbl++ = cpu_to_le16(ring_id);
5266 ring_id = bnxt_cp_ring_for_rx(bp, rxr);
5267 *ring_tbl++ = cpu_to_le16(ring_id);
5268 }
5269 }
5270
5271 static void
__bnxt_hwrm_vnic_set_rss(struct bnxt * bp,struct hwrm_vnic_rss_cfg_input * req,struct bnxt_vnic_info * vnic)5272 __bnxt_hwrm_vnic_set_rss(struct bnxt *bp, struct hwrm_vnic_rss_cfg_input *req,
5273 struct bnxt_vnic_info *vnic)
5274 {
5275 if (bp->flags & BNXT_FLAG_CHIP_P5)
5276 bnxt_fill_hw_rss_tbl_p5(bp, vnic);
5277 else
5278 bnxt_fill_hw_rss_tbl(bp, vnic);
5279
5280 if (bp->rss_hash_delta) {
5281 req->hash_type = cpu_to_le32(bp->rss_hash_delta);
5282 if (bp->rss_hash_cfg & bp->rss_hash_delta)
5283 req->flags |= VNIC_RSS_CFG_REQ_FLAGS_HASH_TYPE_INCLUDE;
5284 else
5285 req->flags |= VNIC_RSS_CFG_REQ_FLAGS_HASH_TYPE_EXCLUDE;
5286 } else {
5287 req->hash_type = cpu_to_le32(bp->rss_hash_cfg);
5288 }
5289 req->hash_mode_flags = VNIC_RSS_CFG_REQ_HASH_MODE_FLAGS_DEFAULT;
5290 req->ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
5291 req->hash_key_tbl_addr = cpu_to_le64(vnic->rss_hash_key_dma_addr);
5292 }
5293
bnxt_hwrm_vnic_set_rss(struct bnxt * bp,u16 vnic_id,bool set_rss)5294 static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
5295 {
5296 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
5297 struct hwrm_vnic_rss_cfg_input *req;
5298 int rc;
5299
5300 if ((bp->flags & BNXT_FLAG_CHIP_P5) ||
5301 vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
5302 return 0;
5303
5304 rc = hwrm_req_init(bp, req, HWRM_VNIC_RSS_CFG);
5305 if (rc)
5306 return rc;
5307
5308 if (set_rss)
5309 __bnxt_hwrm_vnic_set_rss(bp, req, vnic);
5310 req->rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
5311 return hwrm_req_send(bp, req);
5312 }
5313
bnxt_hwrm_vnic_set_rss_p5(struct bnxt * bp,u16 vnic_id,bool set_rss)5314 static int bnxt_hwrm_vnic_set_rss_p5(struct bnxt *bp, u16 vnic_id, bool set_rss)
5315 {
5316 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
5317 struct hwrm_vnic_rss_cfg_input *req;
5318 dma_addr_t ring_tbl_map;
5319 u32 i, nr_ctxs;
5320 int rc;
5321
5322 rc = hwrm_req_init(bp, req, HWRM_VNIC_RSS_CFG);
5323 if (rc)
5324 return rc;
5325
5326 req->vnic_id = cpu_to_le16(vnic->fw_vnic_id);
5327 if (!set_rss)
5328 return hwrm_req_send(bp, req);
5329
5330 __bnxt_hwrm_vnic_set_rss(bp, req, vnic);
5331 ring_tbl_map = vnic->rss_table_dma_addr;
5332 nr_ctxs = bnxt_get_nr_rss_ctxs(bp, bp->rx_nr_rings);
5333
5334 hwrm_req_hold(bp, req);
5335 for (i = 0; i < nr_ctxs; ring_tbl_map += BNXT_RSS_TABLE_SIZE_P5, i++) {
5336 req->ring_grp_tbl_addr = cpu_to_le64(ring_tbl_map);
5337 req->ring_table_pair_index = i;
5338 req->rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[i]);
5339 rc = hwrm_req_send(bp, req);
5340 if (rc)
5341 goto exit;
5342 }
5343
5344 exit:
5345 hwrm_req_drop(bp, req);
5346 return rc;
5347 }
5348
bnxt_hwrm_update_rss_hash_cfg(struct bnxt * bp)5349 static void bnxt_hwrm_update_rss_hash_cfg(struct bnxt *bp)
5350 {
5351 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5352 struct hwrm_vnic_rss_qcfg_output *resp;
5353 struct hwrm_vnic_rss_qcfg_input *req;
5354
5355 if (hwrm_req_init(bp, req, HWRM_VNIC_RSS_QCFG))
5356 return;
5357
5358 req->vnic_id = cpu_to_le16(vnic->fw_vnic_id);
5359 /* all contexts configured to same hash_type, zero always exists */
5360 req->rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
5361 resp = hwrm_req_hold(bp, req);
5362 if (!hwrm_req_send(bp, req)) {
5363 bp->rss_hash_cfg = le32_to_cpu(resp->hash_type) ?: bp->rss_hash_cfg;
5364 bp->rss_hash_delta = 0;
5365 }
5366 hwrm_req_drop(bp, req);
5367 }
5368
bnxt_hwrm_vnic_set_hds(struct bnxt * bp,u16 vnic_id)5369 static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
5370 {
5371 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
5372 struct hwrm_vnic_plcmodes_cfg_input *req;
5373 int rc;
5374
5375 rc = hwrm_req_init(bp, req, HWRM_VNIC_PLCMODES_CFG);
5376 if (rc)
5377 return rc;
5378
5379 req->flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT);
5380 req->enables = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID);
5381
5382 if (BNXT_RX_PAGE_MODE(bp)) {
5383 req->jumbo_thresh = cpu_to_le16(bp->rx_buf_use_size);
5384 } else {
5385 req->flags |= cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
5386 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
5387 req->enables |=
5388 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
5389 req->jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
5390 req->hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
5391 }
5392 req->vnic_id = cpu_to_le32(vnic->fw_vnic_id);
5393 return hwrm_req_send(bp, req);
5394 }
5395
bnxt_hwrm_vnic_ctx_free_one(struct bnxt * bp,u16 vnic_id,u16 ctx_idx)5396 static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
5397 u16 ctx_idx)
5398 {
5399 struct hwrm_vnic_rss_cos_lb_ctx_free_input *req;
5400
5401 if (hwrm_req_init(bp, req, HWRM_VNIC_RSS_COS_LB_CTX_FREE))
5402 return;
5403
5404 req->rss_cos_lb_ctx_id =
5405 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
5406
5407 hwrm_req_send(bp, req);
5408 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
5409 }
5410
bnxt_hwrm_vnic_ctx_free(struct bnxt * bp)5411 static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
5412 {
5413 int i, j;
5414
5415 for (i = 0; i < bp->nr_vnics; i++) {
5416 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
5417
5418 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
5419 if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
5420 bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
5421 }
5422 }
5423 bp->rsscos_nr_ctxs = 0;
5424 }
5425
bnxt_hwrm_vnic_ctx_alloc(struct bnxt * bp,u16 vnic_id,u16 ctx_idx)5426 static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
5427 {
5428 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp;
5429 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input *req;
5430 int rc;
5431
5432 rc = hwrm_req_init(bp, req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC);
5433 if (rc)
5434 return rc;
5435
5436 resp = hwrm_req_hold(bp, req);
5437 rc = hwrm_req_send(bp, req);
5438 if (!rc)
5439 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
5440 le16_to_cpu(resp->rss_cos_lb_ctx_id);
5441 hwrm_req_drop(bp, req);
5442
5443 return rc;
5444 }
5445
bnxt_get_roce_vnic_mode(struct bnxt * bp)5446 static u32 bnxt_get_roce_vnic_mode(struct bnxt *bp)
5447 {
5448 if (bp->flags & BNXT_FLAG_ROCE_MIRROR_CAP)
5449 return VNIC_CFG_REQ_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_MODE;
5450 return VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE;
5451 }
5452
bnxt_hwrm_vnic_cfg(struct bnxt * bp,u16 vnic_id)5453 int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
5454 {
5455 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
5456 struct hwrm_vnic_cfg_input *req;
5457 unsigned int ring = 0, grp_idx;
5458 u16 def_vlan = 0;
5459 int rc;
5460
5461 rc = hwrm_req_init(bp, req, HWRM_VNIC_CFG);
5462 if (rc)
5463 return rc;
5464
5465 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5466 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[0];
5467
5468 req->default_rx_ring_id =
5469 cpu_to_le16(rxr->rx_ring_struct.fw_ring_id);
5470 req->default_cmpl_ring_id =
5471 cpu_to_le16(bnxt_cp_ring_for_rx(bp, rxr));
5472 req->enables =
5473 cpu_to_le32(VNIC_CFG_REQ_ENABLES_DEFAULT_RX_RING_ID |
5474 VNIC_CFG_REQ_ENABLES_DEFAULT_CMPL_RING_ID);
5475 goto vnic_mru;
5476 }
5477 req->enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
5478 /* Only RSS support for now TBD: COS & LB */
5479 if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
5480 req->rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
5481 req->enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
5482 VNIC_CFG_REQ_ENABLES_MRU);
5483 } else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
5484 req->rss_rule =
5485 cpu_to_le16(bp->vnic_info[0].fw_rss_cos_lb_ctx[0]);
5486 req->enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
5487 VNIC_CFG_REQ_ENABLES_MRU);
5488 req->flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
5489 } else {
5490 req->rss_rule = cpu_to_le16(0xffff);
5491 }
5492
5493 if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
5494 (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
5495 req->cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
5496 req->enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
5497 } else {
5498 req->cos_rule = cpu_to_le16(0xffff);
5499 }
5500
5501 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
5502 ring = 0;
5503 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
5504 ring = vnic_id - 1;
5505 else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
5506 ring = bp->rx_nr_rings - 1;
5507
5508 grp_idx = bp->rx_ring[ring].bnapi->index;
5509 req->dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
5510 req->lb_rule = cpu_to_le16(0xffff);
5511 vnic_mru:
5512 req->mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + VLAN_HLEN);
5513
5514 req->vnic_id = cpu_to_le16(vnic->fw_vnic_id);
5515 #ifdef CONFIG_BNXT_SRIOV
5516 if (BNXT_VF(bp))
5517 def_vlan = bp->vf.vlan;
5518 #endif
5519 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
5520 req->flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
5521 if (!vnic_id && bnxt_ulp_registered(bp->edev))
5522 req->flags |= cpu_to_le32(bnxt_get_roce_vnic_mode(bp));
5523
5524 return hwrm_req_send(bp, req);
5525 }
5526
bnxt_hwrm_vnic_free_one(struct bnxt * bp,u16 vnic_id)5527 static void bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
5528 {
5529 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
5530 struct hwrm_vnic_free_input *req;
5531
5532 if (hwrm_req_init(bp, req, HWRM_VNIC_FREE))
5533 return;
5534
5535 req->vnic_id =
5536 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
5537
5538 hwrm_req_send(bp, req);
5539 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
5540 }
5541 }
5542
bnxt_hwrm_vnic_free(struct bnxt * bp)5543 static void bnxt_hwrm_vnic_free(struct bnxt *bp)
5544 {
5545 u16 i;
5546
5547 for (i = 0; i < bp->nr_vnics; i++)
5548 bnxt_hwrm_vnic_free_one(bp, i);
5549 }
5550
bnxt_hwrm_vnic_alloc(struct bnxt * bp,u16 vnic_id,unsigned int start_rx_ring_idx,unsigned int nr_rings)5551 static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
5552 unsigned int start_rx_ring_idx,
5553 unsigned int nr_rings)
5554 {
5555 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
5556 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
5557 struct hwrm_vnic_alloc_output *resp;
5558 struct hwrm_vnic_alloc_input *req;
5559 int rc;
5560
5561 rc = hwrm_req_init(bp, req, HWRM_VNIC_ALLOC);
5562 if (rc)
5563 return rc;
5564
5565 if (bp->flags & BNXT_FLAG_CHIP_P5)
5566 goto vnic_no_ring_grps;
5567
5568 /* map ring groups to this vnic */
5569 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
5570 grp_idx = bp->rx_ring[i].bnapi->index;
5571 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
5572 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
5573 j, nr_rings);
5574 break;
5575 }
5576 vnic->fw_grp_ids[j] = bp->grp_info[grp_idx].fw_grp_id;
5577 }
5578
5579 vnic_no_ring_grps:
5580 for (i = 0; i < BNXT_MAX_CTX_PER_VNIC; i++)
5581 vnic->fw_rss_cos_lb_ctx[i] = INVALID_HW_RING_ID;
5582 if (vnic_id == 0)
5583 req->flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
5584
5585 resp = hwrm_req_hold(bp, req);
5586 rc = hwrm_req_send(bp, req);
5587 if (!rc)
5588 vnic->fw_vnic_id = le32_to_cpu(resp->vnic_id);
5589 hwrm_req_drop(bp, req);
5590 return rc;
5591 }
5592
bnxt_hwrm_vnic_qcaps(struct bnxt * bp)5593 static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
5594 {
5595 struct hwrm_vnic_qcaps_output *resp;
5596 struct hwrm_vnic_qcaps_input *req;
5597 int rc;
5598
5599 bp->hw_ring_stats_size = sizeof(struct ctx_hw_stats);
5600 bp->flags &= ~(BNXT_FLAG_NEW_RSS_CAP | BNXT_FLAG_ROCE_MIRROR_CAP);
5601 if (bp->hwrm_spec_code < 0x10600)
5602 return 0;
5603
5604 rc = hwrm_req_init(bp, req, HWRM_VNIC_QCAPS);
5605 if (rc)
5606 return rc;
5607
5608 resp = hwrm_req_hold(bp, req);
5609 rc = hwrm_req_send(bp, req);
5610 if (!rc) {
5611 u32 flags = le32_to_cpu(resp->flags);
5612
5613 if (!(bp->flags & BNXT_FLAG_CHIP_P5) &&
5614 (flags & VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP))
5615 bp->flags |= BNXT_FLAG_NEW_RSS_CAP;
5616 if (flags &
5617 VNIC_QCAPS_RESP_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_CAP)
5618 bp->flags |= BNXT_FLAG_ROCE_MIRROR_CAP;
5619
5620 /* Older P5 fw before EXT_HW_STATS support did not set
5621 * VLAN_STRIP_CAP properly.
5622 */
5623 if ((flags & VNIC_QCAPS_RESP_FLAGS_VLAN_STRIP_CAP) ||
5624 (BNXT_CHIP_P5_THOR(bp) &&
5625 !(bp->fw_cap & BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED)))
5626 bp->fw_cap |= BNXT_FW_CAP_VLAN_RX_STRIP;
5627 if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_HASH_TYPE_DELTA_CAP)
5628 bp->fw_cap |= BNXT_FW_CAP_RSS_HASH_TYPE_DELTA;
5629 bp->max_tpa_v2 = le16_to_cpu(resp->max_aggs_supported);
5630 if (bp->max_tpa_v2) {
5631 if (BNXT_CHIP_P5_THOR(bp))
5632 bp->hw_ring_stats_size = BNXT_RING_STATS_SIZE_P5;
5633 else
5634 bp->hw_ring_stats_size = BNXT_RING_STATS_SIZE_P5_SR2;
5635 }
5636 }
5637 hwrm_req_drop(bp, req);
5638 return rc;
5639 }
5640
bnxt_hwrm_ring_grp_alloc(struct bnxt * bp)5641 static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
5642 {
5643 struct hwrm_ring_grp_alloc_output *resp;
5644 struct hwrm_ring_grp_alloc_input *req;
5645 int rc;
5646 u16 i;
5647
5648 if (bp->flags & BNXT_FLAG_CHIP_P5)
5649 return 0;
5650
5651 rc = hwrm_req_init(bp, req, HWRM_RING_GRP_ALLOC);
5652 if (rc)
5653 return rc;
5654
5655 resp = hwrm_req_hold(bp, req);
5656 for (i = 0; i < bp->rx_nr_rings; i++) {
5657 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
5658
5659 req->cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
5660 req->rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
5661 req->ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
5662 req->sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
5663
5664 rc = hwrm_req_send(bp, req);
5665
5666 if (rc)
5667 break;
5668
5669 bp->grp_info[grp_idx].fw_grp_id =
5670 le32_to_cpu(resp->ring_group_id);
5671 }
5672 hwrm_req_drop(bp, req);
5673 return rc;
5674 }
5675
bnxt_hwrm_ring_grp_free(struct bnxt * bp)5676 static void bnxt_hwrm_ring_grp_free(struct bnxt *bp)
5677 {
5678 struct hwrm_ring_grp_free_input *req;
5679 u16 i;
5680
5681 if (!bp->grp_info || (bp->flags & BNXT_FLAG_CHIP_P5))
5682 return;
5683
5684 if (hwrm_req_init(bp, req, HWRM_RING_GRP_FREE))
5685 return;
5686
5687 hwrm_req_hold(bp, req);
5688 for (i = 0; i < bp->cp_nr_rings; i++) {
5689 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
5690 continue;
5691 req->ring_group_id =
5692 cpu_to_le32(bp->grp_info[i].fw_grp_id);
5693
5694 hwrm_req_send(bp, req);
5695 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
5696 }
5697 hwrm_req_drop(bp, req);
5698 }
5699
hwrm_ring_alloc_send_msg(struct bnxt * bp,struct bnxt_ring_struct * ring,u32 ring_type,u32 map_index)5700 static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
5701 struct bnxt_ring_struct *ring,
5702 u32 ring_type, u32 map_index)
5703 {
5704 struct hwrm_ring_alloc_output *resp;
5705 struct hwrm_ring_alloc_input *req;
5706 struct bnxt_ring_mem_info *rmem = &ring->ring_mem;
5707 struct bnxt_ring_grp_info *grp_info;
5708 int rc, err = 0;
5709 u16 ring_id;
5710
5711 rc = hwrm_req_init(bp, req, HWRM_RING_ALLOC);
5712 if (rc)
5713 goto exit;
5714
5715 req->enables = 0;
5716 if (rmem->nr_pages > 1) {
5717 req->page_tbl_addr = cpu_to_le64(rmem->pg_tbl_map);
5718 /* Page size is in log2 units */
5719 req->page_size = BNXT_PAGE_SHIFT;
5720 req->page_tbl_depth = 1;
5721 } else {
5722 req->page_tbl_addr = cpu_to_le64(rmem->dma_arr[0]);
5723 }
5724 req->fbo = 0;
5725 /* Association of ring index with doorbell index and MSIX number */
5726 req->logical_id = cpu_to_le16(map_index);
5727
5728 switch (ring_type) {
5729 case HWRM_RING_ALLOC_TX: {
5730 struct bnxt_tx_ring_info *txr;
5731
5732 txr = container_of(ring, struct bnxt_tx_ring_info,
5733 tx_ring_struct);
5734 req->ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
5735 /* Association of transmit ring with completion ring */
5736 grp_info = &bp->grp_info[ring->grp_idx];
5737 req->cmpl_ring_id = cpu_to_le16(bnxt_cp_ring_for_tx(bp, txr));
5738 req->length = cpu_to_le32(bp->tx_ring_mask + 1);
5739 req->stat_ctx_id = cpu_to_le32(grp_info->fw_stats_ctx);
5740 req->queue_id = cpu_to_le16(ring->queue_id);
5741 break;
5742 }
5743 case HWRM_RING_ALLOC_RX:
5744 req->ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
5745 req->length = cpu_to_le32(bp->rx_ring_mask + 1);
5746 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5747 u16 flags = 0;
5748
5749 /* Association of rx ring with stats context */
5750 grp_info = &bp->grp_info[ring->grp_idx];
5751 req->rx_buf_size = cpu_to_le16(bp->rx_buf_use_size);
5752 req->stat_ctx_id = cpu_to_le32(grp_info->fw_stats_ctx);
5753 req->enables |= cpu_to_le32(
5754 RING_ALLOC_REQ_ENABLES_RX_BUF_SIZE_VALID);
5755 if (NET_IP_ALIGN == 2)
5756 flags = RING_ALLOC_REQ_FLAGS_RX_SOP_PAD;
5757 req->flags = cpu_to_le16(flags);
5758 }
5759 break;
5760 case HWRM_RING_ALLOC_AGG:
5761 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5762 req->ring_type = RING_ALLOC_REQ_RING_TYPE_RX_AGG;
5763 /* Association of agg ring with rx ring */
5764 grp_info = &bp->grp_info[ring->grp_idx];
5765 req->rx_ring_id = cpu_to_le16(grp_info->rx_fw_ring_id);
5766 req->rx_buf_size = cpu_to_le16(BNXT_RX_PAGE_SIZE);
5767 req->stat_ctx_id = cpu_to_le32(grp_info->fw_stats_ctx);
5768 req->enables |= cpu_to_le32(
5769 RING_ALLOC_REQ_ENABLES_RX_RING_ID_VALID |
5770 RING_ALLOC_REQ_ENABLES_RX_BUF_SIZE_VALID);
5771 } else {
5772 req->ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
5773 }
5774 req->length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
5775 break;
5776 case HWRM_RING_ALLOC_CMPL:
5777 req->ring_type = RING_ALLOC_REQ_RING_TYPE_L2_CMPL;
5778 req->length = cpu_to_le32(bp->cp_ring_mask + 1);
5779 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5780 /* Association of cp ring with nq */
5781 grp_info = &bp->grp_info[map_index];
5782 req->nq_ring_id = cpu_to_le16(grp_info->cp_fw_ring_id);
5783 req->cq_handle = cpu_to_le64(ring->handle);
5784 req->enables |= cpu_to_le32(
5785 RING_ALLOC_REQ_ENABLES_NQ_RING_ID_VALID);
5786 } else if (bp->flags & BNXT_FLAG_USING_MSIX) {
5787 req->int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
5788 }
5789 break;
5790 case HWRM_RING_ALLOC_NQ:
5791 req->ring_type = RING_ALLOC_REQ_RING_TYPE_NQ;
5792 req->length = cpu_to_le32(bp->cp_ring_mask + 1);
5793 if (bp->flags & BNXT_FLAG_USING_MSIX)
5794 req->int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
5795 break;
5796 default:
5797 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
5798 ring_type);
5799 return -1;
5800 }
5801
5802 resp = hwrm_req_hold(bp, req);
5803 rc = hwrm_req_send(bp, req);
5804 err = le16_to_cpu(resp->error_code);
5805 ring_id = le16_to_cpu(resp->ring_id);
5806 hwrm_req_drop(bp, req);
5807
5808 exit:
5809 if (rc || err) {
5810 netdev_err(bp->dev, "hwrm_ring_alloc type %d failed. rc:%x err:%x\n",
5811 ring_type, rc, err);
5812 return -EIO;
5813 }
5814 ring->fw_ring_id = ring_id;
5815 return rc;
5816 }
5817
bnxt_hwrm_set_async_event_cr(struct bnxt * bp,int idx)5818 static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
5819 {
5820 int rc;
5821
5822 if (BNXT_PF(bp)) {
5823 struct hwrm_func_cfg_input *req;
5824
5825 rc = hwrm_req_init(bp, req, HWRM_FUNC_CFG);
5826 if (rc)
5827 return rc;
5828
5829 req->fid = cpu_to_le16(0xffff);
5830 req->enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
5831 req->async_event_cr = cpu_to_le16(idx);
5832 return hwrm_req_send(bp, req);
5833 } else {
5834 struct hwrm_func_vf_cfg_input *req;
5835
5836 rc = hwrm_req_init(bp, req, HWRM_FUNC_VF_CFG);
5837 if (rc)
5838 return rc;
5839
5840 req->enables =
5841 cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
5842 req->async_event_cr = cpu_to_le16(idx);
5843 return hwrm_req_send(bp, req);
5844 }
5845 }
5846
bnxt_set_db(struct bnxt * bp,struct bnxt_db_info * db,u32 ring_type,u32 map_idx,u32 xid)5847 static void bnxt_set_db(struct bnxt *bp, struct bnxt_db_info *db, u32 ring_type,
5848 u32 map_idx, u32 xid)
5849 {
5850 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5851 if (BNXT_PF(bp))
5852 db->doorbell = bp->bar1 + DB_PF_OFFSET_P5;
5853 else
5854 db->doorbell = bp->bar1 + DB_VF_OFFSET_P5;
5855 switch (ring_type) {
5856 case HWRM_RING_ALLOC_TX:
5857 db->db_key64 = DBR_PATH_L2 | DBR_TYPE_SQ;
5858 break;
5859 case HWRM_RING_ALLOC_RX:
5860 case HWRM_RING_ALLOC_AGG:
5861 db->db_key64 = DBR_PATH_L2 | DBR_TYPE_SRQ;
5862 break;
5863 case HWRM_RING_ALLOC_CMPL:
5864 db->db_key64 = DBR_PATH_L2;
5865 break;
5866 case HWRM_RING_ALLOC_NQ:
5867 db->db_key64 = DBR_PATH_L2;
5868 break;
5869 }
5870 db->db_key64 |= (u64)xid << DBR_XID_SFT;
5871 } else {
5872 db->doorbell = bp->bar1 + map_idx * 0x80;
5873 switch (ring_type) {
5874 case HWRM_RING_ALLOC_TX:
5875 db->db_key32 = DB_KEY_TX;
5876 break;
5877 case HWRM_RING_ALLOC_RX:
5878 case HWRM_RING_ALLOC_AGG:
5879 db->db_key32 = DB_KEY_RX;
5880 break;
5881 case HWRM_RING_ALLOC_CMPL:
5882 db->db_key32 = DB_KEY_CP;
5883 break;
5884 }
5885 }
5886 }
5887
bnxt_hwrm_ring_alloc(struct bnxt * bp)5888 static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
5889 {
5890 bool agg_rings = !!(bp->flags & BNXT_FLAG_AGG_RINGS);
5891 int i, rc = 0;
5892 u32 type;
5893
5894 if (bp->flags & BNXT_FLAG_CHIP_P5)
5895 type = HWRM_RING_ALLOC_NQ;
5896 else
5897 type = HWRM_RING_ALLOC_CMPL;
5898 for (i = 0; i < bp->cp_nr_rings; i++) {
5899 struct bnxt_napi *bnapi = bp->bnapi[i];
5900 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5901 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
5902 u32 map_idx = ring->map_idx;
5903 unsigned int vector;
5904
5905 vector = bp->irq_tbl[map_idx].vector;
5906 disable_irq_nosync(vector);
5907 rc = hwrm_ring_alloc_send_msg(bp, ring, type, map_idx);
5908 if (rc) {
5909 enable_irq(vector);
5910 goto err_out;
5911 }
5912 bnxt_set_db(bp, &cpr->cp_db, type, map_idx, ring->fw_ring_id);
5913 bnxt_db_nq(bp, &cpr->cp_db, cpr->cp_raw_cons);
5914 enable_irq(vector);
5915 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
5916
5917 if (!i) {
5918 rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
5919 if (rc)
5920 netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
5921 }
5922 }
5923
5924 type = HWRM_RING_ALLOC_TX;
5925 for (i = 0; i < bp->tx_nr_rings; i++) {
5926 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
5927 struct bnxt_ring_struct *ring;
5928 u32 map_idx;
5929
5930 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5931 struct bnxt_napi *bnapi = txr->bnapi;
5932 struct bnxt_cp_ring_info *cpr, *cpr2;
5933 u32 type2 = HWRM_RING_ALLOC_CMPL;
5934
5935 cpr = &bnapi->cp_ring;
5936 cpr2 = cpr->cp_ring_arr[BNXT_TX_HDL];
5937 ring = &cpr2->cp_ring_struct;
5938 ring->handle = BNXT_TX_HDL;
5939 map_idx = bnapi->index;
5940 rc = hwrm_ring_alloc_send_msg(bp, ring, type2, map_idx);
5941 if (rc)
5942 goto err_out;
5943 bnxt_set_db(bp, &cpr2->cp_db, type2, map_idx,
5944 ring->fw_ring_id);
5945 bnxt_db_cq(bp, &cpr2->cp_db, cpr2->cp_raw_cons);
5946 }
5947 ring = &txr->tx_ring_struct;
5948 map_idx = i;
5949 rc = hwrm_ring_alloc_send_msg(bp, ring, type, map_idx);
5950 if (rc)
5951 goto err_out;
5952 bnxt_set_db(bp, &txr->tx_db, type, map_idx, ring->fw_ring_id);
5953 }
5954
5955 type = HWRM_RING_ALLOC_RX;
5956 for (i = 0; i < bp->rx_nr_rings; i++) {
5957 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
5958 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
5959 struct bnxt_napi *bnapi = rxr->bnapi;
5960 u32 map_idx = bnapi->index;
5961
5962 rc = hwrm_ring_alloc_send_msg(bp, ring, type, map_idx);
5963 if (rc)
5964 goto err_out;
5965 bnxt_set_db(bp, &rxr->rx_db, type, map_idx, ring->fw_ring_id);
5966 /* If we have agg rings, post agg buffers first. */
5967 if (!agg_rings)
5968 bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
5969 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
5970 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5971 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5972 u32 type2 = HWRM_RING_ALLOC_CMPL;
5973 struct bnxt_cp_ring_info *cpr2;
5974
5975 cpr2 = cpr->cp_ring_arr[BNXT_RX_HDL];
5976 ring = &cpr2->cp_ring_struct;
5977 ring->handle = BNXT_RX_HDL;
5978 rc = hwrm_ring_alloc_send_msg(bp, ring, type2, map_idx);
5979 if (rc)
5980 goto err_out;
5981 bnxt_set_db(bp, &cpr2->cp_db, type2, map_idx,
5982 ring->fw_ring_id);
5983 bnxt_db_cq(bp, &cpr2->cp_db, cpr2->cp_raw_cons);
5984 }
5985 }
5986
5987 if (agg_rings) {
5988 type = HWRM_RING_ALLOC_AGG;
5989 for (i = 0; i < bp->rx_nr_rings; i++) {
5990 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
5991 struct bnxt_ring_struct *ring =
5992 &rxr->rx_agg_ring_struct;
5993 u32 grp_idx = ring->grp_idx;
5994 u32 map_idx = grp_idx + bp->rx_nr_rings;
5995
5996 rc = hwrm_ring_alloc_send_msg(bp, ring, type, map_idx);
5997 if (rc)
5998 goto err_out;
5999
6000 bnxt_set_db(bp, &rxr->rx_agg_db, type, map_idx,
6001 ring->fw_ring_id);
6002 bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
6003 bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
6004 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
6005 }
6006 }
6007 err_out:
6008 return rc;
6009 }
6010
hwrm_ring_free_send_msg(struct bnxt * bp,struct bnxt_ring_struct * ring,u32 ring_type,int cmpl_ring_id)6011 static int hwrm_ring_free_send_msg(struct bnxt *bp,
6012 struct bnxt_ring_struct *ring,
6013 u32 ring_type, int cmpl_ring_id)
6014 {
6015 struct hwrm_ring_free_output *resp;
6016 struct hwrm_ring_free_input *req;
6017 u16 error_code = 0;
6018 int rc;
6019
6020 if (BNXT_NO_FW_ACCESS(bp))
6021 return 0;
6022
6023 rc = hwrm_req_init(bp, req, HWRM_RING_FREE);
6024 if (rc)
6025 goto exit;
6026
6027 req->cmpl_ring = cpu_to_le16(cmpl_ring_id);
6028 req->ring_type = ring_type;
6029 req->ring_id = cpu_to_le16(ring->fw_ring_id);
6030
6031 resp = hwrm_req_hold(bp, req);
6032 rc = hwrm_req_send(bp, req);
6033 error_code = le16_to_cpu(resp->error_code);
6034 hwrm_req_drop(bp, req);
6035 exit:
6036 if (rc || error_code) {
6037 netdev_err(bp->dev, "hwrm_ring_free type %d failed. rc:%x err:%x\n",
6038 ring_type, rc, error_code);
6039 return -EIO;
6040 }
6041 return 0;
6042 }
6043
bnxt_hwrm_ring_free(struct bnxt * bp,bool close_path)6044 static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
6045 {
6046 u32 type;
6047 int i;
6048
6049 if (!bp->bnapi)
6050 return;
6051
6052 for (i = 0; i < bp->tx_nr_rings; i++) {
6053 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
6054 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
6055
6056 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
6057 u32 cmpl_ring_id = bnxt_cp_ring_for_tx(bp, txr);
6058
6059 hwrm_ring_free_send_msg(bp, ring,
6060 RING_FREE_REQ_RING_TYPE_TX,
6061 close_path ? cmpl_ring_id :
6062 INVALID_HW_RING_ID);
6063 ring->fw_ring_id = INVALID_HW_RING_ID;
6064 }
6065 }
6066
6067 for (i = 0; i < bp->rx_nr_rings; i++) {
6068 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
6069 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
6070 u32 grp_idx = rxr->bnapi->index;
6071
6072 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
6073 u32 cmpl_ring_id = bnxt_cp_ring_for_rx(bp, rxr);
6074
6075 hwrm_ring_free_send_msg(bp, ring,
6076 RING_FREE_REQ_RING_TYPE_RX,
6077 close_path ? cmpl_ring_id :
6078 INVALID_HW_RING_ID);
6079 ring->fw_ring_id = INVALID_HW_RING_ID;
6080 bp->grp_info[grp_idx].rx_fw_ring_id =
6081 INVALID_HW_RING_ID;
6082 }
6083 }
6084
6085 if (bp->flags & BNXT_FLAG_CHIP_P5)
6086 type = RING_FREE_REQ_RING_TYPE_RX_AGG;
6087 else
6088 type = RING_FREE_REQ_RING_TYPE_RX;
6089 for (i = 0; i < bp->rx_nr_rings; i++) {
6090 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
6091 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
6092 u32 grp_idx = rxr->bnapi->index;
6093
6094 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
6095 u32 cmpl_ring_id = bnxt_cp_ring_for_rx(bp, rxr);
6096
6097 hwrm_ring_free_send_msg(bp, ring, type,
6098 close_path ? cmpl_ring_id :
6099 INVALID_HW_RING_ID);
6100 ring->fw_ring_id = INVALID_HW_RING_ID;
6101 bp->grp_info[grp_idx].agg_fw_ring_id =
6102 INVALID_HW_RING_ID;
6103 }
6104 }
6105
6106 /* The completion rings are about to be freed. After that the
6107 * IRQ doorbell will not work anymore. So we need to disable
6108 * IRQ here.
6109 */
6110 bnxt_disable_int_sync(bp);
6111
6112 if (bp->flags & BNXT_FLAG_CHIP_P5)
6113 type = RING_FREE_REQ_RING_TYPE_NQ;
6114 else
6115 type = RING_FREE_REQ_RING_TYPE_L2_CMPL;
6116 for (i = 0; i < bp->cp_nr_rings; i++) {
6117 struct bnxt_napi *bnapi = bp->bnapi[i];
6118 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6119 struct bnxt_ring_struct *ring;
6120 int j;
6121
6122 for (j = 0; j < 2; j++) {
6123 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[j];
6124
6125 if (cpr2) {
6126 ring = &cpr2->cp_ring_struct;
6127 if (ring->fw_ring_id == INVALID_HW_RING_ID)
6128 continue;
6129 hwrm_ring_free_send_msg(bp, ring,
6130 RING_FREE_REQ_RING_TYPE_L2_CMPL,
6131 INVALID_HW_RING_ID);
6132 ring->fw_ring_id = INVALID_HW_RING_ID;
6133 }
6134 }
6135 ring = &cpr->cp_ring_struct;
6136 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
6137 hwrm_ring_free_send_msg(bp, ring, type,
6138 INVALID_HW_RING_ID);
6139 ring->fw_ring_id = INVALID_HW_RING_ID;
6140 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
6141 }
6142 }
6143 }
6144
6145 static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
6146 bool shared);
6147
bnxt_hwrm_get_rings(struct bnxt * bp)6148 static int bnxt_hwrm_get_rings(struct bnxt *bp)
6149 {
6150 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
6151 struct hwrm_func_qcfg_output *resp;
6152 struct hwrm_func_qcfg_input *req;
6153 int rc;
6154
6155 if (bp->hwrm_spec_code < 0x10601)
6156 return 0;
6157
6158 rc = hwrm_req_init(bp, req, HWRM_FUNC_QCFG);
6159 if (rc)
6160 return rc;
6161
6162 req->fid = cpu_to_le16(0xffff);
6163 resp = hwrm_req_hold(bp, req);
6164 rc = hwrm_req_send(bp, req);
6165 if (rc) {
6166 hwrm_req_drop(bp, req);
6167 return rc;
6168 }
6169
6170 hw_resc->resv_tx_rings = le16_to_cpu(resp->alloc_tx_rings);
6171 if (BNXT_NEW_RM(bp)) {
6172 u16 cp, stats;
6173
6174 hw_resc->resv_rx_rings = le16_to_cpu(resp->alloc_rx_rings);
6175 hw_resc->resv_hw_ring_grps =
6176 le32_to_cpu(resp->alloc_hw_ring_grps);
6177 hw_resc->resv_vnics = le16_to_cpu(resp->alloc_vnics);
6178 cp = le16_to_cpu(resp->alloc_cmpl_rings);
6179 stats = le16_to_cpu(resp->alloc_stat_ctx);
6180 hw_resc->resv_irqs = cp;
6181 if (bp->flags & BNXT_FLAG_CHIP_P5) {
6182 int rx = hw_resc->resv_rx_rings;
6183 int tx = hw_resc->resv_tx_rings;
6184
6185 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6186 rx >>= 1;
6187 if (cp < (rx + tx)) {
6188 bnxt_trim_rings(bp, &rx, &tx, cp, false);
6189 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6190 rx <<= 1;
6191 hw_resc->resv_rx_rings = rx;
6192 hw_resc->resv_tx_rings = tx;
6193 }
6194 hw_resc->resv_irqs = le16_to_cpu(resp->alloc_msix);
6195 hw_resc->resv_hw_ring_grps = rx;
6196 }
6197 hw_resc->resv_cp_rings = cp;
6198 hw_resc->resv_stat_ctxs = stats;
6199 }
6200 hwrm_req_drop(bp, req);
6201 return 0;
6202 }
6203
__bnxt_hwrm_get_tx_rings(struct bnxt * bp,u16 fid,int * tx_rings)6204 int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
6205 {
6206 struct hwrm_func_qcfg_output *resp;
6207 struct hwrm_func_qcfg_input *req;
6208 int rc;
6209
6210 if (bp->hwrm_spec_code < 0x10601)
6211 return 0;
6212
6213 rc = hwrm_req_init(bp, req, HWRM_FUNC_QCFG);
6214 if (rc)
6215 return rc;
6216
6217 req->fid = cpu_to_le16(fid);
6218 resp = hwrm_req_hold(bp, req);
6219 rc = hwrm_req_send(bp, req);
6220 if (!rc)
6221 *tx_rings = le16_to_cpu(resp->alloc_tx_rings);
6222
6223 hwrm_req_drop(bp, req);
6224 return rc;
6225 }
6226
6227 static bool bnxt_rfs_supported(struct bnxt *bp);
6228
6229 static struct hwrm_func_cfg_input *
__bnxt_hwrm_reserve_pf_rings(struct bnxt * bp,int tx_rings,int rx_rings,int ring_grps,int cp_rings,int stats,int vnics)6230 __bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
6231 int ring_grps, int cp_rings, int stats, int vnics)
6232 {
6233 struct hwrm_func_cfg_input *req;
6234 u32 enables = 0;
6235
6236 if (hwrm_req_init(bp, req, HWRM_FUNC_CFG))
6237 return NULL;
6238
6239 req->fid = cpu_to_le16(0xffff);
6240 enables |= tx_rings ? FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
6241 req->num_tx_rings = cpu_to_le16(tx_rings);
6242 if (BNXT_NEW_RM(bp)) {
6243 enables |= rx_rings ? FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS : 0;
6244 enables |= stats ? FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
6245 if (bp->flags & BNXT_FLAG_CHIP_P5) {
6246 enables |= cp_rings ? FUNC_CFG_REQ_ENABLES_NUM_MSIX : 0;
6247 enables |= tx_rings + ring_grps ?
6248 FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
6249 enables |= rx_rings ?
6250 FUNC_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS : 0;
6251 } else {
6252 enables |= cp_rings ?
6253 FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
6254 enables |= ring_grps ?
6255 FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS |
6256 FUNC_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS : 0;
6257 }
6258 enables |= vnics ? FUNC_CFG_REQ_ENABLES_NUM_VNICS : 0;
6259
6260 req->num_rx_rings = cpu_to_le16(rx_rings);
6261 if (bp->flags & BNXT_FLAG_CHIP_P5) {
6262 req->num_cmpl_rings = cpu_to_le16(tx_rings + ring_grps);
6263 req->num_msix = cpu_to_le16(cp_rings);
6264 req->num_rsscos_ctxs =
6265 cpu_to_le16(DIV_ROUND_UP(ring_grps, 64));
6266 } else {
6267 req->num_cmpl_rings = cpu_to_le16(cp_rings);
6268 req->num_hw_ring_grps = cpu_to_le16(ring_grps);
6269 req->num_rsscos_ctxs = cpu_to_le16(1);
6270 if (!(bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
6271 bnxt_rfs_supported(bp))
6272 req->num_rsscos_ctxs =
6273 cpu_to_le16(ring_grps + 1);
6274 }
6275 req->num_stat_ctxs = cpu_to_le16(stats);
6276 req->num_vnics = cpu_to_le16(vnics);
6277 }
6278 req->enables = cpu_to_le32(enables);
6279 return req;
6280 }
6281
6282 static struct hwrm_func_vf_cfg_input *
__bnxt_hwrm_reserve_vf_rings(struct bnxt * bp,int tx_rings,int rx_rings,int ring_grps,int cp_rings,int stats,int vnics)6283 __bnxt_hwrm_reserve_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
6284 int ring_grps, int cp_rings, int stats, int vnics)
6285 {
6286 struct hwrm_func_vf_cfg_input *req;
6287 u32 enables = 0;
6288
6289 if (hwrm_req_init(bp, req, HWRM_FUNC_VF_CFG))
6290 return NULL;
6291
6292 enables |= tx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
6293 enables |= rx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_RX_RINGS |
6294 FUNC_VF_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS : 0;
6295 enables |= stats ? FUNC_VF_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
6296 if (bp->flags & BNXT_FLAG_CHIP_P5) {
6297 enables |= tx_rings + ring_grps ?
6298 FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
6299 } else {
6300 enables |= cp_rings ?
6301 FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
6302 enables |= ring_grps ?
6303 FUNC_VF_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
6304 }
6305 enables |= vnics ? FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS : 0;
6306 enables |= FUNC_VF_CFG_REQ_ENABLES_NUM_L2_CTXS;
6307
6308 req->num_l2_ctxs = cpu_to_le16(BNXT_VF_MAX_L2_CTX);
6309 req->num_tx_rings = cpu_to_le16(tx_rings);
6310 req->num_rx_rings = cpu_to_le16(rx_rings);
6311 if (bp->flags & BNXT_FLAG_CHIP_P5) {
6312 req->num_cmpl_rings = cpu_to_le16(tx_rings + ring_grps);
6313 req->num_rsscos_ctxs = cpu_to_le16(DIV_ROUND_UP(ring_grps, 64));
6314 } else {
6315 req->num_cmpl_rings = cpu_to_le16(cp_rings);
6316 req->num_hw_ring_grps = cpu_to_le16(ring_grps);
6317 req->num_rsscos_ctxs = cpu_to_le16(BNXT_VF_MAX_RSS_CTX);
6318 }
6319 req->num_stat_ctxs = cpu_to_le16(stats);
6320 req->num_vnics = cpu_to_le16(vnics);
6321
6322 req->enables = cpu_to_le32(enables);
6323 return req;
6324 }
6325
6326 static int
bnxt_hwrm_reserve_pf_rings(struct bnxt * bp,int tx_rings,int rx_rings,int ring_grps,int cp_rings,int stats,int vnics)6327 bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
6328 int ring_grps, int cp_rings, int stats, int vnics)
6329 {
6330 struct hwrm_func_cfg_input *req;
6331 int rc;
6332
6333 req = __bnxt_hwrm_reserve_pf_rings(bp, tx_rings, rx_rings, ring_grps,
6334 cp_rings, stats, vnics);
6335 if (!req)
6336 return -ENOMEM;
6337
6338 if (!req->enables) {
6339 hwrm_req_drop(bp, req);
6340 return 0;
6341 }
6342
6343 rc = hwrm_req_send(bp, req);
6344 if (rc)
6345 return rc;
6346
6347 if (bp->hwrm_spec_code < 0x10601)
6348 bp->hw_resc.resv_tx_rings = tx_rings;
6349
6350 return bnxt_hwrm_get_rings(bp);
6351 }
6352
6353 static int
bnxt_hwrm_reserve_vf_rings(struct bnxt * bp,int tx_rings,int rx_rings,int ring_grps,int cp_rings,int stats,int vnics)6354 bnxt_hwrm_reserve_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
6355 int ring_grps, int cp_rings, int stats, int vnics)
6356 {
6357 struct hwrm_func_vf_cfg_input *req;
6358 int rc;
6359
6360 if (!BNXT_NEW_RM(bp)) {
6361 bp->hw_resc.resv_tx_rings = tx_rings;
6362 return 0;
6363 }
6364
6365 req = __bnxt_hwrm_reserve_vf_rings(bp, tx_rings, rx_rings, ring_grps,
6366 cp_rings, stats, vnics);
6367 if (!req)
6368 return -ENOMEM;
6369
6370 rc = hwrm_req_send(bp, req);
6371 if (rc)
6372 return rc;
6373
6374 return bnxt_hwrm_get_rings(bp);
6375 }
6376
bnxt_hwrm_reserve_rings(struct bnxt * bp,int tx,int rx,int grp,int cp,int stat,int vnic)6377 static int bnxt_hwrm_reserve_rings(struct bnxt *bp, int tx, int rx, int grp,
6378 int cp, int stat, int vnic)
6379 {
6380 if (BNXT_PF(bp))
6381 return bnxt_hwrm_reserve_pf_rings(bp, tx, rx, grp, cp, stat,
6382 vnic);
6383 else
6384 return bnxt_hwrm_reserve_vf_rings(bp, tx, rx, grp, cp, stat,
6385 vnic);
6386 }
6387
bnxt_nq_rings_in_use(struct bnxt * bp)6388 int bnxt_nq_rings_in_use(struct bnxt *bp)
6389 {
6390 int cp = bp->cp_nr_rings;
6391 int ulp_msix, ulp_base;
6392
6393 ulp_msix = bnxt_get_ulp_msix_num(bp);
6394 if (ulp_msix) {
6395 ulp_base = bnxt_get_ulp_msix_base(bp);
6396 cp += ulp_msix;
6397 if ((ulp_base + ulp_msix) > cp)
6398 cp = ulp_base + ulp_msix;
6399 }
6400 return cp;
6401 }
6402
bnxt_cp_rings_in_use(struct bnxt * bp)6403 static int bnxt_cp_rings_in_use(struct bnxt *bp)
6404 {
6405 int cp;
6406
6407 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
6408 return bnxt_nq_rings_in_use(bp);
6409
6410 cp = bp->tx_nr_rings + bp->rx_nr_rings;
6411 return cp;
6412 }
6413
bnxt_get_func_stat_ctxs(struct bnxt * bp)6414 static int bnxt_get_func_stat_ctxs(struct bnxt *bp)
6415 {
6416 int ulp_stat = bnxt_get_ulp_stat_ctxs(bp);
6417 int cp = bp->cp_nr_rings;
6418
6419 if (!ulp_stat)
6420 return cp;
6421
6422 if (bnxt_nq_rings_in_use(bp) > cp + bnxt_get_ulp_msix_num(bp))
6423 return bnxt_get_ulp_msix_base(bp) + ulp_stat;
6424
6425 return cp + ulp_stat;
6426 }
6427
6428 /* Check if a default RSS map needs to be setup. This function is only
6429 * used on older firmware that does not require reserving RX rings.
6430 */
bnxt_check_rss_tbl_no_rmgr(struct bnxt * bp)6431 static void bnxt_check_rss_tbl_no_rmgr(struct bnxt *bp)
6432 {
6433 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
6434
6435 /* The RSS map is valid for RX rings set to resv_rx_rings */
6436 if (hw_resc->resv_rx_rings != bp->rx_nr_rings) {
6437 hw_resc->resv_rx_rings = bp->rx_nr_rings;
6438 if (!netif_is_rxfh_configured(bp->dev))
6439 bnxt_set_dflt_rss_indir_tbl(bp);
6440 }
6441 }
6442
bnxt_need_reserve_rings(struct bnxt * bp)6443 static bool bnxt_need_reserve_rings(struct bnxt *bp)
6444 {
6445 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
6446 int cp = bnxt_cp_rings_in_use(bp);
6447 int nq = bnxt_nq_rings_in_use(bp);
6448 int rx = bp->rx_nr_rings, stat;
6449 int vnic = 1, grp = rx;
6450
6451 if (hw_resc->resv_tx_rings != bp->tx_nr_rings &&
6452 bp->hwrm_spec_code >= 0x10601)
6453 return true;
6454
6455 /* Old firmware does not need RX ring reservations but we still
6456 * need to setup a default RSS map when needed. With new firmware
6457 * we go through RX ring reservations first and then set up the
6458 * RSS map for the successfully reserved RX rings when needed.
6459 */
6460 if (!BNXT_NEW_RM(bp)) {
6461 bnxt_check_rss_tbl_no_rmgr(bp);
6462 return false;
6463 }
6464 if ((bp->flags & BNXT_FLAG_RFS) && !(bp->flags & BNXT_FLAG_CHIP_P5))
6465 vnic = rx + 1;
6466 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6467 rx <<= 1;
6468 stat = bnxt_get_func_stat_ctxs(bp);
6469 if (hw_resc->resv_rx_rings != rx || hw_resc->resv_cp_rings != cp ||
6470 hw_resc->resv_vnics != vnic || hw_resc->resv_stat_ctxs != stat ||
6471 (hw_resc->resv_hw_ring_grps != grp &&
6472 !(bp->flags & BNXT_FLAG_CHIP_P5)))
6473 return true;
6474 if ((bp->flags & BNXT_FLAG_CHIP_P5) && BNXT_PF(bp) &&
6475 hw_resc->resv_irqs != nq)
6476 return true;
6477 return false;
6478 }
6479
__bnxt_reserve_rings(struct bnxt * bp)6480 static int __bnxt_reserve_rings(struct bnxt *bp)
6481 {
6482 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
6483 int cp = bnxt_nq_rings_in_use(bp);
6484 int tx = bp->tx_nr_rings;
6485 int rx = bp->rx_nr_rings;
6486 int grp, rx_rings, rc;
6487 int vnic = 1, stat;
6488 bool sh = false;
6489
6490 if (!bnxt_need_reserve_rings(bp))
6491 return 0;
6492
6493 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
6494 sh = true;
6495 if ((bp->flags & BNXT_FLAG_RFS) && !(bp->flags & BNXT_FLAG_CHIP_P5))
6496 vnic = rx + 1;
6497 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6498 rx <<= 1;
6499 grp = bp->rx_nr_rings;
6500 stat = bnxt_get_func_stat_ctxs(bp);
6501
6502 rc = bnxt_hwrm_reserve_rings(bp, tx, rx, grp, cp, stat, vnic);
6503 if (rc)
6504 return rc;
6505
6506 tx = hw_resc->resv_tx_rings;
6507 if (BNXT_NEW_RM(bp)) {
6508 rx = hw_resc->resv_rx_rings;
6509 cp = hw_resc->resv_irqs;
6510 grp = hw_resc->resv_hw_ring_grps;
6511 vnic = hw_resc->resv_vnics;
6512 stat = hw_resc->resv_stat_ctxs;
6513 }
6514
6515 rx_rings = rx;
6516 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
6517 if (rx >= 2) {
6518 rx_rings = rx >> 1;
6519 } else {
6520 if (netif_running(bp->dev))
6521 return -ENOMEM;
6522
6523 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
6524 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
6525 bp->dev->hw_features &= ~NETIF_F_LRO;
6526 bp->dev->features &= ~NETIF_F_LRO;
6527 bnxt_set_ring_params(bp);
6528 }
6529 }
6530 rx_rings = min_t(int, rx_rings, grp);
6531 cp = min_t(int, cp, bp->cp_nr_rings);
6532 if (stat > bnxt_get_ulp_stat_ctxs(bp))
6533 stat -= bnxt_get_ulp_stat_ctxs(bp);
6534 cp = min_t(int, cp, stat);
6535 rc = bnxt_trim_rings(bp, &rx_rings, &tx, cp, sh);
6536 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6537 rx = rx_rings << 1;
6538 cp = sh ? max_t(int, tx, rx_rings) : tx + rx_rings;
6539 bp->tx_nr_rings = tx;
6540
6541 /* If we cannot reserve all the RX rings, reset the RSS map only
6542 * if absolutely necessary
6543 */
6544 if (rx_rings != bp->rx_nr_rings) {
6545 netdev_warn(bp->dev, "Able to reserve only %d out of %d requested RX rings\n",
6546 rx_rings, bp->rx_nr_rings);
6547 if (netif_is_rxfh_configured(bp->dev) &&
6548 (bnxt_get_nr_rss_ctxs(bp, bp->rx_nr_rings) !=
6549 bnxt_get_nr_rss_ctxs(bp, rx_rings) ||
6550 bnxt_get_max_rss_ring(bp) >= rx_rings)) {
6551 netdev_warn(bp->dev, "RSS table entries reverting to default\n");
6552 bp->dev->priv_flags &= ~IFF_RXFH_CONFIGURED;
6553 }
6554 }
6555 bp->rx_nr_rings = rx_rings;
6556 bp->cp_nr_rings = cp;
6557
6558 if (!tx || !rx || !cp || !grp || !vnic || !stat)
6559 return -ENOMEM;
6560
6561 if (!netif_is_rxfh_configured(bp->dev))
6562 bnxt_set_dflt_rss_indir_tbl(bp);
6563
6564 return rc;
6565 }
6566
bnxt_hwrm_check_vf_rings(struct bnxt * bp,int tx_rings,int rx_rings,int ring_grps,int cp_rings,int stats,int vnics)6567 static int bnxt_hwrm_check_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
6568 int ring_grps, int cp_rings, int stats,
6569 int vnics)
6570 {
6571 struct hwrm_func_vf_cfg_input *req;
6572 u32 flags;
6573
6574 if (!BNXT_NEW_RM(bp))
6575 return 0;
6576
6577 req = __bnxt_hwrm_reserve_vf_rings(bp, tx_rings, rx_rings, ring_grps,
6578 cp_rings, stats, vnics);
6579 flags = FUNC_VF_CFG_REQ_FLAGS_TX_ASSETS_TEST |
6580 FUNC_VF_CFG_REQ_FLAGS_RX_ASSETS_TEST |
6581 FUNC_VF_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
6582 FUNC_VF_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
6583 FUNC_VF_CFG_REQ_FLAGS_VNIC_ASSETS_TEST |
6584 FUNC_VF_CFG_REQ_FLAGS_RSSCOS_CTX_ASSETS_TEST;
6585 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
6586 flags |= FUNC_VF_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST;
6587
6588 req->flags = cpu_to_le32(flags);
6589 return hwrm_req_send_silent(bp, req);
6590 }
6591
bnxt_hwrm_check_pf_rings(struct bnxt * bp,int tx_rings,int rx_rings,int ring_grps,int cp_rings,int stats,int vnics)6592 static int bnxt_hwrm_check_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
6593 int ring_grps, int cp_rings, int stats,
6594 int vnics)
6595 {
6596 struct hwrm_func_cfg_input *req;
6597 u32 flags;
6598
6599 req = __bnxt_hwrm_reserve_pf_rings(bp, tx_rings, rx_rings, ring_grps,
6600 cp_rings, stats, vnics);
6601 flags = FUNC_CFG_REQ_FLAGS_TX_ASSETS_TEST;
6602 if (BNXT_NEW_RM(bp)) {
6603 flags |= FUNC_CFG_REQ_FLAGS_RX_ASSETS_TEST |
6604 FUNC_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
6605 FUNC_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
6606 FUNC_CFG_REQ_FLAGS_VNIC_ASSETS_TEST;
6607 if (bp->flags & BNXT_FLAG_CHIP_P5)
6608 flags |= FUNC_CFG_REQ_FLAGS_RSSCOS_CTX_ASSETS_TEST |
6609 FUNC_CFG_REQ_FLAGS_NQ_ASSETS_TEST;
6610 else
6611 flags |= FUNC_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST;
6612 }
6613
6614 req->flags = cpu_to_le32(flags);
6615 return hwrm_req_send_silent(bp, req);
6616 }
6617
bnxt_hwrm_check_rings(struct bnxt * bp,int tx_rings,int rx_rings,int ring_grps,int cp_rings,int stats,int vnics)6618 static int bnxt_hwrm_check_rings(struct bnxt *bp, int tx_rings, int rx_rings,
6619 int ring_grps, int cp_rings, int stats,
6620 int vnics)
6621 {
6622 if (bp->hwrm_spec_code < 0x10801)
6623 return 0;
6624
6625 if (BNXT_PF(bp))
6626 return bnxt_hwrm_check_pf_rings(bp, tx_rings, rx_rings,
6627 ring_grps, cp_rings, stats,
6628 vnics);
6629
6630 return bnxt_hwrm_check_vf_rings(bp, tx_rings, rx_rings, ring_grps,
6631 cp_rings, stats, vnics);
6632 }
6633
bnxt_hwrm_coal_params_qcaps(struct bnxt * bp)6634 static void bnxt_hwrm_coal_params_qcaps(struct bnxt *bp)
6635 {
6636 struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
6637 struct hwrm_ring_aggint_qcaps_output *resp;
6638 struct hwrm_ring_aggint_qcaps_input *req;
6639 int rc;
6640
6641 coal_cap->cmpl_params = BNXT_LEGACY_COAL_CMPL_PARAMS;
6642 coal_cap->num_cmpl_dma_aggr_max = 63;
6643 coal_cap->num_cmpl_dma_aggr_during_int_max = 63;
6644 coal_cap->cmpl_aggr_dma_tmr_max = 65535;
6645 coal_cap->cmpl_aggr_dma_tmr_during_int_max = 65535;
6646 coal_cap->int_lat_tmr_min_max = 65535;
6647 coal_cap->int_lat_tmr_max_max = 65535;
6648 coal_cap->num_cmpl_aggr_int_max = 65535;
6649 coal_cap->timer_units = 80;
6650
6651 if (bp->hwrm_spec_code < 0x10902)
6652 return;
6653
6654 if (hwrm_req_init(bp, req, HWRM_RING_AGGINT_QCAPS))
6655 return;
6656
6657 resp = hwrm_req_hold(bp, req);
6658 rc = hwrm_req_send_silent(bp, req);
6659 if (!rc) {
6660 coal_cap->cmpl_params = le32_to_cpu(resp->cmpl_params);
6661 coal_cap->nq_params = le32_to_cpu(resp->nq_params);
6662 coal_cap->num_cmpl_dma_aggr_max =
6663 le16_to_cpu(resp->num_cmpl_dma_aggr_max);
6664 coal_cap->num_cmpl_dma_aggr_during_int_max =
6665 le16_to_cpu(resp->num_cmpl_dma_aggr_during_int_max);
6666 coal_cap->cmpl_aggr_dma_tmr_max =
6667 le16_to_cpu(resp->cmpl_aggr_dma_tmr_max);
6668 coal_cap->cmpl_aggr_dma_tmr_during_int_max =
6669 le16_to_cpu(resp->cmpl_aggr_dma_tmr_during_int_max);
6670 coal_cap->int_lat_tmr_min_max =
6671 le16_to_cpu(resp->int_lat_tmr_min_max);
6672 coal_cap->int_lat_tmr_max_max =
6673 le16_to_cpu(resp->int_lat_tmr_max_max);
6674 coal_cap->num_cmpl_aggr_int_max =
6675 le16_to_cpu(resp->num_cmpl_aggr_int_max);
6676 coal_cap->timer_units = le16_to_cpu(resp->timer_units);
6677 }
6678 hwrm_req_drop(bp, req);
6679 }
6680
bnxt_usec_to_coal_tmr(struct bnxt * bp,u16 usec)6681 static u16 bnxt_usec_to_coal_tmr(struct bnxt *bp, u16 usec)
6682 {
6683 struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
6684
6685 return usec * 1000 / coal_cap->timer_units;
6686 }
6687
bnxt_hwrm_set_coal_params(struct bnxt * bp,struct bnxt_coal * hw_coal,struct hwrm_ring_cmpl_ring_cfg_aggint_params_input * req)6688 static void bnxt_hwrm_set_coal_params(struct bnxt *bp,
6689 struct bnxt_coal *hw_coal,
6690 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
6691 {
6692 struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
6693 u16 val, tmr, max, flags = hw_coal->flags;
6694 u32 cmpl_params = coal_cap->cmpl_params;
6695
6696 max = hw_coal->bufs_per_record * 128;
6697 if (hw_coal->budget)
6698 max = hw_coal->bufs_per_record * hw_coal->budget;
6699 max = min_t(u16, max, coal_cap->num_cmpl_aggr_int_max);
6700
6701 val = clamp_t(u16, hw_coal->coal_bufs, 1, max);
6702 req->num_cmpl_aggr_int = cpu_to_le16(val);
6703
6704 val = min_t(u16, val, coal_cap->num_cmpl_dma_aggr_max);
6705 req->num_cmpl_dma_aggr = cpu_to_le16(val);
6706
6707 val = clamp_t(u16, hw_coal->coal_bufs_irq, 1,
6708 coal_cap->num_cmpl_dma_aggr_during_int_max);
6709 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(val);
6710
6711 tmr = bnxt_usec_to_coal_tmr(bp, hw_coal->coal_ticks);
6712 tmr = clamp_t(u16, tmr, 1, coal_cap->int_lat_tmr_max_max);
6713 req->int_lat_tmr_max = cpu_to_le16(tmr);
6714
6715 /* min timer set to 1/2 of interrupt timer */
6716 if (cmpl_params & RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_INT_LAT_TMR_MIN) {
6717 val = tmr / 2;
6718 val = clamp_t(u16, val, 1, coal_cap->int_lat_tmr_min_max);
6719 req->int_lat_tmr_min = cpu_to_le16(val);
6720 req->enables |= cpu_to_le16(BNXT_COAL_CMPL_MIN_TMR_ENABLE);
6721 }
6722
6723 /* buf timer set to 1/4 of interrupt timer */
6724 val = clamp_t(u16, tmr / 4, 1, coal_cap->cmpl_aggr_dma_tmr_max);
6725 req->cmpl_aggr_dma_tmr = cpu_to_le16(val);
6726
6727 if (cmpl_params &
6728 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_DMA_AGGR_DURING_INT) {
6729 tmr = bnxt_usec_to_coal_tmr(bp, hw_coal->coal_ticks_irq);
6730 val = clamp_t(u16, tmr, 1,
6731 coal_cap->cmpl_aggr_dma_tmr_during_int_max);
6732 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(val);
6733 req->enables |=
6734 cpu_to_le16(BNXT_COAL_CMPL_AGGR_TMR_DURING_INT_ENABLE);
6735 }
6736
6737 if ((cmpl_params & RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_RING_IDLE) &&
6738 hw_coal->idle_thresh && hw_coal->coal_ticks < hw_coal->idle_thresh)
6739 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
6740 req->flags = cpu_to_le16(flags);
6741 req->enables |= cpu_to_le16(BNXT_COAL_CMPL_ENABLES);
6742 }
6743
__bnxt_hwrm_set_coal_nq(struct bnxt * bp,struct bnxt_napi * bnapi,struct bnxt_coal * hw_coal)6744 static int __bnxt_hwrm_set_coal_nq(struct bnxt *bp, struct bnxt_napi *bnapi,
6745 struct bnxt_coal *hw_coal)
6746 {
6747 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req;
6748 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6749 struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
6750 u32 nq_params = coal_cap->nq_params;
6751 u16 tmr;
6752 int rc;
6753
6754 if (!(nq_params & RING_AGGINT_QCAPS_RESP_NQ_PARAMS_INT_LAT_TMR_MIN))
6755 return 0;
6756
6757 rc = hwrm_req_init(bp, req, HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS);
6758 if (rc)
6759 return rc;
6760
6761 req->ring_id = cpu_to_le16(cpr->cp_ring_struct.fw_ring_id);
6762 req->flags =
6763 cpu_to_le16(RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_IS_NQ);
6764
6765 tmr = bnxt_usec_to_coal_tmr(bp, hw_coal->coal_ticks) / 2;
6766 tmr = clamp_t(u16, tmr, 1, coal_cap->int_lat_tmr_min_max);
6767 req->int_lat_tmr_min = cpu_to_le16(tmr);
6768 req->enables |= cpu_to_le16(BNXT_COAL_CMPL_MIN_TMR_ENABLE);
6769 return hwrm_req_send(bp, req);
6770 }
6771
bnxt_hwrm_set_ring_coal(struct bnxt * bp,struct bnxt_napi * bnapi)6772 int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi)
6773 {
6774 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req_rx;
6775 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6776 struct bnxt_coal coal;
6777 int rc;
6778
6779 /* Tick values in micro seconds.
6780 * 1 coal_buf x bufs_per_record = 1 completion record.
6781 */
6782 memcpy(&coal, &bp->rx_coal, sizeof(struct bnxt_coal));
6783
6784 coal.coal_ticks = cpr->rx_ring_coal.coal_ticks;
6785 coal.coal_bufs = cpr->rx_ring_coal.coal_bufs;
6786
6787 if (!bnapi->rx_ring)
6788 return -ENODEV;
6789
6790 rc = hwrm_req_init(bp, req_rx, HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS);
6791 if (rc)
6792 return rc;
6793
6794 bnxt_hwrm_set_coal_params(bp, &coal, req_rx);
6795
6796 req_rx->ring_id = cpu_to_le16(bnxt_cp_ring_for_rx(bp, bnapi->rx_ring));
6797
6798 return hwrm_req_send(bp, req_rx);
6799 }
6800
bnxt_hwrm_set_coal(struct bnxt * bp)6801 int bnxt_hwrm_set_coal(struct bnxt *bp)
6802 {
6803 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req_rx, *req_tx,
6804 *req;
6805 int i, rc;
6806
6807 rc = hwrm_req_init(bp, req_rx, HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS);
6808 if (rc)
6809 return rc;
6810
6811 rc = hwrm_req_init(bp, req_tx, HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS);
6812 if (rc) {
6813 hwrm_req_drop(bp, req_rx);
6814 return rc;
6815 }
6816
6817 bnxt_hwrm_set_coal_params(bp, &bp->rx_coal, req_rx);
6818 bnxt_hwrm_set_coal_params(bp, &bp->tx_coal, req_tx);
6819
6820 hwrm_req_hold(bp, req_rx);
6821 hwrm_req_hold(bp, req_tx);
6822 for (i = 0; i < bp->cp_nr_rings; i++) {
6823 struct bnxt_napi *bnapi = bp->bnapi[i];
6824 struct bnxt_coal *hw_coal;
6825 u16 ring_id;
6826
6827 req = req_rx;
6828 if (!bnapi->rx_ring) {
6829 ring_id = bnxt_cp_ring_for_tx(bp, bnapi->tx_ring);
6830 req = req_tx;
6831 } else {
6832 ring_id = bnxt_cp_ring_for_rx(bp, bnapi->rx_ring);
6833 }
6834 req->ring_id = cpu_to_le16(ring_id);
6835
6836 rc = hwrm_req_send(bp, req);
6837 if (rc)
6838 break;
6839
6840 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
6841 continue;
6842
6843 if (bnapi->rx_ring && bnapi->tx_ring) {
6844 req = req_tx;
6845 ring_id = bnxt_cp_ring_for_tx(bp, bnapi->tx_ring);
6846 req->ring_id = cpu_to_le16(ring_id);
6847 rc = hwrm_req_send(bp, req);
6848 if (rc)
6849 break;
6850 }
6851 if (bnapi->rx_ring)
6852 hw_coal = &bp->rx_coal;
6853 else
6854 hw_coal = &bp->tx_coal;
6855 __bnxt_hwrm_set_coal_nq(bp, bnapi, hw_coal);
6856 }
6857 hwrm_req_drop(bp, req_rx);
6858 hwrm_req_drop(bp, req_tx);
6859 return rc;
6860 }
6861
bnxt_hwrm_stat_ctx_free(struct bnxt * bp)6862 static void bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
6863 {
6864 struct hwrm_stat_ctx_clr_stats_input *req0 = NULL;
6865 struct hwrm_stat_ctx_free_input *req;
6866 int i;
6867
6868 if (!bp->bnapi)
6869 return;
6870
6871 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
6872 return;
6873
6874 if (hwrm_req_init(bp, req, HWRM_STAT_CTX_FREE))
6875 return;
6876 if (BNXT_FW_MAJ(bp) <= 20) {
6877 if (hwrm_req_init(bp, req0, HWRM_STAT_CTX_CLR_STATS)) {
6878 hwrm_req_drop(bp, req);
6879 return;
6880 }
6881 hwrm_req_hold(bp, req0);
6882 }
6883 hwrm_req_hold(bp, req);
6884 for (i = 0; i < bp->cp_nr_rings; i++) {
6885 struct bnxt_napi *bnapi = bp->bnapi[i];
6886 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6887
6888 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
6889 req->stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
6890 if (req0) {
6891 req0->stat_ctx_id = req->stat_ctx_id;
6892 hwrm_req_send(bp, req0);
6893 }
6894 hwrm_req_send(bp, req);
6895
6896 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
6897 }
6898 }
6899 hwrm_req_drop(bp, req);
6900 if (req0)
6901 hwrm_req_drop(bp, req0);
6902 }
6903
bnxt_hwrm_stat_ctx_alloc(struct bnxt * bp)6904 static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
6905 {
6906 struct hwrm_stat_ctx_alloc_output *resp;
6907 struct hwrm_stat_ctx_alloc_input *req;
6908 int rc, i;
6909
6910 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
6911 return 0;
6912
6913 rc = hwrm_req_init(bp, req, HWRM_STAT_CTX_ALLOC);
6914 if (rc)
6915 return rc;
6916
6917 req->stats_dma_length = cpu_to_le16(bp->hw_ring_stats_size);
6918 req->update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
6919
6920 resp = hwrm_req_hold(bp, req);
6921 for (i = 0; i < bp->cp_nr_rings; i++) {
6922 struct bnxt_napi *bnapi = bp->bnapi[i];
6923 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6924
6925 req->stats_dma_addr = cpu_to_le64(cpr->stats.hw_stats_map);
6926
6927 rc = hwrm_req_send(bp, req);
6928 if (rc)
6929 break;
6930
6931 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
6932
6933 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
6934 }
6935 hwrm_req_drop(bp, req);
6936 return rc;
6937 }
6938
bnxt_hwrm_func_qcfg(struct bnxt * bp)6939 static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
6940 {
6941 struct hwrm_func_qcfg_output *resp;
6942 struct hwrm_func_qcfg_input *req;
6943 u32 min_db_offset = 0;
6944 u16 flags;
6945 int rc;
6946
6947 rc = hwrm_req_init(bp, req, HWRM_FUNC_QCFG);
6948 if (rc)
6949 return rc;
6950
6951 req->fid = cpu_to_le16(0xffff);
6952 resp = hwrm_req_hold(bp, req);
6953 rc = hwrm_req_send(bp, req);
6954 if (rc)
6955 goto func_qcfg_exit;
6956
6957 #ifdef CONFIG_BNXT_SRIOV
6958 if (BNXT_VF(bp)) {
6959 struct bnxt_vf_info *vf = &bp->vf;
6960
6961 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
6962 } else {
6963 bp->pf.registered_vfs = le16_to_cpu(resp->registered_vfs);
6964 }
6965 #endif
6966 flags = le16_to_cpu(resp->flags);
6967 if (flags & (FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED |
6968 FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED)) {
6969 bp->fw_cap |= BNXT_FW_CAP_LLDP_AGENT;
6970 if (flags & FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED)
6971 bp->fw_cap |= BNXT_FW_CAP_DCBX_AGENT;
6972 }
6973 if (BNXT_PF(bp) && (flags & FUNC_QCFG_RESP_FLAGS_MULTI_HOST))
6974 bp->flags |= BNXT_FLAG_MULTI_HOST;
6975
6976 if (flags & FUNC_QCFG_RESP_FLAGS_RING_MONITOR_ENABLED)
6977 bp->fw_cap |= BNXT_FW_CAP_RING_MONITOR;
6978
6979 switch (resp->port_partition_type) {
6980 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
6981 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
6982 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
6983 bp->port_partition_type = resp->port_partition_type;
6984 break;
6985 }
6986 if (bp->hwrm_spec_code < 0x10707 ||
6987 resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEB)
6988 bp->br_mode = BRIDGE_MODE_VEB;
6989 else if (resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEPA)
6990 bp->br_mode = BRIDGE_MODE_VEPA;
6991 else
6992 bp->br_mode = BRIDGE_MODE_UNDEF;
6993
6994 bp->max_mtu = le16_to_cpu(resp->max_mtu_configured);
6995 if (!bp->max_mtu)
6996 bp->max_mtu = BNXT_MAX_MTU;
6997
6998 if (bp->db_size)
6999 goto func_qcfg_exit;
7000
7001 if (bp->flags & BNXT_FLAG_CHIP_P5) {
7002 if (BNXT_PF(bp))
7003 min_db_offset = DB_PF_OFFSET_P5;
7004 else
7005 min_db_offset = DB_VF_OFFSET_P5;
7006 }
7007 bp->db_size = PAGE_ALIGN(le16_to_cpu(resp->l2_doorbell_bar_size_kb) *
7008 1024);
7009 if (!bp->db_size || bp->db_size > pci_resource_len(bp->pdev, 2) ||
7010 bp->db_size <= min_db_offset)
7011 bp->db_size = pci_resource_len(bp->pdev, 2);
7012
7013 func_qcfg_exit:
7014 hwrm_req_drop(bp, req);
7015 return rc;
7016 }
7017
bnxt_init_ctx_initializer(struct bnxt_ctx_mem_info * ctx,struct hwrm_func_backing_store_qcaps_output * resp)7018 static void bnxt_init_ctx_initializer(struct bnxt_ctx_mem_info *ctx,
7019 struct hwrm_func_backing_store_qcaps_output *resp)
7020 {
7021 struct bnxt_mem_init *mem_init;
7022 u16 init_mask;
7023 u8 init_val;
7024 u8 *offset;
7025 int i;
7026
7027 init_val = resp->ctx_kind_initializer;
7028 init_mask = le16_to_cpu(resp->ctx_init_mask);
7029 offset = &resp->qp_init_offset;
7030 mem_init = &ctx->mem_init[BNXT_CTX_MEM_INIT_QP];
7031 for (i = 0; i < BNXT_CTX_MEM_INIT_MAX; i++, mem_init++, offset++) {
7032 mem_init->init_val = init_val;
7033 mem_init->offset = BNXT_MEM_INVALID_OFFSET;
7034 if (!init_mask)
7035 continue;
7036 if (i == BNXT_CTX_MEM_INIT_STAT)
7037 offset = &resp->stat_init_offset;
7038 if (init_mask & (1 << i))
7039 mem_init->offset = *offset * 4;
7040 else
7041 mem_init->init_val = 0;
7042 }
7043 ctx->mem_init[BNXT_CTX_MEM_INIT_QP].size = ctx->qp_entry_size;
7044 ctx->mem_init[BNXT_CTX_MEM_INIT_SRQ].size = ctx->srq_entry_size;
7045 ctx->mem_init[BNXT_CTX_MEM_INIT_CQ].size = ctx->cq_entry_size;
7046 ctx->mem_init[BNXT_CTX_MEM_INIT_VNIC].size = ctx->vnic_entry_size;
7047 ctx->mem_init[BNXT_CTX_MEM_INIT_STAT].size = ctx->stat_entry_size;
7048 ctx->mem_init[BNXT_CTX_MEM_INIT_MRAV].size = ctx->mrav_entry_size;
7049 }
7050
bnxt_hwrm_func_backing_store_qcaps(struct bnxt * bp)7051 static int bnxt_hwrm_func_backing_store_qcaps(struct bnxt *bp)
7052 {
7053 struct hwrm_func_backing_store_qcaps_output *resp;
7054 struct hwrm_func_backing_store_qcaps_input *req;
7055 int rc;
7056
7057 if (bp->hwrm_spec_code < 0x10902 || BNXT_VF(bp) || bp->ctx)
7058 return 0;
7059
7060 rc = hwrm_req_init(bp, req, HWRM_FUNC_BACKING_STORE_QCAPS);
7061 if (rc)
7062 return rc;
7063
7064 resp = hwrm_req_hold(bp, req);
7065 rc = hwrm_req_send_silent(bp, req);
7066 if (!rc) {
7067 struct bnxt_ctx_pg_info *ctx_pg;
7068 struct bnxt_ctx_mem_info *ctx;
7069 int i, tqm_rings;
7070
7071 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
7072 if (!ctx) {
7073 rc = -ENOMEM;
7074 goto ctx_err;
7075 }
7076 ctx->qp_max_entries = le32_to_cpu(resp->qp_max_entries);
7077 ctx->qp_min_qp1_entries = le16_to_cpu(resp->qp_min_qp1_entries);
7078 ctx->qp_max_l2_entries = le16_to_cpu(resp->qp_max_l2_entries);
7079 ctx->qp_entry_size = le16_to_cpu(resp->qp_entry_size);
7080 ctx->srq_max_l2_entries = le16_to_cpu(resp->srq_max_l2_entries);
7081 ctx->srq_max_entries = le32_to_cpu(resp->srq_max_entries);
7082 ctx->srq_entry_size = le16_to_cpu(resp->srq_entry_size);
7083 ctx->cq_max_l2_entries = le16_to_cpu(resp->cq_max_l2_entries);
7084 ctx->cq_max_entries = le32_to_cpu(resp->cq_max_entries);
7085 ctx->cq_entry_size = le16_to_cpu(resp->cq_entry_size);
7086 ctx->vnic_max_vnic_entries =
7087 le16_to_cpu(resp->vnic_max_vnic_entries);
7088 ctx->vnic_max_ring_table_entries =
7089 le16_to_cpu(resp->vnic_max_ring_table_entries);
7090 ctx->vnic_entry_size = le16_to_cpu(resp->vnic_entry_size);
7091 ctx->stat_max_entries = le32_to_cpu(resp->stat_max_entries);
7092 ctx->stat_entry_size = le16_to_cpu(resp->stat_entry_size);
7093 ctx->tqm_entry_size = le16_to_cpu(resp->tqm_entry_size);
7094 ctx->tqm_min_entries_per_ring =
7095 le32_to_cpu(resp->tqm_min_entries_per_ring);
7096 ctx->tqm_max_entries_per_ring =
7097 le32_to_cpu(resp->tqm_max_entries_per_ring);
7098 ctx->tqm_entries_multiple = resp->tqm_entries_multiple;
7099 if (!ctx->tqm_entries_multiple)
7100 ctx->tqm_entries_multiple = 1;
7101 ctx->mrav_max_entries = le32_to_cpu(resp->mrav_max_entries);
7102 ctx->mrav_entry_size = le16_to_cpu(resp->mrav_entry_size);
7103 ctx->mrav_num_entries_units =
7104 le16_to_cpu(resp->mrav_num_entries_units);
7105 ctx->tim_entry_size = le16_to_cpu(resp->tim_entry_size);
7106 ctx->tim_max_entries = le32_to_cpu(resp->tim_max_entries);
7107
7108 bnxt_init_ctx_initializer(ctx, resp);
7109
7110 ctx->tqm_fp_rings_count = resp->tqm_fp_rings_count;
7111 if (!ctx->tqm_fp_rings_count)
7112 ctx->tqm_fp_rings_count = bp->max_q;
7113 else if (ctx->tqm_fp_rings_count > BNXT_MAX_TQM_FP_RINGS)
7114 ctx->tqm_fp_rings_count = BNXT_MAX_TQM_FP_RINGS;
7115
7116 tqm_rings = ctx->tqm_fp_rings_count + BNXT_MAX_TQM_SP_RINGS;
7117 ctx_pg = kcalloc(tqm_rings, sizeof(*ctx_pg), GFP_KERNEL);
7118 if (!ctx_pg) {
7119 kfree(ctx);
7120 rc = -ENOMEM;
7121 goto ctx_err;
7122 }
7123 for (i = 0; i < tqm_rings; i++, ctx_pg++)
7124 ctx->tqm_mem[i] = ctx_pg;
7125 bp->ctx = ctx;
7126 } else {
7127 rc = 0;
7128 }
7129 ctx_err:
7130 hwrm_req_drop(bp, req);
7131 return rc;
7132 }
7133
bnxt_hwrm_set_pg_attr(struct bnxt_ring_mem_info * rmem,u8 * pg_attr,__le64 * pg_dir)7134 static void bnxt_hwrm_set_pg_attr(struct bnxt_ring_mem_info *rmem, u8 *pg_attr,
7135 __le64 *pg_dir)
7136 {
7137 if (!rmem->nr_pages)
7138 return;
7139
7140 BNXT_SET_CTX_PAGE_ATTR(*pg_attr);
7141 if (rmem->depth >= 1) {
7142 if (rmem->depth == 2)
7143 *pg_attr |= 2;
7144 else
7145 *pg_attr |= 1;
7146 *pg_dir = cpu_to_le64(rmem->pg_tbl_map);
7147 } else {
7148 *pg_dir = cpu_to_le64(rmem->dma_arr[0]);
7149 }
7150 }
7151
7152 #define FUNC_BACKING_STORE_CFG_REQ_DFLT_ENABLES \
7153 (FUNC_BACKING_STORE_CFG_REQ_ENABLES_QP | \
7154 FUNC_BACKING_STORE_CFG_REQ_ENABLES_SRQ | \
7155 FUNC_BACKING_STORE_CFG_REQ_ENABLES_CQ | \
7156 FUNC_BACKING_STORE_CFG_REQ_ENABLES_VNIC | \
7157 FUNC_BACKING_STORE_CFG_REQ_ENABLES_STAT)
7158
bnxt_hwrm_func_backing_store_cfg(struct bnxt * bp,u32 enables)7159 static int bnxt_hwrm_func_backing_store_cfg(struct bnxt *bp, u32 enables)
7160 {
7161 struct hwrm_func_backing_store_cfg_input *req;
7162 struct bnxt_ctx_mem_info *ctx = bp->ctx;
7163 struct bnxt_ctx_pg_info *ctx_pg;
7164 void **__req = (void **)&req;
7165 u32 req_len = sizeof(*req);
7166 __le32 *num_entries;
7167 __le64 *pg_dir;
7168 u32 flags = 0;
7169 u8 *pg_attr;
7170 u32 ena;
7171 int rc;
7172 int i;
7173
7174 if (!ctx)
7175 return 0;
7176
7177 if (req_len > bp->hwrm_max_ext_req_len)
7178 req_len = BNXT_BACKING_STORE_CFG_LEGACY_LEN;
7179 rc = __hwrm_req_init(bp, __req, HWRM_FUNC_BACKING_STORE_CFG, req_len);
7180 if (rc)
7181 return rc;
7182
7183 req->enables = cpu_to_le32(enables);
7184 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_QP) {
7185 ctx_pg = &ctx->qp_mem;
7186 req->qp_num_entries = cpu_to_le32(ctx_pg->entries);
7187 req->qp_num_qp1_entries = cpu_to_le16(ctx->qp_min_qp1_entries);
7188 req->qp_num_l2_entries = cpu_to_le16(ctx->qp_max_l2_entries);
7189 req->qp_entry_size = cpu_to_le16(ctx->qp_entry_size);
7190 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
7191 &req->qpc_pg_size_qpc_lvl,
7192 &req->qpc_page_dir);
7193 }
7194 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_SRQ) {
7195 ctx_pg = &ctx->srq_mem;
7196 req->srq_num_entries = cpu_to_le32(ctx_pg->entries);
7197 req->srq_num_l2_entries = cpu_to_le16(ctx->srq_max_l2_entries);
7198 req->srq_entry_size = cpu_to_le16(ctx->srq_entry_size);
7199 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
7200 &req->srq_pg_size_srq_lvl,
7201 &req->srq_page_dir);
7202 }
7203 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_CQ) {
7204 ctx_pg = &ctx->cq_mem;
7205 req->cq_num_entries = cpu_to_le32(ctx_pg->entries);
7206 req->cq_num_l2_entries = cpu_to_le16(ctx->cq_max_l2_entries);
7207 req->cq_entry_size = cpu_to_le16(ctx->cq_entry_size);
7208 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
7209 &req->cq_pg_size_cq_lvl,
7210 &req->cq_page_dir);
7211 }
7212 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_VNIC) {
7213 ctx_pg = &ctx->vnic_mem;
7214 req->vnic_num_vnic_entries =
7215 cpu_to_le16(ctx->vnic_max_vnic_entries);
7216 req->vnic_num_ring_table_entries =
7217 cpu_to_le16(ctx->vnic_max_ring_table_entries);
7218 req->vnic_entry_size = cpu_to_le16(ctx->vnic_entry_size);
7219 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
7220 &req->vnic_pg_size_vnic_lvl,
7221 &req->vnic_page_dir);
7222 }
7223 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_STAT) {
7224 ctx_pg = &ctx->stat_mem;
7225 req->stat_num_entries = cpu_to_le32(ctx->stat_max_entries);
7226 req->stat_entry_size = cpu_to_le16(ctx->stat_entry_size);
7227 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
7228 &req->stat_pg_size_stat_lvl,
7229 &req->stat_page_dir);
7230 }
7231 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_MRAV) {
7232 ctx_pg = &ctx->mrav_mem;
7233 req->mrav_num_entries = cpu_to_le32(ctx_pg->entries);
7234 if (ctx->mrav_num_entries_units)
7235 flags |=
7236 FUNC_BACKING_STORE_CFG_REQ_FLAGS_MRAV_RESERVATION_SPLIT;
7237 req->mrav_entry_size = cpu_to_le16(ctx->mrav_entry_size);
7238 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
7239 &req->mrav_pg_size_mrav_lvl,
7240 &req->mrav_page_dir);
7241 }
7242 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_TIM) {
7243 ctx_pg = &ctx->tim_mem;
7244 req->tim_num_entries = cpu_to_le32(ctx_pg->entries);
7245 req->tim_entry_size = cpu_to_le16(ctx->tim_entry_size);
7246 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
7247 &req->tim_pg_size_tim_lvl,
7248 &req->tim_page_dir);
7249 }
7250 for (i = 0, num_entries = &req->tqm_sp_num_entries,
7251 pg_attr = &req->tqm_sp_pg_size_tqm_sp_lvl,
7252 pg_dir = &req->tqm_sp_page_dir,
7253 ena = FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_SP;
7254 i < BNXT_MAX_TQM_RINGS;
7255 i++, num_entries++, pg_attr++, pg_dir++, ena <<= 1) {
7256 if (!(enables & ena))
7257 continue;
7258
7259 req->tqm_entry_size = cpu_to_le16(ctx->tqm_entry_size);
7260 ctx_pg = ctx->tqm_mem[i];
7261 *num_entries = cpu_to_le32(ctx_pg->entries);
7262 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem, pg_attr, pg_dir);
7263 }
7264 req->flags = cpu_to_le32(flags);
7265 return hwrm_req_send(bp, req);
7266 }
7267
bnxt_alloc_ctx_mem_blk(struct bnxt * bp,struct bnxt_ctx_pg_info * ctx_pg)7268 static int bnxt_alloc_ctx_mem_blk(struct bnxt *bp,
7269 struct bnxt_ctx_pg_info *ctx_pg)
7270 {
7271 struct bnxt_ring_mem_info *rmem = &ctx_pg->ring_mem;
7272
7273 rmem->page_size = BNXT_PAGE_SIZE;
7274 rmem->pg_arr = ctx_pg->ctx_pg_arr;
7275 rmem->dma_arr = ctx_pg->ctx_dma_arr;
7276 rmem->flags = BNXT_RMEM_VALID_PTE_FLAG;
7277 if (rmem->depth >= 1)
7278 rmem->flags |= BNXT_RMEM_USE_FULL_PAGE_FLAG;
7279 return bnxt_alloc_ring(bp, rmem);
7280 }
7281
bnxt_alloc_ctx_pg_tbls(struct bnxt * bp,struct bnxt_ctx_pg_info * ctx_pg,u32 mem_size,u8 depth,struct bnxt_mem_init * mem_init)7282 static int bnxt_alloc_ctx_pg_tbls(struct bnxt *bp,
7283 struct bnxt_ctx_pg_info *ctx_pg, u32 mem_size,
7284 u8 depth, struct bnxt_mem_init *mem_init)
7285 {
7286 struct bnxt_ring_mem_info *rmem = &ctx_pg->ring_mem;
7287 int rc;
7288
7289 if (!mem_size)
7290 return -EINVAL;
7291
7292 ctx_pg->nr_pages = DIV_ROUND_UP(mem_size, BNXT_PAGE_SIZE);
7293 if (ctx_pg->nr_pages > MAX_CTX_TOTAL_PAGES) {
7294 ctx_pg->nr_pages = 0;
7295 return -EINVAL;
7296 }
7297 if (ctx_pg->nr_pages > MAX_CTX_PAGES || depth > 1) {
7298 int nr_tbls, i;
7299
7300 rmem->depth = 2;
7301 ctx_pg->ctx_pg_tbl = kcalloc(MAX_CTX_PAGES, sizeof(ctx_pg),
7302 GFP_KERNEL);
7303 if (!ctx_pg->ctx_pg_tbl)
7304 return -ENOMEM;
7305 nr_tbls = DIV_ROUND_UP(ctx_pg->nr_pages, MAX_CTX_PAGES);
7306 rmem->nr_pages = nr_tbls;
7307 rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg);
7308 if (rc)
7309 return rc;
7310 for (i = 0; i < nr_tbls; i++) {
7311 struct bnxt_ctx_pg_info *pg_tbl;
7312
7313 pg_tbl = kzalloc(sizeof(*pg_tbl), GFP_KERNEL);
7314 if (!pg_tbl)
7315 return -ENOMEM;
7316 ctx_pg->ctx_pg_tbl[i] = pg_tbl;
7317 rmem = &pg_tbl->ring_mem;
7318 rmem->pg_tbl = ctx_pg->ctx_pg_arr[i];
7319 rmem->pg_tbl_map = ctx_pg->ctx_dma_arr[i];
7320 rmem->depth = 1;
7321 rmem->nr_pages = MAX_CTX_PAGES;
7322 rmem->mem_init = mem_init;
7323 if (i == (nr_tbls - 1)) {
7324 int rem = ctx_pg->nr_pages % MAX_CTX_PAGES;
7325
7326 if (rem)
7327 rmem->nr_pages = rem;
7328 }
7329 rc = bnxt_alloc_ctx_mem_blk(bp, pg_tbl);
7330 if (rc)
7331 break;
7332 }
7333 } else {
7334 rmem->nr_pages = DIV_ROUND_UP(mem_size, BNXT_PAGE_SIZE);
7335 if (rmem->nr_pages > 1 || depth)
7336 rmem->depth = 1;
7337 rmem->mem_init = mem_init;
7338 rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg);
7339 }
7340 return rc;
7341 }
7342
bnxt_free_ctx_pg_tbls(struct bnxt * bp,struct bnxt_ctx_pg_info * ctx_pg)7343 static void bnxt_free_ctx_pg_tbls(struct bnxt *bp,
7344 struct bnxt_ctx_pg_info *ctx_pg)
7345 {
7346 struct bnxt_ring_mem_info *rmem = &ctx_pg->ring_mem;
7347
7348 if (rmem->depth > 1 || ctx_pg->nr_pages > MAX_CTX_PAGES ||
7349 ctx_pg->ctx_pg_tbl) {
7350 int i, nr_tbls = rmem->nr_pages;
7351
7352 for (i = 0; i < nr_tbls; i++) {
7353 struct bnxt_ctx_pg_info *pg_tbl;
7354 struct bnxt_ring_mem_info *rmem2;
7355
7356 pg_tbl = ctx_pg->ctx_pg_tbl[i];
7357 if (!pg_tbl)
7358 continue;
7359 rmem2 = &pg_tbl->ring_mem;
7360 bnxt_free_ring(bp, rmem2);
7361 ctx_pg->ctx_pg_arr[i] = NULL;
7362 kfree(pg_tbl);
7363 ctx_pg->ctx_pg_tbl[i] = NULL;
7364 }
7365 kfree(ctx_pg->ctx_pg_tbl);
7366 ctx_pg->ctx_pg_tbl = NULL;
7367 }
7368 bnxt_free_ring(bp, rmem);
7369 ctx_pg->nr_pages = 0;
7370 }
7371
bnxt_free_ctx_mem(struct bnxt * bp)7372 void bnxt_free_ctx_mem(struct bnxt *bp)
7373 {
7374 struct bnxt_ctx_mem_info *ctx = bp->ctx;
7375 int i;
7376
7377 if (!ctx)
7378 return;
7379
7380 if (ctx->tqm_mem[0]) {
7381 for (i = 0; i < ctx->tqm_fp_rings_count + 1; i++)
7382 bnxt_free_ctx_pg_tbls(bp, ctx->tqm_mem[i]);
7383 kfree(ctx->tqm_mem[0]);
7384 ctx->tqm_mem[0] = NULL;
7385 }
7386
7387 bnxt_free_ctx_pg_tbls(bp, &ctx->tim_mem);
7388 bnxt_free_ctx_pg_tbls(bp, &ctx->mrav_mem);
7389 bnxt_free_ctx_pg_tbls(bp, &ctx->stat_mem);
7390 bnxt_free_ctx_pg_tbls(bp, &ctx->vnic_mem);
7391 bnxt_free_ctx_pg_tbls(bp, &ctx->cq_mem);
7392 bnxt_free_ctx_pg_tbls(bp, &ctx->srq_mem);
7393 bnxt_free_ctx_pg_tbls(bp, &ctx->qp_mem);
7394 ctx->flags &= ~BNXT_CTX_FLAG_INITED;
7395 }
7396
bnxt_alloc_ctx_mem(struct bnxt * bp)7397 static int bnxt_alloc_ctx_mem(struct bnxt *bp)
7398 {
7399 struct bnxt_ctx_pg_info *ctx_pg;
7400 struct bnxt_ctx_mem_info *ctx;
7401 struct bnxt_mem_init *init;
7402 u32 mem_size, ena, entries;
7403 u32 entries_sp, min;
7404 u32 num_mr, num_ah;
7405 u32 extra_srqs = 0;
7406 u32 extra_qps = 0;
7407 u8 pg_lvl = 1;
7408 int i, rc;
7409
7410 rc = bnxt_hwrm_func_backing_store_qcaps(bp);
7411 if (rc) {
7412 netdev_err(bp->dev, "Failed querying context mem capability, rc = %d.\n",
7413 rc);
7414 return rc;
7415 }
7416 ctx = bp->ctx;
7417 if (!ctx || (ctx->flags & BNXT_CTX_FLAG_INITED))
7418 return 0;
7419
7420 if ((bp->flags & BNXT_FLAG_ROCE_CAP) && !is_kdump_kernel()) {
7421 pg_lvl = 2;
7422 extra_qps = 65536;
7423 extra_srqs = 8192;
7424 }
7425
7426 ctx_pg = &ctx->qp_mem;
7427 ctx_pg->entries = ctx->qp_min_qp1_entries + ctx->qp_max_l2_entries +
7428 extra_qps;
7429 if (ctx->qp_entry_size) {
7430 mem_size = ctx->qp_entry_size * ctx_pg->entries;
7431 init = &ctx->mem_init[BNXT_CTX_MEM_INIT_QP];
7432 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, pg_lvl, init);
7433 if (rc)
7434 return rc;
7435 }
7436
7437 ctx_pg = &ctx->srq_mem;
7438 ctx_pg->entries = ctx->srq_max_l2_entries + extra_srqs;
7439 if (ctx->srq_entry_size) {
7440 mem_size = ctx->srq_entry_size * ctx_pg->entries;
7441 init = &ctx->mem_init[BNXT_CTX_MEM_INIT_SRQ];
7442 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, pg_lvl, init);
7443 if (rc)
7444 return rc;
7445 }
7446
7447 ctx_pg = &ctx->cq_mem;
7448 ctx_pg->entries = ctx->cq_max_l2_entries + extra_qps * 2;
7449 if (ctx->cq_entry_size) {
7450 mem_size = ctx->cq_entry_size * ctx_pg->entries;
7451 init = &ctx->mem_init[BNXT_CTX_MEM_INIT_CQ];
7452 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, pg_lvl, init);
7453 if (rc)
7454 return rc;
7455 }
7456
7457 ctx_pg = &ctx->vnic_mem;
7458 ctx_pg->entries = ctx->vnic_max_vnic_entries +
7459 ctx->vnic_max_ring_table_entries;
7460 if (ctx->vnic_entry_size) {
7461 mem_size = ctx->vnic_entry_size * ctx_pg->entries;
7462 init = &ctx->mem_init[BNXT_CTX_MEM_INIT_VNIC];
7463 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, 1, init);
7464 if (rc)
7465 return rc;
7466 }
7467
7468 ctx_pg = &ctx->stat_mem;
7469 ctx_pg->entries = ctx->stat_max_entries;
7470 if (ctx->stat_entry_size) {
7471 mem_size = ctx->stat_entry_size * ctx_pg->entries;
7472 init = &ctx->mem_init[BNXT_CTX_MEM_INIT_STAT];
7473 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, 1, init);
7474 if (rc)
7475 return rc;
7476 }
7477
7478 ena = 0;
7479 if (!(bp->flags & BNXT_FLAG_ROCE_CAP))
7480 goto skip_rdma;
7481
7482 ctx_pg = &ctx->mrav_mem;
7483 /* 128K extra is needed to accommodate static AH context
7484 * allocation by f/w.
7485 */
7486 num_mr = 1024 * 256;
7487 num_ah = 1024 * 128;
7488 ctx_pg->entries = num_mr + num_ah;
7489 if (ctx->mrav_entry_size) {
7490 mem_size = ctx->mrav_entry_size * ctx_pg->entries;
7491 init = &ctx->mem_init[BNXT_CTX_MEM_INIT_MRAV];
7492 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, 2, init);
7493 if (rc)
7494 return rc;
7495 }
7496 ena = FUNC_BACKING_STORE_CFG_REQ_ENABLES_MRAV;
7497 if (ctx->mrav_num_entries_units)
7498 ctx_pg->entries =
7499 ((num_mr / ctx->mrav_num_entries_units) << 16) |
7500 (num_ah / ctx->mrav_num_entries_units);
7501
7502 ctx_pg = &ctx->tim_mem;
7503 ctx_pg->entries = ctx->qp_mem.entries;
7504 if (ctx->tim_entry_size) {
7505 mem_size = ctx->tim_entry_size * ctx_pg->entries;
7506 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, 1, NULL);
7507 if (rc)
7508 return rc;
7509 }
7510 ena |= FUNC_BACKING_STORE_CFG_REQ_ENABLES_TIM;
7511
7512 skip_rdma:
7513 min = ctx->tqm_min_entries_per_ring;
7514 entries_sp = ctx->vnic_max_vnic_entries + ctx->qp_max_l2_entries +
7515 2 * (extra_qps + ctx->qp_min_qp1_entries) + min;
7516 entries_sp = roundup(entries_sp, ctx->tqm_entries_multiple);
7517 entries = ctx->qp_max_l2_entries + 2 * (extra_qps + ctx->qp_min_qp1_entries);
7518 entries = roundup(entries, ctx->tqm_entries_multiple);
7519 entries = clamp_t(u32, entries, min, ctx->tqm_max_entries_per_ring);
7520 for (i = 0; i < ctx->tqm_fp_rings_count + 1; i++) {
7521 ctx_pg = ctx->tqm_mem[i];
7522 ctx_pg->entries = i ? entries : entries_sp;
7523 if (ctx->tqm_entry_size) {
7524 mem_size = ctx->tqm_entry_size * ctx_pg->entries;
7525 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, 1,
7526 NULL);
7527 if (rc)
7528 return rc;
7529 }
7530 ena |= FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_SP << i;
7531 }
7532 ena |= FUNC_BACKING_STORE_CFG_REQ_DFLT_ENABLES;
7533 rc = bnxt_hwrm_func_backing_store_cfg(bp, ena);
7534 if (rc) {
7535 netdev_err(bp->dev, "Failed configuring context mem, rc = %d.\n",
7536 rc);
7537 return rc;
7538 }
7539 ctx->flags |= BNXT_CTX_FLAG_INITED;
7540 return 0;
7541 }
7542
bnxt_hwrm_func_resc_qcaps(struct bnxt * bp,bool all)7543 int bnxt_hwrm_func_resc_qcaps(struct bnxt *bp, bool all)
7544 {
7545 struct hwrm_func_resource_qcaps_output *resp;
7546 struct hwrm_func_resource_qcaps_input *req;
7547 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
7548 int rc;
7549
7550 rc = hwrm_req_init(bp, req, HWRM_FUNC_RESOURCE_QCAPS);
7551 if (rc)
7552 return rc;
7553
7554 req->fid = cpu_to_le16(0xffff);
7555 resp = hwrm_req_hold(bp, req);
7556 rc = hwrm_req_send_silent(bp, req);
7557 if (rc)
7558 goto hwrm_func_resc_qcaps_exit;
7559
7560 hw_resc->max_tx_sch_inputs = le16_to_cpu(resp->max_tx_scheduler_inputs);
7561 if (!all)
7562 goto hwrm_func_resc_qcaps_exit;
7563
7564 hw_resc->min_rsscos_ctxs = le16_to_cpu(resp->min_rsscos_ctx);
7565 hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
7566 hw_resc->min_cp_rings = le16_to_cpu(resp->min_cmpl_rings);
7567 hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
7568 hw_resc->min_tx_rings = le16_to_cpu(resp->min_tx_rings);
7569 hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
7570 hw_resc->min_rx_rings = le16_to_cpu(resp->min_rx_rings);
7571 hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
7572 hw_resc->min_hw_ring_grps = le16_to_cpu(resp->min_hw_ring_grps);
7573 hw_resc->max_hw_ring_grps = le16_to_cpu(resp->max_hw_ring_grps);
7574 hw_resc->min_l2_ctxs = le16_to_cpu(resp->min_l2_ctxs);
7575 hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
7576 hw_resc->min_vnics = le16_to_cpu(resp->min_vnics);
7577 hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
7578 hw_resc->min_stat_ctxs = le16_to_cpu(resp->min_stat_ctx);
7579 hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
7580
7581 if (bp->flags & BNXT_FLAG_CHIP_P5) {
7582 u16 max_msix = le16_to_cpu(resp->max_msix);
7583
7584 hw_resc->max_nqs = max_msix;
7585 hw_resc->max_hw_ring_grps = hw_resc->max_rx_rings;
7586 }
7587
7588 if (BNXT_PF(bp)) {
7589 struct bnxt_pf_info *pf = &bp->pf;
7590
7591 pf->vf_resv_strategy =
7592 le16_to_cpu(resp->vf_reservation_strategy);
7593 if (pf->vf_resv_strategy > BNXT_VF_RESV_STRATEGY_MINIMAL_STATIC)
7594 pf->vf_resv_strategy = BNXT_VF_RESV_STRATEGY_MAXIMAL;
7595 }
7596 hwrm_func_resc_qcaps_exit:
7597 hwrm_req_drop(bp, req);
7598 return rc;
7599 }
7600
__bnxt_hwrm_ptp_qcfg(struct bnxt * bp)7601 static int __bnxt_hwrm_ptp_qcfg(struct bnxt *bp)
7602 {
7603 struct hwrm_port_mac_ptp_qcfg_output *resp;
7604 struct hwrm_port_mac_ptp_qcfg_input *req;
7605 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
7606 u8 flags;
7607 int rc;
7608
7609 if (bp->hwrm_spec_code < 0x10801 || !BNXT_CHIP_P5_THOR(bp)) {
7610 rc = -ENODEV;
7611 goto no_ptp;
7612 }
7613
7614 rc = hwrm_req_init(bp, req, HWRM_PORT_MAC_PTP_QCFG);
7615 if (rc)
7616 goto no_ptp;
7617
7618 req->port_id = cpu_to_le16(bp->pf.port_id);
7619 resp = hwrm_req_hold(bp, req);
7620 rc = hwrm_req_send(bp, req);
7621 if (rc)
7622 goto exit;
7623
7624 flags = resp->flags;
7625 if (!(flags & PORT_MAC_PTP_QCFG_RESP_FLAGS_HWRM_ACCESS)) {
7626 rc = -ENODEV;
7627 goto exit;
7628 }
7629 if (!ptp) {
7630 ptp = kzalloc(sizeof(*ptp), GFP_KERNEL);
7631 if (!ptp) {
7632 rc = -ENOMEM;
7633 goto exit;
7634 }
7635 ptp->bp = bp;
7636 bp->ptp_cfg = ptp;
7637 }
7638 if (flags & PORT_MAC_PTP_QCFG_RESP_FLAGS_PARTIAL_DIRECT_ACCESS_REF_CLOCK) {
7639 ptp->refclk_regs[0] = le32_to_cpu(resp->ts_ref_clock_reg_lower);
7640 ptp->refclk_regs[1] = le32_to_cpu(resp->ts_ref_clock_reg_upper);
7641 } else if (bp->flags & BNXT_FLAG_CHIP_P5) {
7642 ptp->refclk_regs[0] = BNXT_TS_REG_TIMESYNC_TS0_LOWER;
7643 ptp->refclk_regs[1] = BNXT_TS_REG_TIMESYNC_TS0_UPPER;
7644 } else {
7645 rc = -ENODEV;
7646 goto exit;
7647 }
7648 ptp->rtc_configured =
7649 (flags & PORT_MAC_PTP_QCFG_RESP_FLAGS_RTC_CONFIGURED) != 0;
7650 rc = bnxt_ptp_init(bp);
7651 if (rc)
7652 netdev_warn(bp->dev, "PTP initialization failed.\n");
7653 exit:
7654 hwrm_req_drop(bp, req);
7655 if (!rc)
7656 return 0;
7657
7658 no_ptp:
7659 bnxt_ptp_clear(bp);
7660 kfree(ptp);
7661 bp->ptp_cfg = NULL;
7662 return rc;
7663 }
7664
__bnxt_hwrm_func_qcaps(struct bnxt * bp)7665 static int __bnxt_hwrm_func_qcaps(struct bnxt *bp)
7666 {
7667 struct hwrm_func_qcaps_output *resp;
7668 struct hwrm_func_qcaps_input *req;
7669 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
7670 u32 flags, flags_ext, flags_ext2;
7671 int rc;
7672
7673 rc = hwrm_req_init(bp, req, HWRM_FUNC_QCAPS);
7674 if (rc)
7675 return rc;
7676
7677 req->fid = cpu_to_le16(0xffff);
7678 resp = hwrm_req_hold(bp, req);
7679 rc = hwrm_req_send(bp, req);
7680 if (rc)
7681 goto hwrm_func_qcaps_exit;
7682
7683 flags = le32_to_cpu(resp->flags);
7684 if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED)
7685 bp->flags |= BNXT_FLAG_ROCEV1_CAP;
7686 if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED)
7687 bp->flags |= BNXT_FLAG_ROCEV2_CAP;
7688 if (flags & FUNC_QCAPS_RESP_FLAGS_PCIE_STATS_SUPPORTED)
7689 bp->fw_cap |= BNXT_FW_CAP_PCIE_STATS_SUPPORTED;
7690 if (flags & FUNC_QCAPS_RESP_FLAGS_HOT_RESET_CAPABLE)
7691 bp->fw_cap |= BNXT_FW_CAP_HOT_RESET;
7692 if (flags & FUNC_QCAPS_RESP_FLAGS_EXT_STATS_SUPPORTED)
7693 bp->fw_cap |= BNXT_FW_CAP_EXT_STATS_SUPPORTED;
7694 if (flags & FUNC_QCAPS_RESP_FLAGS_ERROR_RECOVERY_CAPABLE)
7695 bp->fw_cap |= BNXT_FW_CAP_ERROR_RECOVERY;
7696 if (flags & FUNC_QCAPS_RESP_FLAGS_ERR_RECOVER_RELOAD)
7697 bp->fw_cap |= BNXT_FW_CAP_ERR_RECOVER_RELOAD;
7698 if (!(flags & FUNC_QCAPS_RESP_FLAGS_VLAN_ACCELERATION_TX_DISABLED))
7699 bp->fw_cap |= BNXT_FW_CAP_VLAN_TX_INSERT;
7700 if (flags & FUNC_QCAPS_RESP_FLAGS_DBG_QCAPS_CMD_SUPPORTED)
7701 bp->fw_cap |= BNXT_FW_CAP_DBG_QCAPS;
7702
7703 flags_ext = le32_to_cpu(resp->flags_ext);
7704 if (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_EXT_HW_STATS_SUPPORTED)
7705 bp->fw_cap |= BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED;
7706 if (BNXT_PF(bp) && (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_PTP_PPS_SUPPORTED))
7707 bp->fw_cap |= BNXT_FW_CAP_PTP_PPS;
7708 if (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_PTP_64BIT_RTC_SUPPORTED)
7709 bp->fw_cap |= BNXT_FW_CAP_PTP_RTC;
7710 if (BNXT_PF(bp) && (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_HOT_RESET_IF_SUPPORT))
7711 bp->fw_cap |= BNXT_FW_CAP_HOT_RESET_IF;
7712 if (BNXT_PF(bp) && (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_FW_LIVEPATCH_SUPPORTED))
7713 bp->fw_cap |= BNXT_FW_CAP_LIVEPATCH;
7714
7715 flags_ext2 = le32_to_cpu(resp->flags_ext2);
7716 if (flags_ext2 & FUNC_QCAPS_RESP_FLAGS_EXT2_RX_ALL_PKTS_TIMESTAMPS_SUPPORTED)
7717 bp->fw_cap |= BNXT_FW_CAP_RX_ALL_PKT_TS;
7718
7719 bp->tx_push_thresh = 0;
7720 if ((flags & FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED) &&
7721 BNXT_FW_MAJ(bp) > 217)
7722 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
7723
7724 hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
7725 hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
7726 hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
7727 hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
7728 hw_resc->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
7729 if (!hw_resc->max_hw_ring_grps)
7730 hw_resc->max_hw_ring_grps = hw_resc->max_tx_rings;
7731 hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
7732 hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
7733 hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
7734
7735 if (BNXT_PF(bp)) {
7736 struct bnxt_pf_info *pf = &bp->pf;
7737
7738 pf->fw_fid = le16_to_cpu(resp->fid);
7739 pf->port_id = le16_to_cpu(resp->port_id);
7740 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
7741 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
7742 pf->max_vfs = le16_to_cpu(resp->max_vfs);
7743 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
7744 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
7745 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
7746 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
7747 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
7748 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
7749 bp->flags &= ~BNXT_FLAG_WOL_CAP;
7750 if (flags & FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED)
7751 bp->flags |= BNXT_FLAG_WOL_CAP;
7752 if (flags & FUNC_QCAPS_RESP_FLAGS_PTP_SUPPORTED) {
7753 bp->fw_cap |= BNXT_FW_CAP_PTP;
7754 } else {
7755 bnxt_ptp_clear(bp);
7756 kfree(bp->ptp_cfg);
7757 bp->ptp_cfg = NULL;
7758 }
7759 } else {
7760 #ifdef CONFIG_BNXT_SRIOV
7761 struct bnxt_vf_info *vf = &bp->vf;
7762
7763 vf->fw_fid = le16_to_cpu(resp->fid);
7764 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
7765 #endif
7766 }
7767
7768 hwrm_func_qcaps_exit:
7769 hwrm_req_drop(bp, req);
7770 return rc;
7771 }
7772
bnxt_hwrm_dbg_qcaps(struct bnxt * bp)7773 static void bnxt_hwrm_dbg_qcaps(struct bnxt *bp)
7774 {
7775 struct hwrm_dbg_qcaps_output *resp;
7776 struct hwrm_dbg_qcaps_input *req;
7777 int rc;
7778
7779 bp->fw_dbg_cap = 0;
7780 if (!(bp->fw_cap & BNXT_FW_CAP_DBG_QCAPS))
7781 return;
7782
7783 rc = hwrm_req_init(bp, req, HWRM_DBG_QCAPS);
7784 if (rc)
7785 return;
7786
7787 req->fid = cpu_to_le16(0xffff);
7788 resp = hwrm_req_hold(bp, req);
7789 rc = hwrm_req_send(bp, req);
7790 if (rc)
7791 goto hwrm_dbg_qcaps_exit;
7792
7793 bp->fw_dbg_cap = le32_to_cpu(resp->flags);
7794
7795 hwrm_dbg_qcaps_exit:
7796 hwrm_req_drop(bp, req);
7797 }
7798
7799 static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp);
7800
bnxt_hwrm_func_qcaps(struct bnxt * bp)7801 int bnxt_hwrm_func_qcaps(struct bnxt *bp)
7802 {
7803 int rc;
7804
7805 rc = __bnxt_hwrm_func_qcaps(bp);
7806 if (rc)
7807 return rc;
7808
7809 bnxt_hwrm_dbg_qcaps(bp);
7810
7811 rc = bnxt_hwrm_queue_qportcfg(bp);
7812 if (rc) {
7813 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %d\n", rc);
7814 return rc;
7815 }
7816 if (bp->hwrm_spec_code >= 0x10803) {
7817 rc = bnxt_alloc_ctx_mem(bp);
7818 if (rc)
7819 return rc;
7820 rc = bnxt_hwrm_func_resc_qcaps(bp, true);
7821 if (!rc)
7822 bp->fw_cap |= BNXT_FW_CAP_NEW_RM;
7823 }
7824 return 0;
7825 }
7826
bnxt_hwrm_cfa_adv_flow_mgnt_qcaps(struct bnxt * bp)7827 static int bnxt_hwrm_cfa_adv_flow_mgnt_qcaps(struct bnxt *bp)
7828 {
7829 struct hwrm_cfa_adv_flow_mgnt_qcaps_output *resp;
7830 struct hwrm_cfa_adv_flow_mgnt_qcaps_input *req;
7831 u32 flags;
7832 int rc;
7833
7834 if (!(bp->fw_cap & BNXT_FW_CAP_CFA_ADV_FLOW))
7835 return 0;
7836
7837 rc = hwrm_req_init(bp, req, HWRM_CFA_ADV_FLOW_MGNT_QCAPS);
7838 if (rc)
7839 return rc;
7840
7841 resp = hwrm_req_hold(bp, req);
7842 rc = hwrm_req_send(bp, req);
7843 if (rc)
7844 goto hwrm_cfa_adv_qcaps_exit;
7845
7846 flags = le32_to_cpu(resp->flags);
7847 if (flags &
7848 CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_RFS_RING_TBL_IDX_V2_SUPPORTED)
7849 bp->fw_cap |= BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V2;
7850
7851 hwrm_cfa_adv_qcaps_exit:
7852 hwrm_req_drop(bp, req);
7853 return rc;
7854 }
7855
__bnxt_alloc_fw_health(struct bnxt * bp)7856 static int __bnxt_alloc_fw_health(struct bnxt *bp)
7857 {
7858 if (bp->fw_health)
7859 return 0;
7860
7861 bp->fw_health = kzalloc(sizeof(*bp->fw_health), GFP_KERNEL);
7862 if (!bp->fw_health)
7863 return -ENOMEM;
7864
7865 mutex_init(&bp->fw_health->lock);
7866 return 0;
7867 }
7868
bnxt_alloc_fw_health(struct bnxt * bp)7869 static int bnxt_alloc_fw_health(struct bnxt *bp)
7870 {
7871 int rc;
7872
7873 if (!(bp->fw_cap & BNXT_FW_CAP_HOT_RESET) &&
7874 !(bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY))
7875 return 0;
7876
7877 rc = __bnxt_alloc_fw_health(bp);
7878 if (rc) {
7879 bp->fw_cap &= ~BNXT_FW_CAP_HOT_RESET;
7880 bp->fw_cap &= ~BNXT_FW_CAP_ERROR_RECOVERY;
7881 return rc;
7882 }
7883
7884 return 0;
7885 }
7886
__bnxt_map_fw_health_reg(struct bnxt * bp,u32 reg)7887 static void __bnxt_map_fw_health_reg(struct bnxt *bp, u32 reg)
7888 {
7889 writel(reg & BNXT_GRC_BASE_MASK, bp->bar0 +
7890 BNXT_GRCPF_REG_WINDOW_BASE_OUT +
7891 BNXT_FW_HEALTH_WIN_MAP_OFF);
7892 }
7893
bnxt_inv_fw_health_reg(struct bnxt * bp)7894 static void bnxt_inv_fw_health_reg(struct bnxt *bp)
7895 {
7896 struct bnxt_fw_health *fw_health = bp->fw_health;
7897 u32 reg_type;
7898
7899 if (!fw_health)
7900 return;
7901
7902 reg_type = BNXT_FW_HEALTH_REG_TYPE(fw_health->regs[BNXT_FW_HEALTH_REG]);
7903 if (reg_type == BNXT_FW_HEALTH_REG_TYPE_GRC)
7904 fw_health->status_reliable = false;
7905
7906 reg_type = BNXT_FW_HEALTH_REG_TYPE(fw_health->regs[BNXT_FW_RESET_CNT_REG]);
7907 if (reg_type == BNXT_FW_HEALTH_REG_TYPE_GRC)
7908 fw_health->resets_reliable = false;
7909 }
7910
bnxt_try_map_fw_health_reg(struct bnxt * bp)7911 static void bnxt_try_map_fw_health_reg(struct bnxt *bp)
7912 {
7913 void __iomem *hs;
7914 u32 status_loc;
7915 u32 reg_type;
7916 u32 sig;
7917
7918 if (bp->fw_health)
7919 bp->fw_health->status_reliable = false;
7920
7921 __bnxt_map_fw_health_reg(bp, HCOMM_STATUS_STRUCT_LOC);
7922 hs = bp->bar0 + BNXT_FW_HEALTH_WIN_OFF(HCOMM_STATUS_STRUCT_LOC);
7923
7924 sig = readl(hs + offsetof(struct hcomm_status, sig_ver));
7925 if ((sig & HCOMM_STATUS_SIGNATURE_MASK) != HCOMM_STATUS_SIGNATURE_VAL) {
7926 if (!bp->chip_num) {
7927 __bnxt_map_fw_health_reg(bp, BNXT_GRC_REG_BASE);
7928 bp->chip_num = readl(bp->bar0 +
7929 BNXT_FW_HEALTH_WIN_BASE +
7930 BNXT_GRC_REG_CHIP_NUM);
7931 }
7932 if (!BNXT_CHIP_P5(bp))
7933 return;
7934
7935 status_loc = BNXT_GRC_REG_STATUS_P5 |
7936 BNXT_FW_HEALTH_REG_TYPE_BAR0;
7937 } else {
7938 status_loc = readl(hs + offsetof(struct hcomm_status,
7939 fw_status_loc));
7940 }
7941
7942 if (__bnxt_alloc_fw_health(bp)) {
7943 netdev_warn(bp->dev, "no memory for firmware status checks\n");
7944 return;
7945 }
7946
7947 bp->fw_health->regs[BNXT_FW_HEALTH_REG] = status_loc;
7948 reg_type = BNXT_FW_HEALTH_REG_TYPE(status_loc);
7949 if (reg_type == BNXT_FW_HEALTH_REG_TYPE_GRC) {
7950 __bnxt_map_fw_health_reg(bp, status_loc);
7951 bp->fw_health->mapped_regs[BNXT_FW_HEALTH_REG] =
7952 BNXT_FW_HEALTH_WIN_OFF(status_loc);
7953 }
7954
7955 bp->fw_health->status_reliable = true;
7956 }
7957
bnxt_map_fw_health_regs(struct bnxt * bp)7958 static int bnxt_map_fw_health_regs(struct bnxt *bp)
7959 {
7960 struct bnxt_fw_health *fw_health = bp->fw_health;
7961 u32 reg_base = 0xffffffff;
7962 int i;
7963
7964 bp->fw_health->status_reliable = false;
7965 bp->fw_health->resets_reliable = false;
7966 /* Only pre-map the monitoring GRC registers using window 3 */
7967 for (i = 0; i < 4; i++) {
7968 u32 reg = fw_health->regs[i];
7969
7970 if (BNXT_FW_HEALTH_REG_TYPE(reg) != BNXT_FW_HEALTH_REG_TYPE_GRC)
7971 continue;
7972 if (reg_base == 0xffffffff)
7973 reg_base = reg & BNXT_GRC_BASE_MASK;
7974 if ((reg & BNXT_GRC_BASE_MASK) != reg_base)
7975 return -ERANGE;
7976 fw_health->mapped_regs[i] = BNXT_FW_HEALTH_WIN_OFF(reg);
7977 }
7978 bp->fw_health->status_reliable = true;
7979 bp->fw_health->resets_reliable = true;
7980 if (reg_base == 0xffffffff)
7981 return 0;
7982
7983 __bnxt_map_fw_health_reg(bp, reg_base);
7984 return 0;
7985 }
7986
bnxt_remap_fw_health_regs(struct bnxt * bp)7987 static void bnxt_remap_fw_health_regs(struct bnxt *bp)
7988 {
7989 if (!bp->fw_health)
7990 return;
7991
7992 if (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY) {
7993 bp->fw_health->status_reliable = true;
7994 bp->fw_health->resets_reliable = true;
7995 } else {
7996 bnxt_try_map_fw_health_reg(bp);
7997 }
7998 }
7999
bnxt_hwrm_error_recovery_qcfg(struct bnxt * bp)8000 static int bnxt_hwrm_error_recovery_qcfg(struct bnxt *bp)
8001 {
8002 struct bnxt_fw_health *fw_health = bp->fw_health;
8003 struct hwrm_error_recovery_qcfg_output *resp;
8004 struct hwrm_error_recovery_qcfg_input *req;
8005 int rc, i;
8006
8007 if (!(bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY))
8008 return 0;
8009
8010 rc = hwrm_req_init(bp, req, HWRM_ERROR_RECOVERY_QCFG);
8011 if (rc)
8012 return rc;
8013
8014 resp = hwrm_req_hold(bp, req);
8015 rc = hwrm_req_send(bp, req);
8016 if (rc)
8017 goto err_recovery_out;
8018 fw_health->flags = le32_to_cpu(resp->flags);
8019 if ((fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_CO_CPU) &&
8020 !(bp->fw_cap & BNXT_FW_CAP_KONG_MB_CHNL)) {
8021 rc = -EINVAL;
8022 goto err_recovery_out;
8023 }
8024 fw_health->polling_dsecs = le32_to_cpu(resp->driver_polling_freq);
8025 fw_health->master_func_wait_dsecs =
8026 le32_to_cpu(resp->master_func_wait_period);
8027 fw_health->normal_func_wait_dsecs =
8028 le32_to_cpu(resp->normal_func_wait_period);
8029 fw_health->post_reset_wait_dsecs =
8030 le32_to_cpu(resp->master_func_wait_period_after_reset);
8031 fw_health->post_reset_max_wait_dsecs =
8032 le32_to_cpu(resp->max_bailout_time_after_reset);
8033 fw_health->regs[BNXT_FW_HEALTH_REG] =
8034 le32_to_cpu(resp->fw_health_status_reg);
8035 fw_health->regs[BNXT_FW_HEARTBEAT_REG] =
8036 le32_to_cpu(resp->fw_heartbeat_reg);
8037 fw_health->regs[BNXT_FW_RESET_CNT_REG] =
8038 le32_to_cpu(resp->fw_reset_cnt_reg);
8039 fw_health->regs[BNXT_FW_RESET_INPROG_REG] =
8040 le32_to_cpu(resp->reset_inprogress_reg);
8041 fw_health->fw_reset_inprog_reg_mask =
8042 le32_to_cpu(resp->reset_inprogress_reg_mask);
8043 fw_health->fw_reset_seq_cnt = resp->reg_array_cnt;
8044 if (fw_health->fw_reset_seq_cnt >= 16) {
8045 rc = -EINVAL;
8046 goto err_recovery_out;
8047 }
8048 for (i = 0; i < fw_health->fw_reset_seq_cnt; i++) {
8049 fw_health->fw_reset_seq_regs[i] =
8050 le32_to_cpu(resp->reset_reg[i]);
8051 fw_health->fw_reset_seq_vals[i] =
8052 le32_to_cpu(resp->reset_reg_val[i]);
8053 fw_health->fw_reset_seq_delay_msec[i] =
8054 resp->delay_after_reset[i];
8055 }
8056 err_recovery_out:
8057 hwrm_req_drop(bp, req);
8058 if (!rc)
8059 rc = bnxt_map_fw_health_regs(bp);
8060 if (rc)
8061 bp->fw_cap &= ~BNXT_FW_CAP_ERROR_RECOVERY;
8062 return rc;
8063 }
8064
bnxt_hwrm_func_reset(struct bnxt * bp)8065 static int bnxt_hwrm_func_reset(struct bnxt *bp)
8066 {
8067 struct hwrm_func_reset_input *req;
8068 int rc;
8069
8070 rc = hwrm_req_init(bp, req, HWRM_FUNC_RESET);
8071 if (rc)
8072 return rc;
8073
8074 req->enables = 0;
8075 hwrm_req_timeout(bp, req, HWRM_RESET_TIMEOUT);
8076 return hwrm_req_send(bp, req);
8077 }
8078
bnxt_nvm_cfg_ver_get(struct bnxt * bp)8079 static void bnxt_nvm_cfg_ver_get(struct bnxt *bp)
8080 {
8081 struct hwrm_nvm_get_dev_info_output nvm_info;
8082
8083 if (!bnxt_hwrm_nvm_get_dev_info(bp, &nvm_info))
8084 snprintf(bp->nvm_cfg_ver, FW_VER_STR_LEN, "%d.%d.%d",
8085 nvm_info.nvm_cfg_ver_maj, nvm_info.nvm_cfg_ver_min,
8086 nvm_info.nvm_cfg_ver_upd);
8087 }
8088
bnxt_hwrm_queue_qportcfg(struct bnxt * bp)8089 static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
8090 {
8091 struct hwrm_queue_qportcfg_output *resp;
8092 struct hwrm_queue_qportcfg_input *req;
8093 u8 i, j, *qptr;
8094 bool no_rdma;
8095 int rc = 0;
8096
8097 rc = hwrm_req_init(bp, req, HWRM_QUEUE_QPORTCFG);
8098 if (rc)
8099 return rc;
8100
8101 resp = hwrm_req_hold(bp, req);
8102 rc = hwrm_req_send(bp, req);
8103 if (rc)
8104 goto qportcfg_exit;
8105
8106 if (!resp->max_configurable_queues) {
8107 rc = -EINVAL;
8108 goto qportcfg_exit;
8109 }
8110 bp->max_tc = resp->max_configurable_queues;
8111 bp->max_lltc = resp->max_configurable_lossless_queues;
8112 if (bp->max_tc > BNXT_MAX_QUEUE)
8113 bp->max_tc = BNXT_MAX_QUEUE;
8114
8115 no_rdma = !(bp->flags & BNXT_FLAG_ROCE_CAP);
8116 qptr = &resp->queue_id0;
8117 for (i = 0, j = 0; i < bp->max_tc; i++) {
8118 bp->q_info[j].queue_id = *qptr;
8119 bp->q_ids[i] = *qptr++;
8120 bp->q_info[j].queue_profile = *qptr++;
8121 bp->tc_to_qidx[j] = j;
8122 if (!BNXT_CNPQ(bp->q_info[j].queue_profile) ||
8123 (no_rdma && BNXT_PF(bp)))
8124 j++;
8125 }
8126 bp->max_q = bp->max_tc;
8127 bp->max_tc = max_t(u8, j, 1);
8128
8129 if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
8130 bp->max_tc = 1;
8131
8132 if (bp->max_lltc > bp->max_tc)
8133 bp->max_lltc = bp->max_tc;
8134
8135 qportcfg_exit:
8136 hwrm_req_drop(bp, req);
8137 return rc;
8138 }
8139
bnxt_hwrm_poll(struct bnxt * bp)8140 static int bnxt_hwrm_poll(struct bnxt *bp)
8141 {
8142 struct hwrm_ver_get_input *req;
8143 int rc;
8144
8145 rc = hwrm_req_init(bp, req, HWRM_VER_GET);
8146 if (rc)
8147 return rc;
8148
8149 req->hwrm_intf_maj = HWRM_VERSION_MAJOR;
8150 req->hwrm_intf_min = HWRM_VERSION_MINOR;
8151 req->hwrm_intf_upd = HWRM_VERSION_UPDATE;
8152
8153 hwrm_req_flags(bp, req, BNXT_HWRM_CTX_SILENT | BNXT_HWRM_FULL_WAIT);
8154 rc = hwrm_req_send(bp, req);
8155 return rc;
8156 }
8157
bnxt_hwrm_ver_get(struct bnxt * bp)8158 static int bnxt_hwrm_ver_get(struct bnxt *bp)
8159 {
8160 struct hwrm_ver_get_output *resp;
8161 struct hwrm_ver_get_input *req;
8162 u16 fw_maj, fw_min, fw_bld, fw_rsv;
8163 u32 dev_caps_cfg, hwrm_ver;
8164 int rc, len;
8165
8166 rc = hwrm_req_init(bp, req, HWRM_VER_GET);
8167 if (rc)
8168 return rc;
8169
8170 hwrm_req_flags(bp, req, BNXT_HWRM_FULL_WAIT);
8171 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
8172 req->hwrm_intf_maj = HWRM_VERSION_MAJOR;
8173 req->hwrm_intf_min = HWRM_VERSION_MINOR;
8174 req->hwrm_intf_upd = HWRM_VERSION_UPDATE;
8175
8176 resp = hwrm_req_hold(bp, req);
8177 rc = hwrm_req_send(bp, req);
8178 if (rc)
8179 goto hwrm_ver_get_exit;
8180
8181 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
8182
8183 bp->hwrm_spec_code = resp->hwrm_intf_maj_8b << 16 |
8184 resp->hwrm_intf_min_8b << 8 |
8185 resp->hwrm_intf_upd_8b;
8186 if (resp->hwrm_intf_maj_8b < 1) {
8187 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
8188 resp->hwrm_intf_maj_8b, resp->hwrm_intf_min_8b,
8189 resp->hwrm_intf_upd_8b);
8190 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
8191 }
8192
8193 hwrm_ver = HWRM_VERSION_MAJOR << 16 | HWRM_VERSION_MINOR << 8 |
8194 HWRM_VERSION_UPDATE;
8195
8196 if (bp->hwrm_spec_code > hwrm_ver)
8197 snprintf(bp->hwrm_ver_supp, FW_VER_STR_LEN, "%d.%d.%d",
8198 HWRM_VERSION_MAJOR, HWRM_VERSION_MINOR,
8199 HWRM_VERSION_UPDATE);
8200 else
8201 snprintf(bp->hwrm_ver_supp, FW_VER_STR_LEN, "%d.%d.%d",
8202 resp->hwrm_intf_maj_8b, resp->hwrm_intf_min_8b,
8203 resp->hwrm_intf_upd_8b);
8204
8205 fw_maj = le16_to_cpu(resp->hwrm_fw_major);
8206 if (bp->hwrm_spec_code > 0x10803 && fw_maj) {
8207 fw_min = le16_to_cpu(resp->hwrm_fw_minor);
8208 fw_bld = le16_to_cpu(resp->hwrm_fw_build);
8209 fw_rsv = le16_to_cpu(resp->hwrm_fw_patch);
8210 len = FW_VER_STR_LEN;
8211 } else {
8212 fw_maj = resp->hwrm_fw_maj_8b;
8213 fw_min = resp->hwrm_fw_min_8b;
8214 fw_bld = resp->hwrm_fw_bld_8b;
8215 fw_rsv = resp->hwrm_fw_rsvd_8b;
8216 len = BC_HWRM_STR_LEN;
8217 }
8218 bp->fw_ver_code = BNXT_FW_VER_CODE(fw_maj, fw_min, fw_bld, fw_rsv);
8219 snprintf(bp->fw_ver_str, len, "%d.%d.%d.%d", fw_maj, fw_min, fw_bld,
8220 fw_rsv);
8221
8222 if (strlen(resp->active_pkg_name)) {
8223 int fw_ver_len = strlen(bp->fw_ver_str);
8224
8225 snprintf(bp->fw_ver_str + fw_ver_len,
8226 FW_VER_STR_LEN - fw_ver_len - 1, "/pkg %s",
8227 resp->active_pkg_name);
8228 bp->fw_cap |= BNXT_FW_CAP_PKG_VER;
8229 }
8230
8231 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
8232 if (!bp->hwrm_cmd_timeout)
8233 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
8234 bp->hwrm_cmd_max_timeout = le16_to_cpu(resp->max_req_timeout) * 1000;
8235 if (!bp->hwrm_cmd_max_timeout)
8236 bp->hwrm_cmd_max_timeout = HWRM_CMD_MAX_TIMEOUT;
8237 else if (bp->hwrm_cmd_max_timeout > HWRM_CMD_MAX_TIMEOUT)
8238 netdev_warn(bp->dev, "Device requests max timeout of %d seconds, may trigger hung task watchdog\n",
8239 bp->hwrm_cmd_max_timeout / 1000);
8240
8241 if (resp->hwrm_intf_maj_8b >= 1) {
8242 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
8243 bp->hwrm_max_ext_req_len = le16_to_cpu(resp->max_ext_req_len);
8244 }
8245 if (bp->hwrm_max_ext_req_len < HWRM_MAX_REQ_LEN)
8246 bp->hwrm_max_ext_req_len = HWRM_MAX_REQ_LEN;
8247
8248 bp->chip_num = le16_to_cpu(resp->chip_num);
8249 bp->chip_rev = resp->chip_rev;
8250 if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
8251 !resp->chip_metal)
8252 bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
8253
8254 dev_caps_cfg = le32_to_cpu(resp->dev_caps_cfg);
8255 if ((dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED) &&
8256 (dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED))
8257 bp->fw_cap |= BNXT_FW_CAP_SHORT_CMD;
8258
8259 if (dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_KONG_MB_CHNL_SUPPORTED)
8260 bp->fw_cap |= BNXT_FW_CAP_KONG_MB_CHNL;
8261
8262 if (dev_caps_cfg &
8263 VER_GET_RESP_DEV_CAPS_CFG_FLOW_HANDLE_64BIT_SUPPORTED)
8264 bp->fw_cap |= BNXT_FW_CAP_OVS_64BIT_HANDLE;
8265
8266 if (dev_caps_cfg &
8267 VER_GET_RESP_DEV_CAPS_CFG_TRUSTED_VF_SUPPORTED)
8268 bp->fw_cap |= BNXT_FW_CAP_TRUSTED_VF;
8269
8270 if (dev_caps_cfg &
8271 VER_GET_RESP_DEV_CAPS_CFG_CFA_ADV_FLOW_MGNT_SUPPORTED)
8272 bp->fw_cap |= BNXT_FW_CAP_CFA_ADV_FLOW;
8273
8274 hwrm_ver_get_exit:
8275 hwrm_req_drop(bp, req);
8276 return rc;
8277 }
8278
bnxt_hwrm_fw_set_time(struct bnxt * bp)8279 int bnxt_hwrm_fw_set_time(struct bnxt *bp)
8280 {
8281 struct hwrm_fw_set_time_input *req;
8282 struct tm tm;
8283 time64_t now = ktime_get_real_seconds();
8284 int rc;
8285
8286 if ((BNXT_VF(bp) && bp->hwrm_spec_code < 0x10901) ||
8287 bp->hwrm_spec_code < 0x10400)
8288 return -EOPNOTSUPP;
8289
8290 time64_to_tm(now, 0, &tm);
8291 rc = hwrm_req_init(bp, req, HWRM_FW_SET_TIME);
8292 if (rc)
8293 return rc;
8294
8295 req->year = cpu_to_le16(1900 + tm.tm_year);
8296 req->month = 1 + tm.tm_mon;
8297 req->day = tm.tm_mday;
8298 req->hour = tm.tm_hour;
8299 req->minute = tm.tm_min;
8300 req->second = tm.tm_sec;
8301 return hwrm_req_send(bp, req);
8302 }
8303
bnxt_add_one_ctr(u64 hw,u64 * sw,u64 mask)8304 static void bnxt_add_one_ctr(u64 hw, u64 *sw, u64 mask)
8305 {
8306 u64 sw_tmp;
8307
8308 hw &= mask;
8309 sw_tmp = (*sw & ~mask) | hw;
8310 if (hw < (*sw & mask))
8311 sw_tmp += mask + 1;
8312 WRITE_ONCE(*sw, sw_tmp);
8313 }
8314
__bnxt_accumulate_stats(__le64 * hw_stats,u64 * sw_stats,u64 * masks,int count,bool ignore_zero)8315 static void __bnxt_accumulate_stats(__le64 *hw_stats, u64 *sw_stats, u64 *masks,
8316 int count, bool ignore_zero)
8317 {
8318 int i;
8319
8320 for (i = 0; i < count; i++) {
8321 u64 hw = le64_to_cpu(READ_ONCE(hw_stats[i]));
8322
8323 if (ignore_zero && !hw)
8324 continue;
8325
8326 if (masks[i] == -1ULL)
8327 sw_stats[i] = hw;
8328 else
8329 bnxt_add_one_ctr(hw, &sw_stats[i], masks[i]);
8330 }
8331 }
8332
bnxt_accumulate_stats(struct bnxt_stats_mem * stats)8333 static void bnxt_accumulate_stats(struct bnxt_stats_mem *stats)
8334 {
8335 if (!stats->hw_stats)
8336 return;
8337
8338 __bnxt_accumulate_stats(stats->hw_stats, stats->sw_stats,
8339 stats->hw_masks, stats->len / 8, false);
8340 }
8341
bnxt_accumulate_all_stats(struct bnxt * bp)8342 static void bnxt_accumulate_all_stats(struct bnxt *bp)
8343 {
8344 struct bnxt_stats_mem *ring0_stats;
8345 bool ignore_zero = false;
8346 int i;
8347
8348 /* Chip bug. Counter intermittently becomes 0. */
8349 if (bp->flags & BNXT_FLAG_CHIP_P5)
8350 ignore_zero = true;
8351
8352 for (i = 0; i < bp->cp_nr_rings; i++) {
8353 struct bnxt_napi *bnapi = bp->bnapi[i];
8354 struct bnxt_cp_ring_info *cpr;
8355 struct bnxt_stats_mem *stats;
8356
8357 cpr = &bnapi->cp_ring;
8358 stats = &cpr->stats;
8359 if (!i)
8360 ring0_stats = stats;
8361 __bnxt_accumulate_stats(stats->hw_stats, stats->sw_stats,
8362 ring0_stats->hw_masks,
8363 ring0_stats->len / 8, ignore_zero);
8364 }
8365 if (bp->flags & BNXT_FLAG_PORT_STATS) {
8366 struct bnxt_stats_mem *stats = &bp->port_stats;
8367 __le64 *hw_stats = stats->hw_stats;
8368 u64 *sw_stats = stats->sw_stats;
8369 u64 *masks = stats->hw_masks;
8370 int cnt;
8371
8372 cnt = sizeof(struct rx_port_stats) / 8;
8373 __bnxt_accumulate_stats(hw_stats, sw_stats, masks, cnt, false);
8374
8375 hw_stats += BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
8376 sw_stats += BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
8377 masks += BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
8378 cnt = sizeof(struct tx_port_stats) / 8;
8379 __bnxt_accumulate_stats(hw_stats, sw_stats, masks, cnt, false);
8380 }
8381 if (bp->flags & BNXT_FLAG_PORT_STATS_EXT) {
8382 bnxt_accumulate_stats(&bp->rx_port_stats_ext);
8383 bnxt_accumulate_stats(&bp->tx_port_stats_ext);
8384 }
8385 }
8386
bnxt_hwrm_port_qstats(struct bnxt * bp,u8 flags)8387 static int bnxt_hwrm_port_qstats(struct bnxt *bp, u8 flags)
8388 {
8389 struct hwrm_port_qstats_input *req;
8390 struct bnxt_pf_info *pf = &bp->pf;
8391 int rc;
8392
8393 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
8394 return 0;
8395
8396 if (flags && !(bp->fw_cap & BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED))
8397 return -EOPNOTSUPP;
8398
8399 rc = hwrm_req_init(bp, req, HWRM_PORT_QSTATS);
8400 if (rc)
8401 return rc;
8402
8403 req->flags = flags;
8404 req->port_id = cpu_to_le16(pf->port_id);
8405 req->tx_stat_host_addr = cpu_to_le64(bp->port_stats.hw_stats_map +
8406 BNXT_TX_PORT_STATS_BYTE_OFFSET);
8407 req->rx_stat_host_addr = cpu_to_le64(bp->port_stats.hw_stats_map);
8408 return hwrm_req_send(bp, req);
8409 }
8410
bnxt_hwrm_port_qstats_ext(struct bnxt * bp,u8 flags)8411 static int bnxt_hwrm_port_qstats_ext(struct bnxt *bp, u8 flags)
8412 {
8413 struct hwrm_queue_pri2cos_qcfg_output *resp_qc;
8414 struct hwrm_queue_pri2cos_qcfg_input *req_qc;
8415 struct hwrm_port_qstats_ext_output *resp_qs;
8416 struct hwrm_port_qstats_ext_input *req_qs;
8417 struct bnxt_pf_info *pf = &bp->pf;
8418 u32 tx_stat_size;
8419 int rc;
8420
8421 if (!(bp->flags & BNXT_FLAG_PORT_STATS_EXT))
8422 return 0;
8423
8424 if (flags && !(bp->fw_cap & BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED))
8425 return -EOPNOTSUPP;
8426
8427 rc = hwrm_req_init(bp, req_qs, HWRM_PORT_QSTATS_EXT);
8428 if (rc)
8429 return rc;
8430
8431 req_qs->flags = flags;
8432 req_qs->port_id = cpu_to_le16(pf->port_id);
8433 req_qs->rx_stat_size = cpu_to_le16(sizeof(struct rx_port_stats_ext));
8434 req_qs->rx_stat_host_addr = cpu_to_le64(bp->rx_port_stats_ext.hw_stats_map);
8435 tx_stat_size = bp->tx_port_stats_ext.hw_stats ?
8436 sizeof(struct tx_port_stats_ext) : 0;
8437 req_qs->tx_stat_size = cpu_to_le16(tx_stat_size);
8438 req_qs->tx_stat_host_addr = cpu_to_le64(bp->tx_port_stats_ext.hw_stats_map);
8439 resp_qs = hwrm_req_hold(bp, req_qs);
8440 rc = hwrm_req_send(bp, req_qs);
8441 if (!rc) {
8442 bp->fw_rx_stats_ext_size =
8443 le16_to_cpu(resp_qs->rx_stat_size) / 8;
8444 if (BNXT_FW_MAJ(bp) < 220 &&
8445 bp->fw_rx_stats_ext_size > BNXT_RX_STATS_EXT_NUM_LEGACY)
8446 bp->fw_rx_stats_ext_size = BNXT_RX_STATS_EXT_NUM_LEGACY;
8447
8448 bp->fw_tx_stats_ext_size = tx_stat_size ?
8449 le16_to_cpu(resp_qs->tx_stat_size) / 8 : 0;
8450 } else {
8451 bp->fw_rx_stats_ext_size = 0;
8452 bp->fw_tx_stats_ext_size = 0;
8453 }
8454 hwrm_req_drop(bp, req_qs);
8455
8456 if (flags)
8457 return rc;
8458
8459 if (bp->fw_tx_stats_ext_size <=
8460 offsetof(struct tx_port_stats_ext, pfc_pri0_tx_duration_us) / 8) {
8461 bp->pri2cos_valid = 0;
8462 return rc;
8463 }
8464
8465 rc = hwrm_req_init(bp, req_qc, HWRM_QUEUE_PRI2COS_QCFG);
8466 if (rc)
8467 return rc;
8468
8469 req_qc->flags = cpu_to_le32(QUEUE_PRI2COS_QCFG_REQ_FLAGS_IVLAN);
8470
8471 resp_qc = hwrm_req_hold(bp, req_qc);
8472 rc = hwrm_req_send(bp, req_qc);
8473 if (!rc) {
8474 u8 *pri2cos;
8475 int i, j;
8476
8477 pri2cos = &resp_qc->pri0_cos_queue_id;
8478 for (i = 0; i < 8; i++) {
8479 u8 queue_id = pri2cos[i];
8480 u8 queue_idx;
8481
8482 /* Per port queue IDs start from 0, 10, 20, etc */
8483 queue_idx = queue_id % 10;
8484 if (queue_idx > BNXT_MAX_QUEUE) {
8485 bp->pri2cos_valid = false;
8486 hwrm_req_drop(bp, req_qc);
8487 return rc;
8488 }
8489 for (j = 0; j < bp->max_q; j++) {
8490 if (bp->q_ids[j] == queue_id)
8491 bp->pri2cos_idx[i] = queue_idx;
8492 }
8493 }
8494 bp->pri2cos_valid = true;
8495 }
8496 hwrm_req_drop(bp, req_qc);
8497
8498 return rc;
8499 }
8500
bnxt_hwrm_free_tunnel_ports(struct bnxt * bp)8501 static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
8502 {
8503 bnxt_hwrm_tunnel_dst_port_free(bp,
8504 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
8505 bnxt_hwrm_tunnel_dst_port_free(bp,
8506 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
8507 }
8508
bnxt_set_tpa(struct bnxt * bp,bool set_tpa)8509 static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
8510 {
8511 int rc, i;
8512 u32 tpa_flags = 0;
8513
8514 if (set_tpa)
8515 tpa_flags = bp->flags & BNXT_FLAG_TPA;
8516 else if (BNXT_NO_FW_ACCESS(bp))
8517 return 0;
8518 for (i = 0; i < bp->nr_vnics; i++) {
8519 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
8520 if (rc) {
8521 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
8522 i, rc);
8523 return rc;
8524 }
8525 }
8526 return 0;
8527 }
8528
bnxt_hwrm_clear_vnic_rss(struct bnxt * bp)8529 static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
8530 {
8531 int i;
8532
8533 for (i = 0; i < bp->nr_vnics; i++)
8534 bnxt_hwrm_vnic_set_rss(bp, i, false);
8535 }
8536
bnxt_clear_vnic(struct bnxt * bp)8537 static void bnxt_clear_vnic(struct bnxt *bp)
8538 {
8539 if (!bp->vnic_info)
8540 return;
8541
8542 bnxt_hwrm_clear_vnic_filter(bp);
8543 if (!(bp->flags & BNXT_FLAG_CHIP_P5)) {
8544 /* clear all RSS setting before free vnic ctx */
8545 bnxt_hwrm_clear_vnic_rss(bp);
8546 bnxt_hwrm_vnic_ctx_free(bp);
8547 }
8548 /* before free the vnic, undo the vnic tpa settings */
8549 if (bp->flags & BNXT_FLAG_TPA)
8550 bnxt_set_tpa(bp, false);
8551 bnxt_hwrm_vnic_free(bp);
8552 if (bp->flags & BNXT_FLAG_CHIP_P5)
8553 bnxt_hwrm_vnic_ctx_free(bp);
8554 }
8555
bnxt_hwrm_resource_free(struct bnxt * bp,bool close_path,bool irq_re_init)8556 static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
8557 bool irq_re_init)
8558 {
8559 bnxt_clear_vnic(bp);
8560 bnxt_hwrm_ring_free(bp, close_path);
8561 bnxt_hwrm_ring_grp_free(bp);
8562 if (irq_re_init) {
8563 bnxt_hwrm_stat_ctx_free(bp);
8564 bnxt_hwrm_free_tunnel_ports(bp);
8565 }
8566 }
8567
bnxt_hwrm_set_br_mode(struct bnxt * bp,u16 br_mode)8568 static int bnxt_hwrm_set_br_mode(struct bnxt *bp, u16 br_mode)
8569 {
8570 struct hwrm_func_cfg_input *req;
8571 u8 evb_mode;
8572 int rc;
8573
8574 if (br_mode == BRIDGE_MODE_VEB)
8575 evb_mode = FUNC_CFG_REQ_EVB_MODE_VEB;
8576 else if (br_mode == BRIDGE_MODE_VEPA)
8577 evb_mode = FUNC_CFG_REQ_EVB_MODE_VEPA;
8578 else
8579 return -EINVAL;
8580
8581 rc = hwrm_req_init(bp, req, HWRM_FUNC_CFG);
8582 if (rc)
8583 return rc;
8584
8585 req->fid = cpu_to_le16(0xffff);
8586 req->enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_EVB_MODE);
8587 req->evb_mode = evb_mode;
8588 return hwrm_req_send(bp, req);
8589 }
8590
bnxt_hwrm_set_cache_line_size(struct bnxt * bp,int size)8591 static int bnxt_hwrm_set_cache_line_size(struct bnxt *bp, int size)
8592 {
8593 struct hwrm_func_cfg_input *req;
8594 int rc;
8595
8596 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10803)
8597 return 0;
8598
8599 rc = hwrm_req_init(bp, req, HWRM_FUNC_CFG);
8600 if (rc)
8601 return rc;
8602
8603 req->fid = cpu_to_le16(0xffff);
8604 req->enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_CACHE_LINESIZE);
8605 req->options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_64;
8606 if (size == 128)
8607 req->options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_128;
8608
8609 return hwrm_req_send(bp, req);
8610 }
8611
__bnxt_setup_vnic(struct bnxt * bp,u16 vnic_id)8612 static int __bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
8613 {
8614 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
8615 int rc;
8616
8617 if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
8618 goto skip_rss_ctx;
8619
8620 /* allocate context for vnic */
8621 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
8622 if (rc) {
8623 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
8624 vnic_id, rc);
8625 goto vnic_setup_err;
8626 }
8627 bp->rsscos_nr_ctxs++;
8628
8629 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
8630 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
8631 if (rc) {
8632 netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
8633 vnic_id, rc);
8634 goto vnic_setup_err;
8635 }
8636 bp->rsscos_nr_ctxs++;
8637 }
8638
8639 skip_rss_ctx:
8640 /* configure default vnic, ring grp */
8641 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
8642 if (rc) {
8643 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
8644 vnic_id, rc);
8645 goto vnic_setup_err;
8646 }
8647
8648 /* Enable RSS hashing on vnic */
8649 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
8650 if (rc) {
8651 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
8652 vnic_id, rc);
8653 goto vnic_setup_err;
8654 }
8655
8656 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
8657 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
8658 if (rc) {
8659 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
8660 vnic_id, rc);
8661 }
8662 }
8663
8664 vnic_setup_err:
8665 return rc;
8666 }
8667
__bnxt_setup_vnic_p5(struct bnxt * bp,u16 vnic_id)8668 static int __bnxt_setup_vnic_p5(struct bnxt *bp, u16 vnic_id)
8669 {
8670 int rc, i, nr_ctxs;
8671
8672 nr_ctxs = bnxt_get_nr_rss_ctxs(bp, bp->rx_nr_rings);
8673 for (i = 0; i < nr_ctxs; i++) {
8674 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, i);
8675 if (rc) {
8676 netdev_err(bp->dev, "hwrm vnic %d ctx %d alloc failure rc: %x\n",
8677 vnic_id, i, rc);
8678 break;
8679 }
8680 bp->rsscos_nr_ctxs++;
8681 }
8682 if (i < nr_ctxs)
8683 return -ENOMEM;
8684
8685 rc = bnxt_hwrm_vnic_set_rss_p5(bp, vnic_id, true);
8686 if (rc) {
8687 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %d\n",
8688 vnic_id, rc);
8689 return rc;
8690 }
8691 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
8692 if (rc) {
8693 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
8694 vnic_id, rc);
8695 return rc;
8696 }
8697 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
8698 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
8699 if (rc) {
8700 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
8701 vnic_id, rc);
8702 }
8703 }
8704 return rc;
8705 }
8706
bnxt_setup_vnic(struct bnxt * bp,u16 vnic_id)8707 static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
8708 {
8709 if (bp->flags & BNXT_FLAG_CHIP_P5)
8710 return __bnxt_setup_vnic_p5(bp, vnic_id);
8711 else
8712 return __bnxt_setup_vnic(bp, vnic_id);
8713 }
8714
bnxt_alloc_rfs_vnics(struct bnxt * bp)8715 static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
8716 {
8717 #ifdef CONFIG_RFS_ACCEL
8718 int i, rc = 0;
8719
8720 if (bp->flags & BNXT_FLAG_CHIP_P5)
8721 return 0;
8722
8723 for (i = 0; i < bp->rx_nr_rings; i++) {
8724 struct bnxt_vnic_info *vnic;
8725 u16 vnic_id = i + 1;
8726 u16 ring_id = i;
8727
8728 if (vnic_id >= bp->nr_vnics)
8729 break;
8730
8731 vnic = &bp->vnic_info[vnic_id];
8732 vnic->flags |= BNXT_VNIC_RFS_FLAG;
8733 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
8734 vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
8735 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
8736 if (rc) {
8737 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
8738 vnic_id, rc);
8739 break;
8740 }
8741 rc = bnxt_setup_vnic(bp, vnic_id);
8742 if (rc)
8743 break;
8744 }
8745 return rc;
8746 #else
8747 return 0;
8748 #endif
8749 }
8750
8751 /* Allow PF, trusted VFs and VFs with default VLAN to be in promiscuous mode */
bnxt_promisc_ok(struct bnxt * bp)8752 static bool bnxt_promisc_ok(struct bnxt *bp)
8753 {
8754 #ifdef CONFIG_BNXT_SRIOV
8755 if (BNXT_VF(bp) && !bp->vf.vlan && !bnxt_is_trusted_vf(bp, &bp->vf))
8756 return false;
8757 #endif
8758 return true;
8759 }
8760
bnxt_setup_nitroa0_vnic(struct bnxt * bp)8761 static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
8762 {
8763 unsigned int rc = 0;
8764
8765 rc = bnxt_hwrm_vnic_alloc(bp, 1, bp->rx_nr_rings - 1, 1);
8766 if (rc) {
8767 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
8768 rc);
8769 return rc;
8770 }
8771
8772 rc = bnxt_hwrm_vnic_cfg(bp, 1);
8773 if (rc) {
8774 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
8775 rc);
8776 return rc;
8777 }
8778 return rc;
8779 }
8780
8781 static int bnxt_cfg_rx_mode(struct bnxt *);
8782 static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
8783
bnxt_init_chip(struct bnxt * bp,bool irq_re_init)8784 static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
8785 {
8786 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
8787 int rc = 0;
8788 unsigned int rx_nr_rings = bp->rx_nr_rings;
8789
8790 if (irq_re_init) {
8791 rc = bnxt_hwrm_stat_ctx_alloc(bp);
8792 if (rc) {
8793 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
8794 rc);
8795 goto err_out;
8796 }
8797 }
8798
8799 rc = bnxt_hwrm_ring_alloc(bp);
8800 if (rc) {
8801 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
8802 goto err_out;
8803 }
8804
8805 rc = bnxt_hwrm_ring_grp_alloc(bp);
8806 if (rc) {
8807 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
8808 goto err_out;
8809 }
8810
8811 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
8812 rx_nr_rings--;
8813
8814 /* default vnic 0 */
8815 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
8816 if (rc) {
8817 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
8818 goto err_out;
8819 }
8820
8821 if (BNXT_VF(bp))
8822 bnxt_hwrm_func_qcfg(bp);
8823
8824 rc = bnxt_setup_vnic(bp, 0);
8825 if (rc)
8826 goto err_out;
8827 if (bp->fw_cap & BNXT_FW_CAP_RSS_HASH_TYPE_DELTA)
8828 bnxt_hwrm_update_rss_hash_cfg(bp);
8829
8830 if (bp->flags & BNXT_FLAG_RFS) {
8831 rc = bnxt_alloc_rfs_vnics(bp);
8832 if (rc)
8833 goto err_out;
8834 }
8835
8836 if (bp->flags & BNXT_FLAG_TPA) {
8837 rc = bnxt_set_tpa(bp, true);
8838 if (rc)
8839 goto err_out;
8840 }
8841
8842 if (BNXT_VF(bp))
8843 bnxt_update_vf_mac(bp);
8844
8845 /* Filter for default vnic 0 */
8846 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
8847 if (rc) {
8848 if (BNXT_VF(bp) && rc == -ENODEV)
8849 netdev_err(bp->dev, "Cannot configure L2 filter while PF is unavailable\n");
8850 else
8851 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
8852 goto err_out;
8853 }
8854 vnic->uc_filter_count = 1;
8855
8856 vnic->rx_mask = 0;
8857 if (test_bit(BNXT_STATE_HALF_OPEN, &bp->state))
8858 goto skip_rx_mask;
8859
8860 if (bp->dev->flags & IFF_BROADCAST)
8861 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
8862
8863 if (bp->dev->flags & IFF_PROMISC)
8864 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
8865
8866 if (bp->dev->flags & IFF_ALLMULTI) {
8867 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
8868 vnic->mc_list_count = 0;
8869 } else if (bp->dev->flags & IFF_MULTICAST) {
8870 u32 mask = 0;
8871
8872 bnxt_mc_list_updated(bp, &mask);
8873 vnic->rx_mask |= mask;
8874 }
8875
8876 rc = bnxt_cfg_rx_mode(bp);
8877 if (rc)
8878 goto err_out;
8879
8880 skip_rx_mask:
8881 rc = bnxt_hwrm_set_coal(bp);
8882 if (rc)
8883 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
8884 rc);
8885
8886 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
8887 rc = bnxt_setup_nitroa0_vnic(bp);
8888 if (rc)
8889 netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
8890 rc);
8891 }
8892
8893 if (BNXT_VF(bp)) {
8894 bnxt_hwrm_func_qcfg(bp);
8895 netdev_update_features(bp->dev);
8896 }
8897
8898 return 0;
8899
8900 err_out:
8901 bnxt_hwrm_resource_free(bp, 0, true);
8902
8903 return rc;
8904 }
8905
bnxt_shutdown_nic(struct bnxt * bp,bool irq_re_init)8906 static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
8907 {
8908 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
8909 return 0;
8910 }
8911
bnxt_init_nic(struct bnxt * bp,bool irq_re_init)8912 static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
8913 {
8914 bnxt_init_cp_rings(bp);
8915 bnxt_init_rx_rings(bp);
8916 bnxt_init_tx_rings(bp);
8917 bnxt_init_ring_grps(bp, irq_re_init);
8918 bnxt_init_vnics(bp);
8919
8920 return bnxt_init_chip(bp, irq_re_init);
8921 }
8922
bnxt_set_real_num_queues(struct bnxt * bp)8923 static int bnxt_set_real_num_queues(struct bnxt *bp)
8924 {
8925 int rc;
8926 struct net_device *dev = bp->dev;
8927
8928 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings -
8929 bp->tx_nr_rings_xdp);
8930 if (rc)
8931 return rc;
8932
8933 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
8934 if (rc)
8935 return rc;
8936
8937 #ifdef CONFIG_RFS_ACCEL
8938 if (bp->flags & BNXT_FLAG_RFS)
8939 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
8940 #endif
8941
8942 return rc;
8943 }
8944
bnxt_trim_rings(struct bnxt * bp,int * rx,int * tx,int max,bool shared)8945 static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
8946 bool shared)
8947 {
8948 int _rx = *rx, _tx = *tx;
8949
8950 if (shared) {
8951 *rx = min_t(int, _rx, max);
8952 *tx = min_t(int, _tx, max);
8953 } else {
8954 if (max < 2)
8955 return -ENOMEM;
8956
8957 while (_rx + _tx > max) {
8958 if (_rx > _tx && _rx > 1)
8959 _rx--;
8960 else if (_tx > 1)
8961 _tx--;
8962 }
8963 *rx = _rx;
8964 *tx = _tx;
8965 }
8966 return 0;
8967 }
8968
bnxt_setup_msix(struct bnxt * bp)8969 static void bnxt_setup_msix(struct bnxt *bp)
8970 {
8971 const int len = sizeof(bp->irq_tbl[0].name);
8972 struct net_device *dev = bp->dev;
8973 int tcs, i;
8974
8975 tcs = netdev_get_num_tc(dev);
8976 if (tcs) {
8977 int i, off, count;
8978
8979 for (i = 0; i < tcs; i++) {
8980 count = bp->tx_nr_rings_per_tc;
8981 off = i * count;
8982 netdev_set_tc_queue(dev, i, count, off);
8983 }
8984 }
8985
8986 for (i = 0; i < bp->cp_nr_rings; i++) {
8987 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
8988 char *attr;
8989
8990 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
8991 attr = "TxRx";
8992 else if (i < bp->rx_nr_rings)
8993 attr = "rx";
8994 else
8995 attr = "tx";
8996
8997 snprintf(bp->irq_tbl[map_idx].name, len, "%s-%s-%d", dev->name,
8998 attr, i);
8999 bp->irq_tbl[map_idx].handler = bnxt_msix;
9000 }
9001 }
9002
bnxt_setup_inta(struct bnxt * bp)9003 static void bnxt_setup_inta(struct bnxt *bp)
9004 {
9005 const int len = sizeof(bp->irq_tbl[0].name);
9006
9007 if (netdev_get_num_tc(bp->dev))
9008 netdev_reset_tc(bp->dev);
9009
9010 snprintf(bp->irq_tbl[0].name, len, "%s-%s-%d", bp->dev->name, "TxRx",
9011 0);
9012 bp->irq_tbl[0].handler = bnxt_inta;
9013 }
9014
9015 static int bnxt_init_int_mode(struct bnxt *bp);
9016
bnxt_setup_int_mode(struct bnxt * bp)9017 static int bnxt_setup_int_mode(struct bnxt *bp)
9018 {
9019 int rc;
9020
9021 if (!bp->irq_tbl) {
9022 rc = bnxt_init_int_mode(bp);
9023 if (rc || !bp->irq_tbl)
9024 return rc ?: -ENODEV;
9025 }
9026
9027 if (bp->flags & BNXT_FLAG_USING_MSIX)
9028 bnxt_setup_msix(bp);
9029 else
9030 bnxt_setup_inta(bp);
9031
9032 rc = bnxt_set_real_num_queues(bp);
9033 return rc;
9034 }
9035
9036 #ifdef CONFIG_RFS_ACCEL
bnxt_get_max_func_rss_ctxs(struct bnxt * bp)9037 static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
9038 {
9039 return bp->hw_resc.max_rsscos_ctxs;
9040 }
9041
bnxt_get_max_func_vnics(struct bnxt * bp)9042 static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
9043 {
9044 return bp->hw_resc.max_vnics;
9045 }
9046 #endif
9047
bnxt_get_max_func_stat_ctxs(struct bnxt * bp)9048 unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
9049 {
9050 return bp->hw_resc.max_stat_ctxs;
9051 }
9052
bnxt_get_max_func_cp_rings(struct bnxt * bp)9053 unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
9054 {
9055 return bp->hw_resc.max_cp_rings;
9056 }
9057
bnxt_get_max_func_cp_rings_for_en(struct bnxt * bp)9058 static unsigned int bnxt_get_max_func_cp_rings_for_en(struct bnxt *bp)
9059 {
9060 unsigned int cp = bp->hw_resc.max_cp_rings;
9061
9062 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
9063 cp -= bnxt_get_ulp_msix_num(bp);
9064
9065 return cp;
9066 }
9067
bnxt_get_max_func_irqs(struct bnxt * bp)9068 static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
9069 {
9070 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
9071
9072 if (bp->flags & BNXT_FLAG_CHIP_P5)
9073 return min_t(unsigned int, hw_resc->max_irqs, hw_resc->max_nqs);
9074
9075 return min_t(unsigned int, hw_resc->max_irqs, hw_resc->max_cp_rings);
9076 }
9077
bnxt_set_max_func_irqs(struct bnxt * bp,unsigned int max_irqs)9078 static void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
9079 {
9080 bp->hw_resc.max_irqs = max_irqs;
9081 }
9082
bnxt_get_avail_cp_rings_for_en(struct bnxt * bp)9083 unsigned int bnxt_get_avail_cp_rings_for_en(struct bnxt *bp)
9084 {
9085 unsigned int cp;
9086
9087 cp = bnxt_get_max_func_cp_rings_for_en(bp);
9088 if (bp->flags & BNXT_FLAG_CHIP_P5)
9089 return cp - bp->rx_nr_rings - bp->tx_nr_rings;
9090 else
9091 return cp - bp->cp_nr_rings;
9092 }
9093
bnxt_get_avail_stat_ctxs_for_en(struct bnxt * bp)9094 unsigned int bnxt_get_avail_stat_ctxs_for_en(struct bnxt *bp)
9095 {
9096 return bnxt_get_max_func_stat_ctxs(bp) - bnxt_get_func_stat_ctxs(bp);
9097 }
9098
bnxt_get_avail_msix(struct bnxt * bp,int num)9099 int bnxt_get_avail_msix(struct bnxt *bp, int num)
9100 {
9101 int max_cp = bnxt_get_max_func_cp_rings(bp);
9102 int max_irq = bnxt_get_max_func_irqs(bp);
9103 int total_req = bp->cp_nr_rings + num;
9104 int max_idx, avail_msix;
9105
9106 max_idx = bp->total_irqs;
9107 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
9108 max_idx = min_t(int, bp->total_irqs, max_cp);
9109 avail_msix = max_idx - bp->cp_nr_rings;
9110 if (!BNXT_NEW_RM(bp) || avail_msix >= num)
9111 return avail_msix;
9112
9113 if (max_irq < total_req) {
9114 num = max_irq - bp->cp_nr_rings;
9115 if (num <= 0)
9116 return 0;
9117 }
9118 return num;
9119 }
9120
bnxt_get_num_msix(struct bnxt * bp)9121 static int bnxt_get_num_msix(struct bnxt *bp)
9122 {
9123 if (!BNXT_NEW_RM(bp))
9124 return bnxt_get_max_func_irqs(bp);
9125
9126 return bnxt_nq_rings_in_use(bp);
9127 }
9128
bnxt_init_msix(struct bnxt * bp)9129 static int bnxt_init_msix(struct bnxt *bp)
9130 {
9131 int i, total_vecs, max, rc = 0, min = 1, ulp_msix;
9132 struct msix_entry *msix_ent;
9133
9134 total_vecs = bnxt_get_num_msix(bp);
9135 max = bnxt_get_max_func_irqs(bp);
9136 if (total_vecs > max)
9137 total_vecs = max;
9138
9139 if (!total_vecs)
9140 return 0;
9141
9142 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
9143 if (!msix_ent)
9144 return -ENOMEM;
9145
9146 for (i = 0; i < total_vecs; i++) {
9147 msix_ent[i].entry = i;
9148 msix_ent[i].vector = 0;
9149 }
9150
9151 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
9152 min = 2;
9153
9154 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
9155 ulp_msix = bnxt_get_ulp_msix_num(bp);
9156 if (total_vecs < 0 || total_vecs < ulp_msix) {
9157 rc = -ENODEV;
9158 goto msix_setup_exit;
9159 }
9160
9161 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
9162 if (bp->irq_tbl) {
9163 for (i = 0; i < total_vecs; i++)
9164 bp->irq_tbl[i].vector = msix_ent[i].vector;
9165
9166 bp->total_irqs = total_vecs;
9167 /* Trim rings based upon num of vectors allocated */
9168 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
9169 total_vecs - ulp_msix, min == 1);
9170 if (rc)
9171 goto msix_setup_exit;
9172
9173 bp->cp_nr_rings = (min == 1) ?
9174 max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
9175 bp->tx_nr_rings + bp->rx_nr_rings;
9176
9177 } else {
9178 rc = -ENOMEM;
9179 goto msix_setup_exit;
9180 }
9181 bp->flags |= BNXT_FLAG_USING_MSIX;
9182 kfree(msix_ent);
9183 return 0;
9184
9185 msix_setup_exit:
9186 netdev_err(bp->dev, "bnxt_init_msix err: %x\n", rc);
9187 kfree(bp->irq_tbl);
9188 bp->irq_tbl = NULL;
9189 pci_disable_msix(bp->pdev);
9190 kfree(msix_ent);
9191 return rc;
9192 }
9193
bnxt_init_inta(struct bnxt * bp)9194 static int bnxt_init_inta(struct bnxt *bp)
9195 {
9196 bp->irq_tbl = kzalloc(sizeof(struct bnxt_irq), GFP_KERNEL);
9197 if (!bp->irq_tbl)
9198 return -ENOMEM;
9199
9200 bp->total_irqs = 1;
9201 bp->rx_nr_rings = 1;
9202 bp->tx_nr_rings = 1;
9203 bp->cp_nr_rings = 1;
9204 bp->flags |= BNXT_FLAG_SHARED_RINGS;
9205 bp->irq_tbl[0].vector = bp->pdev->irq;
9206 return 0;
9207 }
9208
bnxt_init_int_mode(struct bnxt * bp)9209 static int bnxt_init_int_mode(struct bnxt *bp)
9210 {
9211 int rc = -ENODEV;
9212
9213 if (bp->flags & BNXT_FLAG_MSIX_CAP)
9214 rc = bnxt_init_msix(bp);
9215
9216 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
9217 /* fallback to INTA */
9218 rc = bnxt_init_inta(bp);
9219 }
9220 return rc;
9221 }
9222
bnxt_clear_int_mode(struct bnxt * bp)9223 static void bnxt_clear_int_mode(struct bnxt *bp)
9224 {
9225 if (bp->flags & BNXT_FLAG_USING_MSIX)
9226 pci_disable_msix(bp->pdev);
9227
9228 kfree(bp->irq_tbl);
9229 bp->irq_tbl = NULL;
9230 bp->flags &= ~BNXT_FLAG_USING_MSIX;
9231 }
9232
bnxt_reserve_rings(struct bnxt * bp,bool irq_re_init)9233 int bnxt_reserve_rings(struct bnxt *bp, bool irq_re_init)
9234 {
9235 int tcs = netdev_get_num_tc(bp->dev);
9236 bool irq_cleared = false;
9237 int rc;
9238
9239 if (!bnxt_need_reserve_rings(bp))
9240 return 0;
9241
9242 if (irq_re_init && BNXT_NEW_RM(bp) &&
9243 bnxt_get_num_msix(bp) != bp->total_irqs) {
9244 bnxt_ulp_irq_stop(bp);
9245 bnxt_clear_int_mode(bp);
9246 irq_cleared = true;
9247 }
9248 rc = __bnxt_reserve_rings(bp);
9249 if (irq_cleared) {
9250 if (!rc)
9251 rc = bnxt_init_int_mode(bp);
9252 bnxt_ulp_irq_restart(bp, rc);
9253 }
9254 if (rc) {
9255 netdev_err(bp->dev, "ring reservation/IRQ init failure rc: %d\n", rc);
9256 return rc;
9257 }
9258 if (tcs && (bp->tx_nr_rings_per_tc * tcs !=
9259 bp->tx_nr_rings - bp->tx_nr_rings_xdp)) {
9260 netdev_err(bp->dev, "tx ring reservation failure\n");
9261 netdev_reset_tc(bp->dev);
9262 if (bp->tx_nr_rings_xdp)
9263 bp->tx_nr_rings_per_tc = bp->tx_nr_rings_xdp;
9264 else
9265 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
9266 return -ENOMEM;
9267 }
9268 return 0;
9269 }
9270
bnxt_free_irq(struct bnxt * bp)9271 static void bnxt_free_irq(struct bnxt *bp)
9272 {
9273 struct bnxt_irq *irq;
9274 int i;
9275
9276 #ifdef CONFIG_RFS_ACCEL
9277 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
9278 bp->dev->rx_cpu_rmap = NULL;
9279 #endif
9280 if (!bp->irq_tbl || !bp->bnapi)
9281 return;
9282
9283 for (i = 0; i < bp->cp_nr_rings; i++) {
9284 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
9285
9286 irq = &bp->irq_tbl[map_idx];
9287 if (irq->requested) {
9288 if (irq->have_cpumask) {
9289 irq_set_affinity_hint(irq->vector, NULL);
9290 free_cpumask_var(irq->cpu_mask);
9291 irq->have_cpumask = 0;
9292 }
9293 free_irq(irq->vector, bp->bnapi[i]);
9294 }
9295
9296 irq->requested = 0;
9297 }
9298 }
9299
bnxt_request_irq(struct bnxt * bp)9300 static int bnxt_request_irq(struct bnxt *bp)
9301 {
9302 int i, j, rc = 0;
9303 unsigned long flags = 0;
9304 #ifdef CONFIG_RFS_ACCEL
9305 struct cpu_rmap *rmap;
9306 #endif
9307
9308 rc = bnxt_setup_int_mode(bp);
9309 if (rc) {
9310 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
9311 rc);
9312 return rc;
9313 }
9314 #ifdef CONFIG_RFS_ACCEL
9315 rmap = bp->dev->rx_cpu_rmap;
9316 #endif
9317 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
9318 flags = IRQF_SHARED;
9319
9320 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
9321 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
9322 struct bnxt_irq *irq = &bp->irq_tbl[map_idx];
9323
9324 #ifdef CONFIG_RFS_ACCEL
9325 if (rmap && bp->bnapi[i]->rx_ring) {
9326 rc = irq_cpu_rmap_add(rmap, irq->vector);
9327 if (rc)
9328 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
9329 j);
9330 j++;
9331 }
9332 #endif
9333 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
9334 bp->bnapi[i]);
9335 if (rc)
9336 break;
9337
9338 irq->requested = 1;
9339
9340 if (zalloc_cpumask_var(&irq->cpu_mask, GFP_KERNEL)) {
9341 int numa_node = dev_to_node(&bp->pdev->dev);
9342
9343 irq->have_cpumask = 1;
9344 cpumask_set_cpu(cpumask_local_spread(i, numa_node),
9345 irq->cpu_mask);
9346 rc = irq_set_affinity_hint(irq->vector, irq->cpu_mask);
9347 if (rc) {
9348 netdev_warn(bp->dev,
9349 "Set affinity failed, IRQ = %d\n",
9350 irq->vector);
9351 break;
9352 }
9353 }
9354 }
9355 return rc;
9356 }
9357
bnxt_del_napi(struct bnxt * bp)9358 static void bnxt_del_napi(struct bnxt *bp)
9359 {
9360 int i;
9361
9362 if (!bp->bnapi)
9363 return;
9364
9365 for (i = 0; i < bp->cp_nr_rings; i++) {
9366 struct bnxt_napi *bnapi = bp->bnapi[i];
9367
9368 __netif_napi_del(&bnapi->napi);
9369 }
9370 /* We called __netif_napi_del(), we need
9371 * to respect an RCU grace period before freeing napi structures.
9372 */
9373 synchronize_net();
9374 }
9375
bnxt_init_napi(struct bnxt * bp)9376 static void bnxt_init_napi(struct bnxt *bp)
9377 {
9378 int i;
9379 unsigned int cp_nr_rings = bp->cp_nr_rings;
9380 struct bnxt_napi *bnapi;
9381
9382 if (bp->flags & BNXT_FLAG_USING_MSIX) {
9383 int (*poll_fn)(struct napi_struct *, int) = bnxt_poll;
9384
9385 if (bp->flags & BNXT_FLAG_CHIP_P5)
9386 poll_fn = bnxt_poll_p5;
9387 else if (BNXT_CHIP_TYPE_NITRO_A0(bp))
9388 cp_nr_rings--;
9389 for (i = 0; i < cp_nr_rings; i++) {
9390 bnapi = bp->bnapi[i];
9391 netif_napi_add(bp->dev, &bnapi->napi, poll_fn);
9392 }
9393 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
9394 bnapi = bp->bnapi[cp_nr_rings];
9395 netif_napi_add(bp->dev, &bnapi->napi,
9396 bnxt_poll_nitroa0);
9397 }
9398 } else {
9399 bnapi = bp->bnapi[0];
9400 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll);
9401 }
9402 }
9403
bnxt_disable_napi(struct bnxt * bp)9404 static void bnxt_disable_napi(struct bnxt *bp)
9405 {
9406 int i;
9407
9408 if (!bp->bnapi ||
9409 test_and_set_bit(BNXT_STATE_NAPI_DISABLED, &bp->state))
9410 return;
9411
9412 for (i = 0; i < bp->cp_nr_rings; i++) {
9413 struct bnxt_napi *bnapi = bp->bnapi[i];
9414 struct bnxt_cp_ring_info *cpr;
9415
9416 cpr = &bnapi->cp_ring;
9417 if (bnapi->tx_fault)
9418 cpr->sw_stats.tx.tx_resets++;
9419 if (bnapi->in_reset)
9420 cpr->sw_stats.rx.rx_resets++;
9421 napi_disable(&bnapi->napi);
9422 if (bnapi->rx_ring)
9423 cancel_work_sync(&cpr->dim.work);
9424 }
9425 }
9426
bnxt_enable_napi(struct bnxt * bp)9427 static void bnxt_enable_napi(struct bnxt *bp)
9428 {
9429 int i;
9430
9431 clear_bit(BNXT_STATE_NAPI_DISABLED, &bp->state);
9432 for (i = 0; i < bp->cp_nr_rings; i++) {
9433 struct bnxt_napi *bnapi = bp->bnapi[i];
9434 struct bnxt_cp_ring_info *cpr;
9435
9436 bnapi->tx_fault = 0;
9437
9438 cpr = &bnapi->cp_ring;
9439 bnapi->in_reset = false;
9440
9441 bnapi->tx_pkts = 0;
9442
9443 if (bnapi->rx_ring) {
9444 INIT_WORK(&cpr->dim.work, bnxt_dim_work);
9445 cpr->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
9446 }
9447 napi_enable(&bnapi->napi);
9448 }
9449 }
9450
bnxt_tx_disable(struct bnxt * bp)9451 void bnxt_tx_disable(struct bnxt *bp)
9452 {
9453 int i;
9454 struct bnxt_tx_ring_info *txr;
9455
9456 if (bp->tx_ring) {
9457 for (i = 0; i < bp->tx_nr_rings; i++) {
9458 txr = &bp->tx_ring[i];
9459 WRITE_ONCE(txr->dev_state, BNXT_DEV_STATE_CLOSING);
9460 }
9461 }
9462 /* Make sure napi polls see @dev_state change */
9463 synchronize_net();
9464 /* Drop carrier first to prevent TX timeout */
9465 netif_carrier_off(bp->dev);
9466 /* Stop all TX queues */
9467 netif_tx_disable(bp->dev);
9468 }
9469
bnxt_tx_enable(struct bnxt * bp)9470 void bnxt_tx_enable(struct bnxt *bp)
9471 {
9472 int i;
9473 struct bnxt_tx_ring_info *txr;
9474
9475 for (i = 0; i < bp->tx_nr_rings; i++) {
9476 txr = &bp->tx_ring[i];
9477 WRITE_ONCE(txr->dev_state, 0);
9478 }
9479 /* Make sure napi polls see @dev_state change */
9480 synchronize_net();
9481 netif_tx_wake_all_queues(bp->dev);
9482 if (BNXT_LINK_IS_UP(bp))
9483 netif_carrier_on(bp->dev);
9484 }
9485
bnxt_report_fec(struct bnxt_link_info * link_info)9486 static char *bnxt_report_fec(struct bnxt_link_info *link_info)
9487 {
9488 u8 active_fec = link_info->active_fec_sig_mode &
9489 PORT_PHY_QCFG_RESP_ACTIVE_FEC_MASK;
9490
9491 switch (active_fec) {
9492 default:
9493 case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_NONE_ACTIVE:
9494 return "None";
9495 case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_CLAUSE74_ACTIVE:
9496 return "Clause 74 BaseR";
9497 case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_CLAUSE91_ACTIVE:
9498 return "Clause 91 RS(528,514)";
9499 case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS544_1XN_ACTIVE:
9500 return "Clause 91 RS544_1XN";
9501 case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS544_IEEE_ACTIVE:
9502 return "Clause 91 RS(544,514)";
9503 case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS272_1XN_ACTIVE:
9504 return "Clause 91 RS272_1XN";
9505 case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS272_IEEE_ACTIVE:
9506 return "Clause 91 RS(272,257)";
9507 }
9508 }
9509
bnxt_report_link(struct bnxt * bp)9510 void bnxt_report_link(struct bnxt *bp)
9511 {
9512 if (BNXT_LINK_IS_UP(bp)) {
9513 const char *signal = "";
9514 const char *flow_ctrl;
9515 const char *duplex;
9516 u32 speed;
9517 u16 fec;
9518
9519 netif_carrier_on(bp->dev);
9520 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
9521 if (speed == SPEED_UNKNOWN) {
9522 netdev_info(bp->dev, "NIC Link is Up, speed unknown\n");
9523 return;
9524 }
9525 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
9526 duplex = "full";
9527 else
9528 duplex = "half";
9529 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
9530 flow_ctrl = "ON - receive & transmit";
9531 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
9532 flow_ctrl = "ON - transmit";
9533 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
9534 flow_ctrl = "ON - receive";
9535 else
9536 flow_ctrl = "none";
9537 if (bp->link_info.phy_qcfg_resp.option_flags &
9538 PORT_PHY_QCFG_RESP_OPTION_FLAGS_SIGNAL_MODE_KNOWN) {
9539 u8 sig_mode = bp->link_info.active_fec_sig_mode &
9540 PORT_PHY_QCFG_RESP_SIGNAL_MODE_MASK;
9541 switch (sig_mode) {
9542 case PORT_PHY_QCFG_RESP_SIGNAL_MODE_NRZ:
9543 signal = "(NRZ) ";
9544 break;
9545 case PORT_PHY_QCFG_RESP_SIGNAL_MODE_PAM4:
9546 signal = "(PAM4) ";
9547 break;
9548 default:
9549 break;
9550 }
9551 }
9552 netdev_info(bp->dev, "NIC Link is Up, %u Mbps %s%s duplex, Flow control: %s\n",
9553 speed, signal, duplex, flow_ctrl);
9554 if (bp->phy_flags & BNXT_PHY_FL_EEE_CAP)
9555 netdev_info(bp->dev, "EEE is %s\n",
9556 bp->eee.eee_active ? "active" :
9557 "not active");
9558 fec = bp->link_info.fec_cfg;
9559 if (!(fec & PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED))
9560 netdev_info(bp->dev, "FEC autoneg %s encoding: %s\n",
9561 (fec & BNXT_FEC_AUTONEG) ? "on" : "off",
9562 bnxt_report_fec(&bp->link_info));
9563 } else {
9564 netif_carrier_off(bp->dev);
9565 netdev_err(bp->dev, "NIC Link is Down\n");
9566 }
9567 }
9568
bnxt_phy_qcaps_no_speed(struct hwrm_port_phy_qcaps_output * resp)9569 static bool bnxt_phy_qcaps_no_speed(struct hwrm_port_phy_qcaps_output *resp)
9570 {
9571 if (!resp->supported_speeds_auto_mode &&
9572 !resp->supported_speeds_force_mode &&
9573 !resp->supported_pam4_speeds_auto_mode &&
9574 !resp->supported_pam4_speeds_force_mode)
9575 return true;
9576 return false;
9577 }
9578
bnxt_hwrm_phy_qcaps(struct bnxt * bp)9579 static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
9580 {
9581 struct bnxt_link_info *link_info = &bp->link_info;
9582 struct hwrm_port_phy_qcaps_output *resp;
9583 struct hwrm_port_phy_qcaps_input *req;
9584 int rc = 0;
9585
9586 if (bp->hwrm_spec_code < 0x10201)
9587 return 0;
9588
9589 rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_QCAPS);
9590 if (rc)
9591 return rc;
9592
9593 resp = hwrm_req_hold(bp, req);
9594 rc = hwrm_req_send(bp, req);
9595 if (rc)
9596 goto hwrm_phy_qcaps_exit;
9597
9598 bp->phy_flags = resp->flags | (le16_to_cpu(resp->flags2) << 8);
9599 if (resp->flags & PORT_PHY_QCAPS_RESP_FLAGS_EEE_SUPPORTED) {
9600 struct ethtool_eee *eee = &bp->eee;
9601 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
9602
9603 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
9604 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
9605 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
9606 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
9607 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
9608 }
9609
9610 if (bp->hwrm_spec_code >= 0x10a01) {
9611 if (bnxt_phy_qcaps_no_speed(resp)) {
9612 link_info->phy_state = BNXT_PHY_STATE_DISABLED;
9613 netdev_warn(bp->dev, "Ethernet link disabled\n");
9614 } else if (link_info->phy_state == BNXT_PHY_STATE_DISABLED) {
9615 link_info->phy_state = BNXT_PHY_STATE_ENABLED;
9616 netdev_info(bp->dev, "Ethernet link enabled\n");
9617 /* Phy re-enabled, reprobe the speeds */
9618 link_info->support_auto_speeds = 0;
9619 link_info->support_pam4_auto_speeds = 0;
9620 }
9621 }
9622 if (resp->supported_speeds_auto_mode)
9623 link_info->support_auto_speeds =
9624 le16_to_cpu(resp->supported_speeds_auto_mode);
9625 if (resp->supported_pam4_speeds_auto_mode)
9626 link_info->support_pam4_auto_speeds =
9627 le16_to_cpu(resp->supported_pam4_speeds_auto_mode);
9628
9629 bp->port_count = resp->port_cnt;
9630
9631 hwrm_phy_qcaps_exit:
9632 hwrm_req_drop(bp, req);
9633 return rc;
9634 }
9635
bnxt_support_dropped(u16 advertising,u16 supported)9636 static bool bnxt_support_dropped(u16 advertising, u16 supported)
9637 {
9638 u16 diff = advertising ^ supported;
9639
9640 return ((supported | diff) != supported);
9641 }
9642
bnxt_update_link(struct bnxt * bp,bool chng_link_state)9643 int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
9644 {
9645 struct bnxt_link_info *link_info = &bp->link_info;
9646 struct hwrm_port_phy_qcfg_output *resp;
9647 struct hwrm_port_phy_qcfg_input *req;
9648 u8 link_state = link_info->link_state;
9649 bool support_changed = false;
9650 int rc;
9651
9652 rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_QCFG);
9653 if (rc)
9654 return rc;
9655
9656 resp = hwrm_req_hold(bp, req);
9657 rc = hwrm_req_send(bp, req);
9658 if (rc) {
9659 hwrm_req_drop(bp, req);
9660 if (BNXT_VF(bp) && rc == -ENODEV) {
9661 netdev_warn(bp->dev, "Cannot obtain link state while PF unavailable.\n");
9662 rc = 0;
9663 }
9664 return rc;
9665 }
9666
9667 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
9668 link_info->phy_link_status = resp->link;
9669 link_info->duplex = resp->duplex_cfg;
9670 if (bp->hwrm_spec_code >= 0x10800)
9671 link_info->duplex = resp->duplex_state;
9672 link_info->pause = resp->pause;
9673 link_info->auto_mode = resp->auto_mode;
9674 link_info->auto_pause_setting = resp->auto_pause;
9675 link_info->lp_pause = resp->link_partner_adv_pause;
9676 link_info->force_pause_setting = resp->force_pause;
9677 link_info->duplex_setting = resp->duplex_cfg;
9678 if (link_info->phy_link_status == BNXT_LINK_LINK)
9679 link_info->link_speed = le16_to_cpu(resp->link_speed);
9680 else
9681 link_info->link_speed = 0;
9682 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
9683 link_info->force_pam4_link_speed =
9684 le16_to_cpu(resp->force_pam4_link_speed);
9685 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
9686 link_info->support_pam4_speeds = le16_to_cpu(resp->support_pam4_speeds);
9687 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
9688 link_info->auto_pam4_link_speeds =
9689 le16_to_cpu(resp->auto_pam4_link_speed_mask);
9690 link_info->lp_auto_link_speeds =
9691 le16_to_cpu(resp->link_partner_adv_speeds);
9692 link_info->lp_auto_pam4_link_speeds =
9693 resp->link_partner_pam4_adv_speeds;
9694 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
9695 link_info->phy_ver[0] = resp->phy_maj;
9696 link_info->phy_ver[1] = resp->phy_min;
9697 link_info->phy_ver[2] = resp->phy_bld;
9698 link_info->media_type = resp->media_type;
9699 link_info->phy_type = resp->phy_type;
9700 link_info->transceiver = resp->xcvr_pkg_type;
9701 link_info->phy_addr = resp->eee_config_phy_addr &
9702 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
9703 link_info->module_status = resp->module_status;
9704
9705 if (bp->phy_flags & BNXT_PHY_FL_EEE_CAP) {
9706 struct ethtool_eee *eee = &bp->eee;
9707 u16 fw_speeds;
9708
9709 eee->eee_active = 0;
9710 if (resp->eee_config_phy_addr &
9711 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
9712 eee->eee_active = 1;
9713 fw_speeds = le16_to_cpu(
9714 resp->link_partner_adv_eee_link_speed_mask);
9715 eee->lp_advertised =
9716 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
9717 }
9718
9719 /* Pull initial EEE config */
9720 if (!chng_link_state) {
9721 if (resp->eee_config_phy_addr &
9722 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
9723 eee->eee_enabled = 1;
9724
9725 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
9726 eee->advertised =
9727 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
9728
9729 if (resp->eee_config_phy_addr &
9730 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
9731 __le32 tmr;
9732
9733 eee->tx_lpi_enabled = 1;
9734 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
9735 eee->tx_lpi_timer = le32_to_cpu(tmr) &
9736 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
9737 }
9738 }
9739 }
9740
9741 link_info->fec_cfg = PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED;
9742 if (bp->hwrm_spec_code >= 0x10504) {
9743 link_info->fec_cfg = le16_to_cpu(resp->fec_cfg);
9744 link_info->active_fec_sig_mode = resp->active_fec_signal_mode;
9745 }
9746 /* TODO: need to add more logic to report VF link */
9747 if (chng_link_state) {
9748 if (link_info->phy_link_status == BNXT_LINK_LINK)
9749 link_info->link_state = BNXT_LINK_STATE_UP;
9750 else
9751 link_info->link_state = BNXT_LINK_STATE_DOWN;
9752 if (link_state != link_info->link_state)
9753 bnxt_report_link(bp);
9754 } else {
9755 /* always link down if not require to update link state */
9756 link_info->link_state = BNXT_LINK_STATE_DOWN;
9757 }
9758 hwrm_req_drop(bp, req);
9759
9760 if (!BNXT_PHY_CFG_ABLE(bp))
9761 return 0;
9762
9763 /* Check if any advertised speeds are no longer supported. The caller
9764 * holds the link_lock mutex, so we can modify link_info settings.
9765 */
9766 if (bnxt_support_dropped(link_info->advertising,
9767 link_info->support_auto_speeds)) {
9768 link_info->advertising = link_info->support_auto_speeds;
9769 support_changed = true;
9770 }
9771 if (bnxt_support_dropped(link_info->advertising_pam4,
9772 link_info->support_pam4_auto_speeds)) {
9773 link_info->advertising_pam4 = link_info->support_pam4_auto_speeds;
9774 support_changed = true;
9775 }
9776 if (support_changed && (link_info->autoneg & BNXT_AUTONEG_SPEED))
9777 bnxt_hwrm_set_link_setting(bp, true, false);
9778 return 0;
9779 }
9780
bnxt_get_port_module_status(struct bnxt * bp)9781 static void bnxt_get_port_module_status(struct bnxt *bp)
9782 {
9783 struct bnxt_link_info *link_info = &bp->link_info;
9784 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
9785 u8 module_status;
9786
9787 if (bnxt_update_link(bp, true))
9788 return;
9789
9790 module_status = link_info->module_status;
9791 switch (module_status) {
9792 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
9793 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
9794 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
9795 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
9796 bp->pf.port_id);
9797 if (bp->hwrm_spec_code >= 0x10201) {
9798 netdev_warn(bp->dev, "Module part number %s\n",
9799 resp->phy_vendor_partnumber);
9800 }
9801 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
9802 netdev_warn(bp->dev, "TX is disabled\n");
9803 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
9804 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
9805 }
9806 }
9807
9808 static void
bnxt_hwrm_set_pause_common(struct bnxt * bp,struct hwrm_port_phy_cfg_input * req)9809 bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
9810 {
9811 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
9812 if (bp->hwrm_spec_code >= 0x10201)
9813 req->auto_pause =
9814 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
9815 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
9816 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
9817 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
9818 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
9819 req->enables |=
9820 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
9821 } else {
9822 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
9823 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
9824 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
9825 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
9826 req->enables |=
9827 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
9828 if (bp->hwrm_spec_code >= 0x10201) {
9829 req->auto_pause = req->force_pause;
9830 req->enables |= cpu_to_le32(
9831 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
9832 }
9833 }
9834 }
9835
bnxt_hwrm_set_link_common(struct bnxt * bp,struct hwrm_port_phy_cfg_input * req)9836 static void bnxt_hwrm_set_link_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
9837 {
9838 if (bp->link_info.autoneg & BNXT_AUTONEG_SPEED) {
9839 req->auto_mode |= PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
9840 if (bp->link_info.advertising) {
9841 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
9842 req->auto_link_speed_mask = cpu_to_le16(bp->link_info.advertising);
9843 }
9844 if (bp->link_info.advertising_pam4) {
9845 req->enables |=
9846 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAM4_LINK_SPEED_MASK);
9847 req->auto_link_pam4_speed_mask =
9848 cpu_to_le16(bp->link_info.advertising_pam4);
9849 }
9850 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
9851 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
9852 } else {
9853 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
9854 if (bp->link_info.req_signal_mode == BNXT_SIG_MODE_PAM4) {
9855 req->force_pam4_link_speed = cpu_to_le16(bp->link_info.req_link_speed);
9856 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAM4_LINK_SPEED);
9857 } else {
9858 req->force_link_speed = cpu_to_le16(bp->link_info.req_link_speed);
9859 }
9860 }
9861
9862 /* tell chimp that the setting takes effect immediately */
9863 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
9864 }
9865
bnxt_hwrm_set_pause(struct bnxt * bp)9866 int bnxt_hwrm_set_pause(struct bnxt *bp)
9867 {
9868 struct hwrm_port_phy_cfg_input *req;
9869 int rc;
9870
9871 rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_CFG);
9872 if (rc)
9873 return rc;
9874
9875 bnxt_hwrm_set_pause_common(bp, req);
9876
9877 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
9878 bp->link_info.force_link_chng)
9879 bnxt_hwrm_set_link_common(bp, req);
9880
9881 rc = hwrm_req_send(bp, req);
9882 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
9883 /* since changing of pause setting doesn't trigger any link
9884 * change event, the driver needs to update the current pause
9885 * result upon successfully return of the phy_cfg command
9886 */
9887 bp->link_info.pause =
9888 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
9889 bp->link_info.auto_pause_setting = 0;
9890 if (!bp->link_info.force_link_chng)
9891 bnxt_report_link(bp);
9892 }
9893 bp->link_info.force_link_chng = false;
9894 return rc;
9895 }
9896
bnxt_hwrm_set_eee(struct bnxt * bp,struct hwrm_port_phy_cfg_input * req)9897 static void bnxt_hwrm_set_eee(struct bnxt *bp,
9898 struct hwrm_port_phy_cfg_input *req)
9899 {
9900 struct ethtool_eee *eee = &bp->eee;
9901
9902 if (eee->eee_enabled) {
9903 u16 eee_speeds;
9904 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
9905
9906 if (eee->tx_lpi_enabled)
9907 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
9908 else
9909 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
9910
9911 req->flags |= cpu_to_le32(flags);
9912 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
9913 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
9914 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
9915 } else {
9916 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
9917 }
9918 }
9919
bnxt_hwrm_set_link_setting(struct bnxt * bp,bool set_pause,bool set_eee)9920 int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
9921 {
9922 struct hwrm_port_phy_cfg_input *req;
9923 int rc;
9924
9925 rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_CFG);
9926 if (rc)
9927 return rc;
9928
9929 if (set_pause)
9930 bnxt_hwrm_set_pause_common(bp, req);
9931
9932 bnxt_hwrm_set_link_common(bp, req);
9933
9934 if (set_eee)
9935 bnxt_hwrm_set_eee(bp, req);
9936 return hwrm_req_send(bp, req);
9937 }
9938
bnxt_hwrm_shutdown_link(struct bnxt * bp)9939 static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
9940 {
9941 struct hwrm_port_phy_cfg_input *req;
9942 int rc;
9943
9944 if (!BNXT_SINGLE_PF(bp))
9945 return 0;
9946
9947 if (pci_num_vf(bp->pdev) &&
9948 !(bp->phy_flags & BNXT_PHY_FL_FW_MANAGED_LKDN))
9949 return 0;
9950
9951 rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_CFG);
9952 if (rc)
9953 return rc;
9954
9955 req->flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
9956 rc = hwrm_req_send(bp, req);
9957 if (!rc) {
9958 mutex_lock(&bp->link_lock);
9959 /* Device is not obliged link down in certain scenarios, even
9960 * when forced. Setting the state unknown is consistent with
9961 * driver startup and will force link state to be reported
9962 * during subsequent open based on PORT_PHY_QCFG.
9963 */
9964 bp->link_info.link_state = BNXT_LINK_STATE_UNKNOWN;
9965 mutex_unlock(&bp->link_lock);
9966 }
9967 return rc;
9968 }
9969
bnxt_fw_reset_via_optee(struct bnxt * bp)9970 static int bnxt_fw_reset_via_optee(struct bnxt *bp)
9971 {
9972 #ifdef CONFIG_TEE_BNXT_FW
9973 int rc = tee_bnxt_fw_load();
9974
9975 if (rc)
9976 netdev_err(bp->dev, "Failed FW reset via OP-TEE, rc=%d\n", rc);
9977
9978 return rc;
9979 #else
9980 netdev_err(bp->dev, "OP-TEE not supported\n");
9981 return -ENODEV;
9982 #endif
9983 }
9984
bnxt_try_recover_fw(struct bnxt * bp)9985 static int bnxt_try_recover_fw(struct bnxt *bp)
9986 {
9987 if (bp->fw_health && bp->fw_health->status_reliable) {
9988 int retry = 0, rc;
9989 u32 sts;
9990
9991 do {
9992 sts = bnxt_fw_health_readl(bp, BNXT_FW_HEALTH_REG);
9993 rc = bnxt_hwrm_poll(bp);
9994 if (!BNXT_FW_IS_BOOTING(sts) &&
9995 !BNXT_FW_IS_RECOVERING(sts))
9996 break;
9997 retry++;
9998 } while (rc == -EBUSY && retry < BNXT_FW_RETRY);
9999
10000 if (!BNXT_FW_IS_HEALTHY(sts)) {
10001 netdev_err(bp->dev,
10002 "Firmware not responding, status: 0x%x\n",
10003 sts);
10004 rc = -ENODEV;
10005 }
10006 if (sts & FW_STATUS_REG_CRASHED_NO_MASTER) {
10007 netdev_warn(bp->dev, "Firmware recover via OP-TEE requested\n");
10008 return bnxt_fw_reset_via_optee(bp);
10009 }
10010 return rc;
10011 }
10012
10013 return -ENODEV;
10014 }
10015
bnxt_clear_reservations(struct bnxt * bp,bool fw_reset)10016 static void bnxt_clear_reservations(struct bnxt *bp, bool fw_reset)
10017 {
10018 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
10019
10020 if (!BNXT_NEW_RM(bp))
10021 return; /* no resource reservations required */
10022
10023 hw_resc->resv_cp_rings = 0;
10024 hw_resc->resv_stat_ctxs = 0;
10025 hw_resc->resv_irqs = 0;
10026 hw_resc->resv_tx_rings = 0;
10027 hw_resc->resv_rx_rings = 0;
10028 hw_resc->resv_hw_ring_grps = 0;
10029 hw_resc->resv_vnics = 0;
10030 if (!fw_reset) {
10031 bp->tx_nr_rings = 0;
10032 bp->rx_nr_rings = 0;
10033 }
10034 }
10035
bnxt_cancel_reservations(struct bnxt * bp,bool fw_reset)10036 int bnxt_cancel_reservations(struct bnxt *bp, bool fw_reset)
10037 {
10038 int rc;
10039
10040 if (!BNXT_NEW_RM(bp))
10041 return 0; /* no resource reservations required */
10042
10043 rc = bnxt_hwrm_func_resc_qcaps(bp, true);
10044 if (rc)
10045 netdev_err(bp->dev, "resc_qcaps failed\n");
10046
10047 bnxt_clear_reservations(bp, fw_reset);
10048
10049 return rc;
10050 }
10051
bnxt_hwrm_if_change(struct bnxt * bp,bool up)10052 static int bnxt_hwrm_if_change(struct bnxt *bp, bool up)
10053 {
10054 struct hwrm_func_drv_if_change_output *resp;
10055 struct hwrm_func_drv_if_change_input *req;
10056 bool fw_reset = !bp->irq_tbl;
10057 bool resc_reinit = false;
10058 int rc, retry = 0;
10059 u32 flags = 0;
10060
10061 if (!(bp->fw_cap & BNXT_FW_CAP_IF_CHANGE))
10062 return 0;
10063
10064 rc = hwrm_req_init(bp, req, HWRM_FUNC_DRV_IF_CHANGE);
10065 if (rc)
10066 return rc;
10067
10068 if (up)
10069 req->flags = cpu_to_le32(FUNC_DRV_IF_CHANGE_REQ_FLAGS_UP);
10070 resp = hwrm_req_hold(bp, req);
10071
10072 hwrm_req_flags(bp, req, BNXT_HWRM_FULL_WAIT);
10073 while (retry < BNXT_FW_IF_RETRY) {
10074 rc = hwrm_req_send(bp, req);
10075 if (rc != -EAGAIN)
10076 break;
10077
10078 msleep(50);
10079 retry++;
10080 }
10081
10082 if (rc == -EAGAIN) {
10083 hwrm_req_drop(bp, req);
10084 return rc;
10085 } else if (!rc) {
10086 flags = le32_to_cpu(resp->flags);
10087 } else if (up) {
10088 rc = bnxt_try_recover_fw(bp);
10089 fw_reset = true;
10090 }
10091 hwrm_req_drop(bp, req);
10092 if (rc)
10093 return rc;
10094
10095 if (!up) {
10096 bnxt_inv_fw_health_reg(bp);
10097 return 0;
10098 }
10099
10100 if (flags & FUNC_DRV_IF_CHANGE_RESP_FLAGS_RESC_CHANGE)
10101 resc_reinit = true;
10102 if (flags & FUNC_DRV_IF_CHANGE_RESP_FLAGS_HOT_FW_RESET_DONE ||
10103 test_bit(BNXT_STATE_FW_RESET_DET, &bp->state))
10104 fw_reset = true;
10105 else
10106 bnxt_remap_fw_health_regs(bp);
10107
10108 if (test_bit(BNXT_STATE_IN_FW_RESET, &bp->state) && !fw_reset) {
10109 netdev_err(bp->dev, "RESET_DONE not set during FW reset.\n");
10110 set_bit(BNXT_STATE_ABORT_ERR, &bp->state);
10111 return -ENODEV;
10112 }
10113 if (resc_reinit || fw_reset) {
10114 if (fw_reset) {
10115 set_bit(BNXT_STATE_FW_RESET_DET, &bp->state);
10116 if (!test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
10117 bnxt_ulp_stop(bp);
10118 bnxt_free_ctx_mem(bp);
10119 kfree(bp->ctx);
10120 bp->ctx = NULL;
10121 bnxt_dcb_free(bp);
10122 rc = bnxt_fw_init_one(bp);
10123 if (rc) {
10124 clear_bit(BNXT_STATE_FW_RESET_DET, &bp->state);
10125 set_bit(BNXT_STATE_ABORT_ERR, &bp->state);
10126 return rc;
10127 }
10128 bnxt_clear_int_mode(bp);
10129 rc = bnxt_init_int_mode(bp);
10130 if (rc) {
10131 clear_bit(BNXT_STATE_FW_RESET_DET, &bp->state);
10132 netdev_err(bp->dev, "init int mode failed\n");
10133 return rc;
10134 }
10135 }
10136 rc = bnxt_cancel_reservations(bp, fw_reset);
10137 }
10138 return rc;
10139 }
10140
bnxt_hwrm_port_led_qcaps(struct bnxt * bp)10141 static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
10142 {
10143 struct hwrm_port_led_qcaps_output *resp;
10144 struct hwrm_port_led_qcaps_input *req;
10145 struct bnxt_pf_info *pf = &bp->pf;
10146 int rc;
10147
10148 bp->num_leds = 0;
10149 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
10150 return 0;
10151
10152 rc = hwrm_req_init(bp, req, HWRM_PORT_LED_QCAPS);
10153 if (rc)
10154 return rc;
10155
10156 req->port_id = cpu_to_le16(pf->port_id);
10157 resp = hwrm_req_hold(bp, req);
10158 rc = hwrm_req_send(bp, req);
10159 if (rc) {
10160 hwrm_req_drop(bp, req);
10161 return rc;
10162 }
10163 if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
10164 int i;
10165
10166 bp->num_leds = resp->num_leds;
10167 memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
10168 bp->num_leds);
10169 for (i = 0; i < bp->num_leds; i++) {
10170 struct bnxt_led_info *led = &bp->leds[i];
10171 __le16 caps = led->led_state_caps;
10172
10173 if (!led->led_group_id ||
10174 !BNXT_LED_ALT_BLINK_CAP(caps)) {
10175 bp->num_leds = 0;
10176 break;
10177 }
10178 }
10179 }
10180 hwrm_req_drop(bp, req);
10181 return 0;
10182 }
10183
bnxt_hwrm_alloc_wol_fltr(struct bnxt * bp)10184 int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp)
10185 {
10186 struct hwrm_wol_filter_alloc_output *resp;
10187 struct hwrm_wol_filter_alloc_input *req;
10188 int rc;
10189
10190 rc = hwrm_req_init(bp, req, HWRM_WOL_FILTER_ALLOC);
10191 if (rc)
10192 return rc;
10193
10194 req->port_id = cpu_to_le16(bp->pf.port_id);
10195 req->wol_type = WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT;
10196 req->enables = cpu_to_le32(WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS);
10197 memcpy(req->mac_address, bp->dev->dev_addr, ETH_ALEN);
10198
10199 resp = hwrm_req_hold(bp, req);
10200 rc = hwrm_req_send(bp, req);
10201 if (!rc)
10202 bp->wol_filter_id = resp->wol_filter_id;
10203 hwrm_req_drop(bp, req);
10204 return rc;
10205 }
10206
bnxt_hwrm_free_wol_fltr(struct bnxt * bp)10207 int bnxt_hwrm_free_wol_fltr(struct bnxt *bp)
10208 {
10209 struct hwrm_wol_filter_free_input *req;
10210 int rc;
10211
10212 rc = hwrm_req_init(bp, req, HWRM_WOL_FILTER_FREE);
10213 if (rc)
10214 return rc;
10215
10216 req->port_id = cpu_to_le16(bp->pf.port_id);
10217 req->enables = cpu_to_le32(WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID);
10218 req->wol_filter_id = bp->wol_filter_id;
10219
10220 return hwrm_req_send(bp, req);
10221 }
10222
bnxt_hwrm_get_wol_fltrs(struct bnxt * bp,u16 handle)10223 static u16 bnxt_hwrm_get_wol_fltrs(struct bnxt *bp, u16 handle)
10224 {
10225 struct hwrm_wol_filter_qcfg_output *resp;
10226 struct hwrm_wol_filter_qcfg_input *req;
10227 u16 next_handle = 0;
10228 int rc;
10229
10230 rc = hwrm_req_init(bp, req, HWRM_WOL_FILTER_QCFG);
10231 if (rc)
10232 return rc;
10233
10234 req->port_id = cpu_to_le16(bp->pf.port_id);
10235 req->handle = cpu_to_le16(handle);
10236 resp = hwrm_req_hold(bp, req);
10237 rc = hwrm_req_send(bp, req);
10238 if (!rc) {
10239 next_handle = le16_to_cpu(resp->next_handle);
10240 if (next_handle != 0) {
10241 if (resp->wol_type ==
10242 WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT) {
10243 bp->wol = 1;
10244 bp->wol_filter_id = resp->wol_filter_id;
10245 }
10246 }
10247 }
10248 hwrm_req_drop(bp, req);
10249 return next_handle;
10250 }
10251
bnxt_get_wol_settings(struct bnxt * bp)10252 static void bnxt_get_wol_settings(struct bnxt *bp)
10253 {
10254 u16 handle = 0;
10255
10256 bp->wol = 0;
10257 if (!BNXT_PF(bp) || !(bp->flags & BNXT_FLAG_WOL_CAP))
10258 return;
10259
10260 do {
10261 handle = bnxt_hwrm_get_wol_fltrs(bp, handle);
10262 } while (handle && handle != 0xffff);
10263 }
10264
10265 #ifdef CONFIG_BNXT_HWMON
bnxt_show_temp(struct device * dev,struct device_attribute * devattr,char * buf)10266 static ssize_t bnxt_show_temp(struct device *dev,
10267 struct device_attribute *devattr, char *buf)
10268 {
10269 struct hwrm_temp_monitor_query_output *resp;
10270 struct hwrm_temp_monitor_query_input *req;
10271 struct bnxt *bp = dev_get_drvdata(dev);
10272 u32 len = 0;
10273 int rc;
10274
10275 rc = hwrm_req_init(bp, req, HWRM_TEMP_MONITOR_QUERY);
10276 if (rc)
10277 return rc;
10278 resp = hwrm_req_hold(bp, req);
10279 rc = hwrm_req_send(bp, req);
10280 if (!rc)
10281 len = sprintf(buf, "%u\n", resp->temp * 1000); /* display millidegree */
10282 hwrm_req_drop(bp, req);
10283 if (rc)
10284 return rc;
10285 return len;
10286 }
10287 static SENSOR_DEVICE_ATTR(temp1_input, 0444, bnxt_show_temp, NULL, 0);
10288
10289 static struct attribute *bnxt_attrs[] = {
10290 &sensor_dev_attr_temp1_input.dev_attr.attr,
10291 NULL
10292 };
10293 ATTRIBUTE_GROUPS(bnxt);
10294
bnxt_hwmon_close(struct bnxt * bp)10295 static void bnxt_hwmon_close(struct bnxt *bp)
10296 {
10297 if (bp->hwmon_dev) {
10298 hwmon_device_unregister(bp->hwmon_dev);
10299 bp->hwmon_dev = NULL;
10300 }
10301 }
10302
bnxt_hwmon_open(struct bnxt * bp)10303 static void bnxt_hwmon_open(struct bnxt *bp)
10304 {
10305 struct hwrm_temp_monitor_query_input *req;
10306 struct pci_dev *pdev = bp->pdev;
10307 int rc;
10308
10309 rc = hwrm_req_init(bp, req, HWRM_TEMP_MONITOR_QUERY);
10310 if (!rc)
10311 rc = hwrm_req_send_silent(bp, req);
10312 if (rc == -EACCES || rc == -EOPNOTSUPP) {
10313 bnxt_hwmon_close(bp);
10314 return;
10315 }
10316
10317 if (bp->hwmon_dev)
10318 return;
10319
10320 bp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev,
10321 DRV_MODULE_NAME, bp,
10322 bnxt_groups);
10323 if (IS_ERR(bp->hwmon_dev)) {
10324 bp->hwmon_dev = NULL;
10325 dev_warn(&pdev->dev, "Cannot register hwmon device\n");
10326 }
10327 }
10328 #else
bnxt_hwmon_close(struct bnxt * bp)10329 static void bnxt_hwmon_close(struct bnxt *bp)
10330 {
10331 }
10332
bnxt_hwmon_open(struct bnxt * bp)10333 static void bnxt_hwmon_open(struct bnxt *bp)
10334 {
10335 }
10336 #endif
10337
bnxt_eee_config_ok(struct bnxt * bp)10338 static bool bnxt_eee_config_ok(struct bnxt *bp)
10339 {
10340 struct ethtool_eee *eee = &bp->eee;
10341 struct bnxt_link_info *link_info = &bp->link_info;
10342
10343 if (!(bp->phy_flags & BNXT_PHY_FL_EEE_CAP))
10344 return true;
10345
10346 if (eee->eee_enabled) {
10347 u32 advertising =
10348 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
10349
10350 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
10351 eee->eee_enabled = 0;
10352 return false;
10353 }
10354 if (eee->advertised & ~advertising) {
10355 eee->advertised = advertising & eee->supported;
10356 return false;
10357 }
10358 }
10359 return true;
10360 }
10361
bnxt_update_phy_setting(struct bnxt * bp)10362 static int bnxt_update_phy_setting(struct bnxt *bp)
10363 {
10364 int rc;
10365 bool update_link = false;
10366 bool update_pause = false;
10367 bool update_eee = false;
10368 struct bnxt_link_info *link_info = &bp->link_info;
10369
10370 rc = bnxt_update_link(bp, true);
10371 if (rc) {
10372 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
10373 rc);
10374 return rc;
10375 }
10376 if (!BNXT_SINGLE_PF(bp))
10377 return 0;
10378
10379 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
10380 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
10381 link_info->req_flow_ctrl)
10382 update_pause = true;
10383 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
10384 link_info->force_pause_setting != link_info->req_flow_ctrl)
10385 update_pause = true;
10386 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
10387 if (BNXT_AUTO_MODE(link_info->auto_mode))
10388 update_link = true;
10389 if (link_info->req_signal_mode == BNXT_SIG_MODE_NRZ &&
10390 link_info->req_link_speed != link_info->force_link_speed)
10391 update_link = true;
10392 else if (link_info->req_signal_mode == BNXT_SIG_MODE_PAM4 &&
10393 link_info->req_link_speed != link_info->force_pam4_link_speed)
10394 update_link = true;
10395 if (link_info->req_duplex != link_info->duplex_setting)
10396 update_link = true;
10397 } else {
10398 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
10399 update_link = true;
10400 if (link_info->advertising != link_info->auto_link_speeds ||
10401 link_info->advertising_pam4 != link_info->auto_pam4_link_speeds)
10402 update_link = true;
10403 }
10404
10405 /* The last close may have shutdown the link, so need to call
10406 * PHY_CFG to bring it back up.
10407 */
10408 if (!BNXT_LINK_IS_UP(bp))
10409 update_link = true;
10410
10411 if (!bnxt_eee_config_ok(bp))
10412 update_eee = true;
10413
10414 if (update_link)
10415 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
10416 else if (update_pause)
10417 rc = bnxt_hwrm_set_pause(bp);
10418 if (rc) {
10419 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
10420 rc);
10421 return rc;
10422 }
10423
10424 return rc;
10425 }
10426
10427 /* Common routine to pre-map certain register block to different GRC window.
10428 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
10429 * in PF and 3 windows in VF that can be customized to map in different
10430 * register blocks.
10431 */
bnxt_preset_reg_win(struct bnxt * bp)10432 static void bnxt_preset_reg_win(struct bnxt *bp)
10433 {
10434 if (BNXT_PF(bp)) {
10435 /* CAG registers map to GRC window #4 */
10436 writel(BNXT_CAG_REG_BASE,
10437 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
10438 }
10439 }
10440
10441 static int bnxt_init_dflt_ring_mode(struct bnxt *bp);
10442
bnxt_reinit_after_abort(struct bnxt * bp)10443 static int bnxt_reinit_after_abort(struct bnxt *bp)
10444 {
10445 int rc;
10446
10447 if (test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
10448 return -EBUSY;
10449
10450 if (bp->dev->reg_state == NETREG_UNREGISTERED)
10451 return -ENODEV;
10452
10453 rc = bnxt_fw_init_one(bp);
10454 if (!rc) {
10455 bnxt_clear_int_mode(bp);
10456 rc = bnxt_init_int_mode(bp);
10457 if (!rc) {
10458 clear_bit(BNXT_STATE_ABORT_ERR, &bp->state);
10459 set_bit(BNXT_STATE_FW_RESET_DET, &bp->state);
10460 }
10461 }
10462 return rc;
10463 }
10464
__bnxt_open_nic(struct bnxt * bp,bool irq_re_init,bool link_re_init)10465 static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
10466 {
10467 int rc = 0;
10468
10469 bnxt_preset_reg_win(bp);
10470 netif_carrier_off(bp->dev);
10471 if (irq_re_init) {
10472 /* Reserve rings now if none were reserved at driver probe. */
10473 rc = bnxt_init_dflt_ring_mode(bp);
10474 if (rc) {
10475 netdev_err(bp->dev, "Failed to reserve default rings at open\n");
10476 return rc;
10477 }
10478 }
10479 rc = bnxt_reserve_rings(bp, irq_re_init);
10480 if (rc)
10481 return rc;
10482 if ((bp->flags & BNXT_FLAG_RFS) &&
10483 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
10484 /* disable RFS if falling back to INTA */
10485 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
10486 bp->flags &= ~BNXT_FLAG_RFS;
10487 }
10488
10489 rc = bnxt_alloc_mem(bp, irq_re_init);
10490 if (rc) {
10491 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
10492 goto open_err_free_mem;
10493 }
10494
10495 if (irq_re_init) {
10496 bnxt_init_napi(bp);
10497 rc = bnxt_request_irq(bp);
10498 if (rc) {
10499 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
10500 goto open_err_irq;
10501 }
10502 }
10503
10504 rc = bnxt_init_nic(bp, irq_re_init);
10505 if (rc) {
10506 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
10507 goto open_err_irq;
10508 }
10509
10510 bnxt_enable_napi(bp);
10511 bnxt_debug_dev_init(bp);
10512
10513 if (link_re_init) {
10514 mutex_lock(&bp->link_lock);
10515 rc = bnxt_update_phy_setting(bp);
10516 mutex_unlock(&bp->link_lock);
10517 if (rc) {
10518 netdev_warn(bp->dev, "failed to update phy settings\n");
10519 if (BNXT_SINGLE_PF(bp)) {
10520 bp->link_info.phy_retry = true;
10521 bp->link_info.phy_retry_expires =
10522 jiffies + 5 * HZ;
10523 }
10524 }
10525 }
10526
10527 if (irq_re_init)
10528 udp_tunnel_nic_reset_ntf(bp->dev);
10529
10530 if (bp->tx_nr_rings_xdp < num_possible_cpus()) {
10531 if (!static_key_enabled(&bnxt_xdp_locking_key))
10532 static_branch_enable(&bnxt_xdp_locking_key);
10533 } else if (static_key_enabled(&bnxt_xdp_locking_key)) {
10534 static_branch_disable(&bnxt_xdp_locking_key);
10535 }
10536 set_bit(BNXT_STATE_OPEN, &bp->state);
10537 bnxt_enable_int(bp);
10538 /* Enable TX queues */
10539 bnxt_tx_enable(bp);
10540 mod_timer(&bp->timer, jiffies + bp->current_interval);
10541 /* Poll link status and check for SFP+ module status */
10542 mutex_lock(&bp->link_lock);
10543 bnxt_get_port_module_status(bp);
10544 mutex_unlock(&bp->link_lock);
10545
10546 /* VF-reps may need to be re-opened after the PF is re-opened */
10547 if (BNXT_PF(bp))
10548 bnxt_vf_reps_open(bp);
10549 if (bp->ptp_cfg)
10550 atomic_set(&bp->ptp_cfg->tx_avail, BNXT_MAX_TX_TS);
10551 bnxt_ptp_init_rtc(bp, true);
10552 bnxt_ptp_cfg_tstamp_filters(bp);
10553 return 0;
10554
10555 open_err_irq:
10556 bnxt_del_napi(bp);
10557
10558 open_err_free_mem:
10559 bnxt_free_skbs(bp);
10560 bnxt_free_irq(bp);
10561 bnxt_free_mem(bp, true);
10562 return rc;
10563 }
10564
10565 /* rtnl_lock held */
bnxt_open_nic(struct bnxt * bp,bool irq_re_init,bool link_re_init)10566 int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
10567 {
10568 int rc = 0;
10569
10570 if (test_bit(BNXT_STATE_ABORT_ERR, &bp->state))
10571 rc = -EIO;
10572 if (!rc)
10573 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
10574 if (rc) {
10575 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
10576 dev_close(bp->dev);
10577 }
10578 return rc;
10579 }
10580
10581 /* rtnl_lock held, open the NIC half way by allocating all resources, but
10582 * NAPI, IRQ, and TX are not enabled. This is mainly used for offline
10583 * self tests.
10584 */
bnxt_half_open_nic(struct bnxt * bp)10585 int bnxt_half_open_nic(struct bnxt *bp)
10586 {
10587 int rc = 0;
10588
10589 if (test_bit(BNXT_STATE_ABORT_ERR, &bp->state)) {
10590 netdev_err(bp->dev, "A previous firmware reset has not completed, aborting half open\n");
10591 rc = -ENODEV;
10592 goto half_open_err;
10593 }
10594
10595 rc = bnxt_alloc_mem(bp, true);
10596 if (rc) {
10597 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
10598 goto half_open_err;
10599 }
10600 bnxt_init_napi(bp);
10601 set_bit(BNXT_STATE_HALF_OPEN, &bp->state);
10602 rc = bnxt_init_nic(bp, true);
10603 if (rc) {
10604 clear_bit(BNXT_STATE_HALF_OPEN, &bp->state);
10605 bnxt_del_napi(bp);
10606 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
10607 goto half_open_err;
10608 }
10609 return 0;
10610
10611 half_open_err:
10612 bnxt_free_skbs(bp);
10613 bnxt_free_mem(bp, true);
10614 dev_close(bp->dev);
10615 return rc;
10616 }
10617
10618 /* rtnl_lock held, this call can only be made after a previous successful
10619 * call to bnxt_half_open_nic().
10620 */
bnxt_half_close_nic(struct bnxt * bp)10621 void bnxt_half_close_nic(struct bnxt *bp)
10622 {
10623 bnxt_hwrm_resource_free(bp, false, true);
10624 bnxt_del_napi(bp);
10625 bnxt_free_skbs(bp);
10626 bnxt_free_mem(bp, true);
10627 clear_bit(BNXT_STATE_HALF_OPEN, &bp->state);
10628 }
10629
bnxt_reenable_sriov(struct bnxt * bp)10630 void bnxt_reenable_sriov(struct bnxt *bp)
10631 {
10632 if (BNXT_PF(bp)) {
10633 struct bnxt_pf_info *pf = &bp->pf;
10634 int n = pf->active_vfs;
10635
10636 if (n)
10637 bnxt_cfg_hw_sriov(bp, &n, true);
10638 }
10639 }
10640
bnxt_open(struct net_device * dev)10641 static int bnxt_open(struct net_device *dev)
10642 {
10643 struct bnxt *bp = netdev_priv(dev);
10644 int rc;
10645
10646 if (test_bit(BNXT_STATE_ABORT_ERR, &bp->state)) {
10647 rc = bnxt_reinit_after_abort(bp);
10648 if (rc) {
10649 if (rc == -EBUSY)
10650 netdev_err(bp->dev, "A previous firmware reset has not completed, aborting\n");
10651 else
10652 netdev_err(bp->dev, "Failed to reinitialize after aborted firmware reset\n");
10653 return -ENODEV;
10654 }
10655 }
10656
10657 rc = bnxt_hwrm_if_change(bp, true);
10658 if (rc)
10659 return rc;
10660
10661 rc = __bnxt_open_nic(bp, true, true);
10662 if (rc) {
10663 bnxt_hwrm_if_change(bp, false);
10664 } else {
10665 if (test_and_clear_bit(BNXT_STATE_FW_RESET_DET, &bp->state)) {
10666 if (!test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
10667 bnxt_ulp_start(bp, 0);
10668 bnxt_reenable_sriov(bp);
10669 }
10670 }
10671 bnxt_hwmon_open(bp);
10672 }
10673
10674 return rc;
10675 }
10676
bnxt_drv_busy(struct bnxt * bp)10677 static bool bnxt_drv_busy(struct bnxt *bp)
10678 {
10679 return (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state) ||
10680 test_bit(BNXT_STATE_READ_STATS, &bp->state));
10681 }
10682
10683 static void bnxt_get_ring_stats(struct bnxt *bp,
10684 struct rtnl_link_stats64 *stats);
10685
__bnxt_close_nic(struct bnxt * bp,bool irq_re_init,bool link_re_init)10686 static void __bnxt_close_nic(struct bnxt *bp, bool irq_re_init,
10687 bool link_re_init)
10688 {
10689 /* Close the VF-reps before closing PF */
10690 if (BNXT_PF(bp))
10691 bnxt_vf_reps_close(bp);
10692
10693 /* Change device state to avoid TX queue wake up's */
10694 bnxt_tx_disable(bp);
10695
10696 clear_bit(BNXT_STATE_OPEN, &bp->state);
10697 smp_mb__after_atomic();
10698 while (bnxt_drv_busy(bp))
10699 msleep(20);
10700
10701 /* Flush rings and disable interrupts */
10702 bnxt_shutdown_nic(bp, irq_re_init);
10703
10704 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
10705
10706 bnxt_debug_dev_exit(bp);
10707 bnxt_disable_napi(bp);
10708 del_timer_sync(&bp->timer);
10709 bnxt_free_skbs(bp);
10710
10711 /* Save ring stats before shutdown */
10712 if (bp->bnapi && irq_re_init) {
10713 bnxt_get_ring_stats(bp, &bp->net_stats_prev);
10714 bnxt_get_ring_err_stats(bp, &bp->ring_err_stats_prev);
10715 }
10716 if (irq_re_init) {
10717 bnxt_free_irq(bp);
10718 bnxt_del_napi(bp);
10719 }
10720 bnxt_free_mem(bp, irq_re_init);
10721 }
10722
bnxt_close_nic(struct bnxt * bp,bool irq_re_init,bool link_re_init)10723 void bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
10724 {
10725 if (test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
10726 /* If we get here, it means firmware reset is in progress
10727 * while we are trying to close. We can safely proceed with
10728 * the close because we are holding rtnl_lock(). Some firmware
10729 * messages may fail as we proceed to close. We set the
10730 * ABORT_ERR flag here so that the FW reset thread will later
10731 * abort when it gets the rtnl_lock() and sees the flag.
10732 */
10733 netdev_warn(bp->dev, "FW reset in progress during close, FW reset will be aborted\n");
10734 set_bit(BNXT_STATE_ABORT_ERR, &bp->state);
10735 }
10736
10737 #ifdef CONFIG_BNXT_SRIOV
10738 if (bp->sriov_cfg) {
10739 int rc;
10740
10741 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
10742 !bp->sriov_cfg,
10743 BNXT_SRIOV_CFG_WAIT_TMO);
10744 if (!rc)
10745 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete, proceeding to close!\n");
10746 else if (rc < 0)
10747 netdev_warn(bp->dev, "SRIOV config operation interrupted, proceeding to close!\n");
10748 }
10749 #endif
10750 __bnxt_close_nic(bp, irq_re_init, link_re_init);
10751 }
10752
bnxt_close(struct net_device * dev)10753 static int bnxt_close(struct net_device *dev)
10754 {
10755 struct bnxt *bp = netdev_priv(dev);
10756
10757 bnxt_hwmon_close(bp);
10758 bnxt_close_nic(bp, true, true);
10759 bnxt_hwrm_shutdown_link(bp);
10760 bnxt_hwrm_if_change(bp, false);
10761 return 0;
10762 }
10763
bnxt_hwrm_port_phy_read(struct bnxt * bp,u16 phy_addr,u16 reg,u16 * val)10764 static int bnxt_hwrm_port_phy_read(struct bnxt *bp, u16 phy_addr, u16 reg,
10765 u16 *val)
10766 {
10767 struct hwrm_port_phy_mdio_read_output *resp;
10768 struct hwrm_port_phy_mdio_read_input *req;
10769 int rc;
10770
10771 if (bp->hwrm_spec_code < 0x10a00)
10772 return -EOPNOTSUPP;
10773
10774 rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_MDIO_READ);
10775 if (rc)
10776 return rc;
10777
10778 req->port_id = cpu_to_le16(bp->pf.port_id);
10779 req->phy_addr = phy_addr;
10780 req->reg_addr = cpu_to_le16(reg & 0x1f);
10781 if (mdio_phy_id_is_c45(phy_addr)) {
10782 req->cl45_mdio = 1;
10783 req->phy_addr = mdio_phy_id_prtad(phy_addr);
10784 req->dev_addr = mdio_phy_id_devad(phy_addr);
10785 req->reg_addr = cpu_to_le16(reg);
10786 }
10787
10788 resp = hwrm_req_hold(bp, req);
10789 rc = hwrm_req_send(bp, req);
10790 if (!rc)
10791 *val = le16_to_cpu(resp->reg_data);
10792 hwrm_req_drop(bp, req);
10793 return rc;
10794 }
10795
bnxt_hwrm_port_phy_write(struct bnxt * bp,u16 phy_addr,u16 reg,u16 val)10796 static int bnxt_hwrm_port_phy_write(struct bnxt *bp, u16 phy_addr, u16 reg,
10797 u16 val)
10798 {
10799 struct hwrm_port_phy_mdio_write_input *req;
10800 int rc;
10801
10802 if (bp->hwrm_spec_code < 0x10a00)
10803 return -EOPNOTSUPP;
10804
10805 rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_MDIO_WRITE);
10806 if (rc)
10807 return rc;
10808
10809 req->port_id = cpu_to_le16(bp->pf.port_id);
10810 req->phy_addr = phy_addr;
10811 req->reg_addr = cpu_to_le16(reg & 0x1f);
10812 if (mdio_phy_id_is_c45(phy_addr)) {
10813 req->cl45_mdio = 1;
10814 req->phy_addr = mdio_phy_id_prtad(phy_addr);
10815 req->dev_addr = mdio_phy_id_devad(phy_addr);
10816 req->reg_addr = cpu_to_le16(reg);
10817 }
10818 req->reg_data = cpu_to_le16(val);
10819
10820 return hwrm_req_send(bp, req);
10821 }
10822
10823 /* rtnl_lock held */
bnxt_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)10824 static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10825 {
10826 struct mii_ioctl_data *mdio = if_mii(ifr);
10827 struct bnxt *bp = netdev_priv(dev);
10828 int rc;
10829
10830 switch (cmd) {
10831 case SIOCGMIIPHY:
10832 mdio->phy_id = bp->link_info.phy_addr;
10833
10834 fallthrough;
10835 case SIOCGMIIREG: {
10836 u16 mii_regval = 0;
10837
10838 if (!netif_running(dev))
10839 return -EAGAIN;
10840
10841 rc = bnxt_hwrm_port_phy_read(bp, mdio->phy_id, mdio->reg_num,
10842 &mii_regval);
10843 mdio->val_out = mii_regval;
10844 return rc;
10845 }
10846
10847 case SIOCSMIIREG:
10848 if (!netif_running(dev))
10849 return -EAGAIN;
10850
10851 return bnxt_hwrm_port_phy_write(bp, mdio->phy_id, mdio->reg_num,
10852 mdio->val_in);
10853
10854 case SIOCSHWTSTAMP:
10855 return bnxt_hwtstamp_set(dev, ifr);
10856
10857 case SIOCGHWTSTAMP:
10858 return bnxt_hwtstamp_get(dev, ifr);
10859
10860 default:
10861 /* do nothing */
10862 break;
10863 }
10864 return -EOPNOTSUPP;
10865 }
10866
bnxt_get_ring_stats(struct bnxt * bp,struct rtnl_link_stats64 * stats)10867 static void bnxt_get_ring_stats(struct bnxt *bp,
10868 struct rtnl_link_stats64 *stats)
10869 {
10870 int i;
10871
10872 for (i = 0; i < bp->cp_nr_rings; i++) {
10873 struct bnxt_napi *bnapi = bp->bnapi[i];
10874 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
10875 u64 *sw = cpr->stats.sw_stats;
10876
10877 stats->rx_packets += BNXT_GET_RING_STATS64(sw, rx_ucast_pkts);
10878 stats->rx_packets += BNXT_GET_RING_STATS64(sw, rx_mcast_pkts);
10879 stats->rx_packets += BNXT_GET_RING_STATS64(sw, rx_bcast_pkts);
10880
10881 stats->tx_packets += BNXT_GET_RING_STATS64(sw, tx_ucast_pkts);
10882 stats->tx_packets += BNXT_GET_RING_STATS64(sw, tx_mcast_pkts);
10883 stats->tx_packets += BNXT_GET_RING_STATS64(sw, tx_bcast_pkts);
10884
10885 stats->rx_bytes += BNXT_GET_RING_STATS64(sw, rx_ucast_bytes);
10886 stats->rx_bytes += BNXT_GET_RING_STATS64(sw, rx_mcast_bytes);
10887 stats->rx_bytes += BNXT_GET_RING_STATS64(sw, rx_bcast_bytes);
10888
10889 stats->tx_bytes += BNXT_GET_RING_STATS64(sw, tx_ucast_bytes);
10890 stats->tx_bytes += BNXT_GET_RING_STATS64(sw, tx_mcast_bytes);
10891 stats->tx_bytes += BNXT_GET_RING_STATS64(sw, tx_bcast_bytes);
10892
10893 stats->rx_missed_errors +=
10894 BNXT_GET_RING_STATS64(sw, rx_discard_pkts);
10895
10896 stats->multicast += BNXT_GET_RING_STATS64(sw, rx_mcast_pkts);
10897
10898 stats->tx_dropped += BNXT_GET_RING_STATS64(sw, tx_error_pkts);
10899
10900 stats->rx_dropped +=
10901 cpr->sw_stats.rx.rx_netpoll_discards +
10902 cpr->sw_stats.rx.rx_oom_discards;
10903 }
10904 }
10905
bnxt_add_prev_stats(struct bnxt * bp,struct rtnl_link_stats64 * stats)10906 static void bnxt_add_prev_stats(struct bnxt *bp,
10907 struct rtnl_link_stats64 *stats)
10908 {
10909 struct rtnl_link_stats64 *prev_stats = &bp->net_stats_prev;
10910
10911 stats->rx_packets += prev_stats->rx_packets;
10912 stats->tx_packets += prev_stats->tx_packets;
10913 stats->rx_bytes += prev_stats->rx_bytes;
10914 stats->tx_bytes += prev_stats->tx_bytes;
10915 stats->rx_missed_errors += prev_stats->rx_missed_errors;
10916 stats->multicast += prev_stats->multicast;
10917 stats->rx_dropped += prev_stats->rx_dropped;
10918 stats->tx_dropped += prev_stats->tx_dropped;
10919 }
10920
10921 static void
bnxt_get_stats64(struct net_device * dev,struct rtnl_link_stats64 * stats)10922 bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
10923 {
10924 struct bnxt *bp = netdev_priv(dev);
10925
10926 set_bit(BNXT_STATE_READ_STATS, &bp->state);
10927 /* Make sure bnxt_close_nic() sees that we are reading stats before
10928 * we check the BNXT_STATE_OPEN flag.
10929 */
10930 smp_mb__after_atomic();
10931 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
10932 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
10933 *stats = bp->net_stats_prev;
10934 return;
10935 }
10936
10937 bnxt_get_ring_stats(bp, stats);
10938 bnxt_add_prev_stats(bp, stats);
10939
10940 if (bp->flags & BNXT_FLAG_PORT_STATS) {
10941 u64 *rx = bp->port_stats.sw_stats;
10942 u64 *tx = bp->port_stats.sw_stats +
10943 BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
10944
10945 stats->rx_crc_errors =
10946 BNXT_GET_RX_PORT_STATS64(rx, rx_fcs_err_frames);
10947 stats->rx_frame_errors =
10948 BNXT_GET_RX_PORT_STATS64(rx, rx_align_err_frames);
10949 stats->rx_length_errors =
10950 BNXT_GET_RX_PORT_STATS64(rx, rx_undrsz_frames) +
10951 BNXT_GET_RX_PORT_STATS64(rx, rx_ovrsz_frames) +
10952 BNXT_GET_RX_PORT_STATS64(rx, rx_runt_frames);
10953 stats->rx_errors =
10954 BNXT_GET_RX_PORT_STATS64(rx, rx_false_carrier_frames) +
10955 BNXT_GET_RX_PORT_STATS64(rx, rx_jbr_frames);
10956 stats->collisions =
10957 BNXT_GET_TX_PORT_STATS64(tx, tx_total_collisions);
10958 stats->tx_fifo_errors =
10959 BNXT_GET_TX_PORT_STATS64(tx, tx_fifo_underruns);
10960 stats->tx_errors = BNXT_GET_TX_PORT_STATS64(tx, tx_err);
10961 }
10962 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
10963 }
10964
bnxt_get_one_ring_err_stats(struct bnxt * bp,struct bnxt_total_ring_err_stats * stats,struct bnxt_cp_ring_info * cpr)10965 static void bnxt_get_one_ring_err_stats(struct bnxt *bp,
10966 struct bnxt_total_ring_err_stats *stats,
10967 struct bnxt_cp_ring_info *cpr)
10968 {
10969 struct bnxt_sw_stats *sw_stats = &cpr->sw_stats;
10970 u64 *hw_stats = cpr->stats.sw_stats;
10971
10972 stats->rx_total_l4_csum_errors += sw_stats->rx.rx_l4_csum_errors;
10973 stats->rx_total_resets += sw_stats->rx.rx_resets;
10974 stats->rx_total_buf_errors += sw_stats->rx.rx_buf_errors;
10975 stats->rx_total_oom_discards += sw_stats->rx.rx_oom_discards;
10976 stats->rx_total_netpoll_discards += sw_stats->rx.rx_netpoll_discards;
10977 stats->rx_total_ring_discards +=
10978 BNXT_GET_RING_STATS64(hw_stats, rx_discard_pkts);
10979 stats->tx_total_resets += sw_stats->tx.tx_resets;
10980 stats->tx_total_ring_discards +=
10981 BNXT_GET_RING_STATS64(hw_stats, tx_discard_pkts);
10982 stats->total_missed_irqs += sw_stats->cmn.missed_irqs;
10983 }
10984
bnxt_get_ring_err_stats(struct bnxt * bp,struct bnxt_total_ring_err_stats * stats)10985 void bnxt_get_ring_err_stats(struct bnxt *bp,
10986 struct bnxt_total_ring_err_stats *stats)
10987 {
10988 int i;
10989
10990 for (i = 0; i < bp->cp_nr_rings; i++)
10991 bnxt_get_one_ring_err_stats(bp, stats, &bp->bnapi[i]->cp_ring);
10992 }
10993
bnxt_mc_list_updated(struct bnxt * bp,u32 * rx_mask)10994 static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
10995 {
10996 struct net_device *dev = bp->dev;
10997 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
10998 struct netdev_hw_addr *ha;
10999 u8 *haddr;
11000 int mc_count = 0;
11001 bool update = false;
11002 int off = 0;
11003
11004 netdev_for_each_mc_addr(ha, dev) {
11005 if (mc_count >= BNXT_MAX_MC_ADDRS) {
11006 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
11007 vnic->mc_list_count = 0;
11008 return false;
11009 }
11010 haddr = ha->addr;
11011 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
11012 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
11013 update = true;
11014 }
11015 off += ETH_ALEN;
11016 mc_count++;
11017 }
11018 if (mc_count)
11019 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
11020
11021 if (mc_count != vnic->mc_list_count) {
11022 vnic->mc_list_count = mc_count;
11023 update = true;
11024 }
11025 return update;
11026 }
11027
bnxt_uc_list_updated(struct bnxt * bp)11028 static bool bnxt_uc_list_updated(struct bnxt *bp)
11029 {
11030 struct net_device *dev = bp->dev;
11031 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
11032 struct netdev_hw_addr *ha;
11033 int off = 0;
11034
11035 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
11036 return true;
11037
11038 netdev_for_each_uc_addr(ha, dev) {
11039 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
11040 return true;
11041
11042 off += ETH_ALEN;
11043 }
11044 return false;
11045 }
11046
bnxt_set_rx_mode(struct net_device * dev)11047 static void bnxt_set_rx_mode(struct net_device *dev)
11048 {
11049 struct bnxt *bp = netdev_priv(dev);
11050 struct bnxt_vnic_info *vnic;
11051 bool mc_update = false;
11052 bool uc_update;
11053 u32 mask;
11054
11055 if (!test_bit(BNXT_STATE_OPEN, &bp->state))
11056 return;
11057
11058 vnic = &bp->vnic_info[0];
11059 mask = vnic->rx_mask;
11060 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
11061 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
11062 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST |
11063 CFA_L2_SET_RX_MASK_REQ_MASK_BCAST);
11064
11065 if (dev->flags & IFF_PROMISC)
11066 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
11067
11068 uc_update = bnxt_uc_list_updated(bp);
11069
11070 if (dev->flags & IFF_BROADCAST)
11071 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
11072 if (dev->flags & IFF_ALLMULTI) {
11073 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
11074 vnic->mc_list_count = 0;
11075 } else if (dev->flags & IFF_MULTICAST) {
11076 mc_update = bnxt_mc_list_updated(bp, &mask);
11077 }
11078
11079 if (mask != vnic->rx_mask || uc_update || mc_update) {
11080 vnic->rx_mask = mask;
11081
11082 bnxt_queue_sp_work(bp, BNXT_RX_MASK_SP_EVENT);
11083 }
11084 }
11085
bnxt_cfg_rx_mode(struct bnxt * bp)11086 static int bnxt_cfg_rx_mode(struct bnxt *bp)
11087 {
11088 struct net_device *dev = bp->dev;
11089 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
11090 struct hwrm_cfa_l2_filter_free_input *req;
11091 struct netdev_hw_addr *ha;
11092 int i, off = 0, rc;
11093 bool uc_update;
11094
11095 netif_addr_lock_bh(dev);
11096 uc_update = bnxt_uc_list_updated(bp);
11097 netif_addr_unlock_bh(dev);
11098
11099 if (!uc_update)
11100 goto skip_uc;
11101
11102 rc = hwrm_req_init(bp, req, HWRM_CFA_L2_FILTER_FREE);
11103 if (rc)
11104 return rc;
11105 hwrm_req_hold(bp, req);
11106 for (i = 1; i < vnic->uc_filter_count; i++) {
11107 req->l2_filter_id = vnic->fw_l2_filter_id[i];
11108
11109 rc = hwrm_req_send(bp, req);
11110 }
11111 hwrm_req_drop(bp, req);
11112
11113 vnic->uc_filter_count = 1;
11114
11115 netif_addr_lock_bh(dev);
11116 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
11117 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
11118 } else {
11119 netdev_for_each_uc_addr(ha, dev) {
11120 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
11121 off += ETH_ALEN;
11122 vnic->uc_filter_count++;
11123 }
11124 }
11125 netif_addr_unlock_bh(dev);
11126
11127 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
11128 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
11129 if (rc) {
11130 if (BNXT_VF(bp) && rc == -ENODEV) {
11131 if (!test_and_set_bit(BNXT_STATE_L2_FILTER_RETRY, &bp->state))
11132 netdev_warn(bp->dev, "Cannot configure L2 filters while PF is unavailable, will retry\n");
11133 else
11134 netdev_dbg(bp->dev, "PF still unavailable while configuring L2 filters.\n");
11135 rc = 0;
11136 } else {
11137 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
11138 }
11139 vnic->uc_filter_count = i;
11140 return rc;
11141 }
11142 }
11143 if (test_and_clear_bit(BNXT_STATE_L2_FILTER_RETRY, &bp->state))
11144 netdev_notice(bp->dev, "Retry of L2 filter configuration successful.\n");
11145
11146 skip_uc:
11147 if ((vnic->rx_mask & CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS) &&
11148 !bnxt_promisc_ok(bp))
11149 vnic->rx_mask &= ~CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
11150 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
11151 if (rc && (vnic->rx_mask & CFA_L2_SET_RX_MASK_REQ_MASK_MCAST)) {
11152 netdev_info(bp->dev, "Failed setting MC filters rc: %d, turning on ALL_MCAST mode\n",
11153 rc);
11154 vnic->rx_mask &= ~CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
11155 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
11156 vnic->mc_list_count = 0;
11157 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
11158 }
11159 if (rc)
11160 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %d\n",
11161 rc);
11162
11163 return rc;
11164 }
11165
bnxt_can_reserve_rings(struct bnxt * bp)11166 static bool bnxt_can_reserve_rings(struct bnxt *bp)
11167 {
11168 #ifdef CONFIG_BNXT_SRIOV
11169 if (BNXT_NEW_RM(bp) && BNXT_VF(bp)) {
11170 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
11171
11172 /* No minimum rings were provisioned by the PF. Don't
11173 * reserve rings by default when device is down.
11174 */
11175 if (hw_resc->min_tx_rings || hw_resc->resv_tx_rings)
11176 return true;
11177
11178 if (!netif_running(bp->dev))
11179 return false;
11180 }
11181 #endif
11182 return true;
11183 }
11184
11185 /* If the chip and firmware supports RFS */
bnxt_rfs_supported(struct bnxt * bp)11186 static bool bnxt_rfs_supported(struct bnxt *bp)
11187 {
11188 if (bp->flags & BNXT_FLAG_CHIP_P5) {
11189 if (bp->fw_cap & BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V2)
11190 return true;
11191 return false;
11192 }
11193 /* 212 firmware is broken for aRFS */
11194 if (BNXT_FW_MAJ(bp) == 212)
11195 return false;
11196 if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
11197 return true;
11198 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
11199 return true;
11200 return false;
11201 }
11202
11203 /* If runtime conditions support RFS */
bnxt_rfs_capable(struct bnxt * bp)11204 static bool bnxt_rfs_capable(struct bnxt *bp)
11205 {
11206 #ifdef CONFIG_RFS_ACCEL
11207 int vnics, max_vnics, max_rss_ctxs;
11208
11209 if (bp->flags & BNXT_FLAG_CHIP_P5)
11210 return bnxt_rfs_supported(bp);
11211 if (!(bp->flags & BNXT_FLAG_MSIX_CAP) || !bnxt_can_reserve_rings(bp) || !bp->rx_nr_rings)
11212 return false;
11213
11214 vnics = 1 + bp->rx_nr_rings;
11215 max_vnics = bnxt_get_max_func_vnics(bp);
11216 max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
11217
11218 /* RSS contexts not a limiting factor */
11219 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
11220 max_rss_ctxs = max_vnics;
11221 if (vnics > max_vnics || vnics > max_rss_ctxs) {
11222 if (bp->rx_nr_rings > 1)
11223 netdev_warn(bp->dev,
11224 "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
11225 min(max_rss_ctxs - 1, max_vnics - 1));
11226 return false;
11227 }
11228
11229 if (!BNXT_NEW_RM(bp))
11230 return true;
11231
11232 if (vnics == bp->hw_resc.resv_vnics)
11233 return true;
11234
11235 bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, 0, vnics);
11236 if (vnics <= bp->hw_resc.resv_vnics)
11237 return true;
11238
11239 netdev_warn(bp->dev, "Unable to reserve resources to support NTUPLE filters.\n");
11240 bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, 0, 1);
11241 return false;
11242 #else
11243 return false;
11244 #endif
11245 }
11246
bnxt_fix_features(struct net_device * dev,netdev_features_t features)11247 static netdev_features_t bnxt_fix_features(struct net_device *dev,
11248 netdev_features_t features)
11249 {
11250 struct bnxt *bp = netdev_priv(dev);
11251 netdev_features_t vlan_features;
11252
11253 if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp))
11254 features &= ~NETIF_F_NTUPLE;
11255
11256 if ((bp->flags & BNXT_FLAG_NO_AGG_RINGS) || bp->xdp_prog)
11257 features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
11258
11259 if (!(features & NETIF_F_GRO))
11260 features &= ~NETIF_F_GRO_HW;
11261
11262 if (features & NETIF_F_GRO_HW)
11263 features &= ~NETIF_F_LRO;
11264
11265 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
11266 * turned on or off together.
11267 */
11268 vlan_features = features & BNXT_HW_FEATURE_VLAN_ALL_RX;
11269 if (vlan_features != BNXT_HW_FEATURE_VLAN_ALL_RX) {
11270 if (dev->features & BNXT_HW_FEATURE_VLAN_ALL_RX)
11271 features &= ~BNXT_HW_FEATURE_VLAN_ALL_RX;
11272 else if (vlan_features)
11273 features |= BNXT_HW_FEATURE_VLAN_ALL_RX;
11274 }
11275 #ifdef CONFIG_BNXT_SRIOV
11276 if (BNXT_VF(bp) && bp->vf.vlan)
11277 features &= ~BNXT_HW_FEATURE_VLAN_ALL_RX;
11278 #endif
11279 return features;
11280 }
11281
bnxt_set_features(struct net_device * dev,netdev_features_t features)11282 static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
11283 {
11284 struct bnxt *bp = netdev_priv(dev);
11285 u32 flags = bp->flags;
11286 u32 changes;
11287 int rc = 0;
11288 bool re_init = false;
11289 bool update_tpa = false;
11290
11291 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
11292 if (features & NETIF_F_GRO_HW)
11293 flags |= BNXT_FLAG_GRO;
11294 else if (features & NETIF_F_LRO)
11295 flags |= BNXT_FLAG_LRO;
11296
11297 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
11298 flags &= ~BNXT_FLAG_TPA;
11299
11300 if (features & BNXT_HW_FEATURE_VLAN_ALL_RX)
11301 flags |= BNXT_FLAG_STRIP_VLAN;
11302
11303 if (features & NETIF_F_NTUPLE)
11304 flags |= BNXT_FLAG_RFS;
11305
11306 changes = flags ^ bp->flags;
11307 if (changes & BNXT_FLAG_TPA) {
11308 update_tpa = true;
11309 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
11310 (flags & BNXT_FLAG_TPA) == 0 ||
11311 (bp->flags & BNXT_FLAG_CHIP_P5))
11312 re_init = true;
11313 }
11314
11315 if (changes & ~BNXT_FLAG_TPA)
11316 re_init = true;
11317
11318 if (flags != bp->flags) {
11319 u32 old_flags = bp->flags;
11320
11321 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
11322 bp->flags = flags;
11323 if (update_tpa)
11324 bnxt_set_ring_params(bp);
11325 return rc;
11326 }
11327
11328 if (re_init) {
11329 bnxt_close_nic(bp, false, false);
11330 bp->flags = flags;
11331 if (update_tpa)
11332 bnxt_set_ring_params(bp);
11333
11334 return bnxt_open_nic(bp, false, false);
11335 }
11336 if (update_tpa) {
11337 bp->flags = flags;
11338 rc = bnxt_set_tpa(bp,
11339 (flags & BNXT_FLAG_TPA) ?
11340 true : false);
11341 if (rc)
11342 bp->flags = old_flags;
11343 }
11344 }
11345 return rc;
11346 }
11347
bnxt_exthdr_check(struct bnxt * bp,struct sk_buff * skb,int nw_off,u8 ** nextp)11348 static bool bnxt_exthdr_check(struct bnxt *bp, struct sk_buff *skb, int nw_off,
11349 u8 **nextp)
11350 {
11351 struct ipv6hdr *ip6h = (struct ipv6hdr *)(skb->data + nw_off);
11352 struct hop_jumbo_hdr *jhdr;
11353 int hdr_count = 0;
11354 u8 *nexthdr;
11355 int start;
11356
11357 /* Check that there are at most 2 IPv6 extension headers, no
11358 * fragment header, and each is <= 64 bytes.
11359 */
11360 start = nw_off + sizeof(*ip6h);
11361 nexthdr = &ip6h->nexthdr;
11362 while (ipv6_ext_hdr(*nexthdr)) {
11363 struct ipv6_opt_hdr *hp;
11364 int hdrlen;
11365
11366 if (hdr_count >= 3 || *nexthdr == NEXTHDR_NONE ||
11367 *nexthdr == NEXTHDR_FRAGMENT)
11368 return false;
11369 hp = __skb_header_pointer(NULL, start, sizeof(*hp), skb->data,
11370 skb_headlen(skb), NULL);
11371 if (!hp)
11372 return false;
11373 if (*nexthdr == NEXTHDR_AUTH)
11374 hdrlen = ipv6_authlen(hp);
11375 else
11376 hdrlen = ipv6_optlen(hp);
11377
11378 if (hdrlen > 64)
11379 return false;
11380
11381 /* The ext header may be a hop-by-hop header inserted for
11382 * big TCP purposes. This will be removed before sending
11383 * from NIC, so do not count it.
11384 */
11385 if (*nexthdr == NEXTHDR_HOP) {
11386 if (likely(skb->len <= GRO_LEGACY_MAX_SIZE))
11387 goto increment_hdr;
11388
11389 jhdr = (struct hop_jumbo_hdr *)hp;
11390 if (jhdr->tlv_type != IPV6_TLV_JUMBO || jhdr->hdrlen != 0 ||
11391 jhdr->nexthdr != IPPROTO_TCP)
11392 goto increment_hdr;
11393
11394 goto next_hdr;
11395 }
11396 increment_hdr:
11397 hdr_count++;
11398 next_hdr:
11399 nexthdr = &hp->nexthdr;
11400 start += hdrlen;
11401 }
11402 if (nextp) {
11403 /* Caller will check inner protocol */
11404 if (skb->encapsulation) {
11405 *nextp = nexthdr;
11406 return true;
11407 }
11408 *nextp = NULL;
11409 }
11410 /* Only support TCP/UDP for non-tunneled ipv6 and inner ipv6 */
11411 return *nexthdr == IPPROTO_TCP || *nexthdr == IPPROTO_UDP;
11412 }
11413
11414 /* For UDP, we can only handle 1 Vxlan port and 1 Geneve port. */
bnxt_udp_tunl_check(struct bnxt * bp,struct sk_buff * skb)11415 static bool bnxt_udp_tunl_check(struct bnxt *bp, struct sk_buff *skb)
11416 {
11417 struct udphdr *uh = udp_hdr(skb);
11418 __be16 udp_port = uh->dest;
11419
11420 if (udp_port != bp->vxlan_port && udp_port != bp->nge_port)
11421 return false;
11422 if (skb->inner_protocol_type == ENCAP_TYPE_ETHER) {
11423 struct ethhdr *eh = inner_eth_hdr(skb);
11424
11425 switch (eh->h_proto) {
11426 case htons(ETH_P_IP):
11427 return true;
11428 case htons(ETH_P_IPV6):
11429 return bnxt_exthdr_check(bp, skb,
11430 skb_inner_network_offset(skb),
11431 NULL);
11432 }
11433 }
11434 return false;
11435 }
11436
bnxt_tunl_check(struct bnxt * bp,struct sk_buff * skb,u8 l4_proto)11437 static bool bnxt_tunl_check(struct bnxt *bp, struct sk_buff *skb, u8 l4_proto)
11438 {
11439 switch (l4_proto) {
11440 case IPPROTO_UDP:
11441 return bnxt_udp_tunl_check(bp, skb);
11442 case IPPROTO_IPIP:
11443 return true;
11444 case IPPROTO_GRE: {
11445 switch (skb->inner_protocol) {
11446 default:
11447 return false;
11448 case htons(ETH_P_IP):
11449 return true;
11450 case htons(ETH_P_IPV6):
11451 fallthrough;
11452 }
11453 }
11454 case IPPROTO_IPV6:
11455 /* Check ext headers of inner ipv6 */
11456 return bnxt_exthdr_check(bp, skb, skb_inner_network_offset(skb),
11457 NULL);
11458 }
11459 return false;
11460 }
11461
bnxt_features_check(struct sk_buff * skb,struct net_device * dev,netdev_features_t features)11462 static netdev_features_t bnxt_features_check(struct sk_buff *skb,
11463 struct net_device *dev,
11464 netdev_features_t features)
11465 {
11466 struct bnxt *bp = netdev_priv(dev);
11467 u8 *l4_proto;
11468
11469 features = vlan_features_check(skb, features);
11470 switch (vlan_get_protocol(skb)) {
11471 case htons(ETH_P_IP):
11472 if (!skb->encapsulation)
11473 return features;
11474 l4_proto = &ip_hdr(skb)->protocol;
11475 if (bnxt_tunl_check(bp, skb, *l4_proto))
11476 return features;
11477 break;
11478 case htons(ETH_P_IPV6):
11479 if (!bnxt_exthdr_check(bp, skb, skb_network_offset(skb),
11480 &l4_proto))
11481 break;
11482 if (!l4_proto || bnxt_tunl_check(bp, skb, *l4_proto))
11483 return features;
11484 break;
11485 }
11486 return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
11487 }
11488
bnxt_dbg_hwrm_rd_reg(struct bnxt * bp,u32 reg_off,u16 num_words,u32 * reg_buf)11489 int bnxt_dbg_hwrm_rd_reg(struct bnxt *bp, u32 reg_off, u16 num_words,
11490 u32 *reg_buf)
11491 {
11492 struct hwrm_dbg_read_direct_output *resp;
11493 struct hwrm_dbg_read_direct_input *req;
11494 __le32 *dbg_reg_buf;
11495 dma_addr_t mapping;
11496 int rc, i;
11497
11498 rc = hwrm_req_init(bp, req, HWRM_DBG_READ_DIRECT);
11499 if (rc)
11500 return rc;
11501
11502 dbg_reg_buf = hwrm_req_dma_slice(bp, req, num_words * 4,
11503 &mapping);
11504 if (!dbg_reg_buf) {
11505 rc = -ENOMEM;
11506 goto dbg_rd_reg_exit;
11507 }
11508
11509 req->host_dest_addr = cpu_to_le64(mapping);
11510
11511 resp = hwrm_req_hold(bp, req);
11512 req->read_addr = cpu_to_le32(reg_off + CHIMP_REG_VIEW_ADDR);
11513 req->read_len32 = cpu_to_le32(num_words);
11514
11515 rc = hwrm_req_send(bp, req);
11516 if (rc || resp->error_code) {
11517 rc = -EIO;
11518 goto dbg_rd_reg_exit;
11519 }
11520 for (i = 0; i < num_words; i++)
11521 reg_buf[i] = le32_to_cpu(dbg_reg_buf[i]);
11522
11523 dbg_rd_reg_exit:
11524 hwrm_req_drop(bp, req);
11525 return rc;
11526 }
11527
bnxt_dbg_hwrm_ring_info_get(struct bnxt * bp,u8 ring_type,u32 ring_id,u32 * prod,u32 * cons)11528 static int bnxt_dbg_hwrm_ring_info_get(struct bnxt *bp, u8 ring_type,
11529 u32 ring_id, u32 *prod, u32 *cons)
11530 {
11531 struct hwrm_dbg_ring_info_get_output *resp;
11532 struct hwrm_dbg_ring_info_get_input *req;
11533 int rc;
11534
11535 rc = hwrm_req_init(bp, req, HWRM_DBG_RING_INFO_GET);
11536 if (rc)
11537 return rc;
11538
11539 req->ring_type = ring_type;
11540 req->fw_ring_id = cpu_to_le32(ring_id);
11541 resp = hwrm_req_hold(bp, req);
11542 rc = hwrm_req_send(bp, req);
11543 if (!rc) {
11544 *prod = le32_to_cpu(resp->producer_index);
11545 *cons = le32_to_cpu(resp->consumer_index);
11546 }
11547 hwrm_req_drop(bp, req);
11548 return rc;
11549 }
11550
bnxt_dump_tx_sw_state(struct bnxt_napi * bnapi)11551 static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
11552 {
11553 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
11554 int i = bnapi->index;
11555
11556 if (!txr)
11557 return;
11558
11559 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
11560 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
11561 txr->tx_cons);
11562 }
11563
bnxt_dump_rx_sw_state(struct bnxt_napi * bnapi)11564 static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
11565 {
11566 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
11567 int i = bnapi->index;
11568
11569 if (!rxr)
11570 return;
11571
11572 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
11573 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
11574 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
11575 rxr->rx_sw_agg_prod);
11576 }
11577
bnxt_dump_cp_sw_state(struct bnxt_napi * bnapi)11578 static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
11579 {
11580 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
11581 int i = bnapi->index;
11582
11583 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
11584 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
11585 }
11586
bnxt_dbg_dump_states(struct bnxt * bp)11587 static void bnxt_dbg_dump_states(struct bnxt *bp)
11588 {
11589 int i;
11590 struct bnxt_napi *bnapi;
11591
11592 for (i = 0; i < bp->cp_nr_rings; i++) {
11593 bnapi = bp->bnapi[i];
11594 if (netif_msg_drv(bp)) {
11595 bnxt_dump_tx_sw_state(bnapi);
11596 bnxt_dump_rx_sw_state(bnapi);
11597 bnxt_dump_cp_sw_state(bnapi);
11598 }
11599 }
11600 }
11601
bnxt_hwrm_rx_ring_reset(struct bnxt * bp,int ring_nr)11602 static int bnxt_hwrm_rx_ring_reset(struct bnxt *bp, int ring_nr)
11603 {
11604 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[ring_nr];
11605 struct hwrm_ring_reset_input *req;
11606 struct bnxt_napi *bnapi = rxr->bnapi;
11607 struct bnxt_cp_ring_info *cpr;
11608 u16 cp_ring_id;
11609 int rc;
11610
11611 rc = hwrm_req_init(bp, req, HWRM_RING_RESET);
11612 if (rc)
11613 return rc;
11614
11615 cpr = &bnapi->cp_ring;
11616 cp_ring_id = cpr->cp_ring_struct.fw_ring_id;
11617 req->cmpl_ring = cpu_to_le16(cp_ring_id);
11618 req->ring_type = RING_RESET_REQ_RING_TYPE_RX_RING_GRP;
11619 req->ring_id = cpu_to_le16(bp->grp_info[bnapi->index].fw_grp_id);
11620 return hwrm_req_send_silent(bp, req);
11621 }
11622
bnxt_reset_task(struct bnxt * bp,bool silent)11623 static void bnxt_reset_task(struct bnxt *bp, bool silent)
11624 {
11625 if (!silent)
11626 bnxt_dbg_dump_states(bp);
11627 if (netif_running(bp->dev)) {
11628 int rc;
11629
11630 if (silent) {
11631 bnxt_close_nic(bp, false, false);
11632 bnxt_open_nic(bp, false, false);
11633 } else {
11634 bnxt_ulp_stop(bp);
11635 bnxt_close_nic(bp, true, false);
11636 rc = bnxt_open_nic(bp, true, false);
11637 bnxt_ulp_start(bp, rc);
11638 }
11639 }
11640 }
11641
bnxt_tx_timeout(struct net_device * dev,unsigned int txqueue)11642 static void bnxt_tx_timeout(struct net_device *dev, unsigned int txqueue)
11643 {
11644 struct bnxt *bp = netdev_priv(dev);
11645
11646 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
11647 bnxt_queue_sp_work(bp, BNXT_RESET_TASK_SP_EVENT);
11648 }
11649
bnxt_fw_health_check(struct bnxt * bp)11650 static void bnxt_fw_health_check(struct bnxt *bp)
11651 {
11652 struct bnxt_fw_health *fw_health = bp->fw_health;
11653 struct pci_dev *pdev = bp->pdev;
11654 u32 val;
11655
11656 if (!fw_health->enabled || test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
11657 return;
11658
11659 /* Make sure it is enabled before checking the tmr_counter. */
11660 smp_rmb();
11661 if (fw_health->tmr_counter) {
11662 fw_health->tmr_counter--;
11663 return;
11664 }
11665
11666 val = bnxt_fw_health_readl(bp, BNXT_FW_HEARTBEAT_REG);
11667 if (val == fw_health->last_fw_heartbeat && pci_device_is_present(pdev)) {
11668 fw_health->arrests++;
11669 goto fw_reset;
11670 }
11671
11672 fw_health->last_fw_heartbeat = val;
11673
11674 val = bnxt_fw_health_readl(bp, BNXT_FW_RESET_CNT_REG);
11675 if (val != fw_health->last_fw_reset_cnt && pci_device_is_present(pdev)) {
11676 fw_health->discoveries++;
11677 goto fw_reset;
11678 }
11679
11680 fw_health->tmr_counter = fw_health->tmr_multiplier;
11681 return;
11682
11683 fw_reset:
11684 bnxt_queue_sp_work(bp, BNXT_FW_EXCEPTION_SP_EVENT);
11685 }
11686
bnxt_timer(struct timer_list * t)11687 static void bnxt_timer(struct timer_list *t)
11688 {
11689 struct bnxt *bp = from_timer(bp, t, timer);
11690 struct net_device *dev = bp->dev;
11691
11692 if (!netif_running(dev) || !test_bit(BNXT_STATE_OPEN, &bp->state))
11693 return;
11694
11695 if (atomic_read(&bp->intr_sem) != 0)
11696 goto bnxt_restart_timer;
11697
11698 if (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY)
11699 bnxt_fw_health_check(bp);
11700
11701 if (BNXT_LINK_IS_UP(bp) && bp->stats_coal_ticks)
11702 bnxt_queue_sp_work(bp, BNXT_PERIODIC_STATS_SP_EVENT);
11703
11704 if (bnxt_tc_flower_enabled(bp))
11705 bnxt_queue_sp_work(bp, BNXT_FLOW_STATS_SP_EVENT);
11706
11707 #ifdef CONFIG_RFS_ACCEL
11708 if ((bp->flags & BNXT_FLAG_RFS) && bp->ntp_fltr_count)
11709 bnxt_queue_sp_work(bp, BNXT_RX_NTP_FLTR_SP_EVENT);
11710 #endif /*CONFIG_RFS_ACCEL*/
11711
11712 if (bp->link_info.phy_retry) {
11713 if (time_after(jiffies, bp->link_info.phy_retry_expires)) {
11714 bp->link_info.phy_retry = false;
11715 netdev_warn(bp->dev, "failed to update phy settings after maximum retries.\n");
11716 } else {
11717 bnxt_queue_sp_work(bp, BNXT_UPDATE_PHY_SP_EVENT);
11718 }
11719 }
11720
11721 if (test_bit(BNXT_STATE_L2_FILTER_RETRY, &bp->state))
11722 bnxt_queue_sp_work(bp, BNXT_RX_MASK_SP_EVENT);
11723
11724 if ((bp->flags & BNXT_FLAG_CHIP_P5) && !bp->chip_rev &&
11725 netif_carrier_ok(dev))
11726 bnxt_queue_sp_work(bp, BNXT_RING_COAL_NOW_SP_EVENT);
11727
11728 bnxt_restart_timer:
11729 mod_timer(&bp->timer, jiffies + bp->current_interval);
11730 }
11731
bnxt_rtnl_lock_sp(struct bnxt * bp)11732 static void bnxt_rtnl_lock_sp(struct bnxt *bp)
11733 {
11734 /* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
11735 * set. If the device is being closed, bnxt_close() may be holding
11736 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
11737 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
11738 */
11739 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
11740 rtnl_lock();
11741 }
11742
bnxt_rtnl_unlock_sp(struct bnxt * bp)11743 static void bnxt_rtnl_unlock_sp(struct bnxt *bp)
11744 {
11745 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
11746 rtnl_unlock();
11747 }
11748
11749 /* Only called from bnxt_sp_task() */
bnxt_reset(struct bnxt * bp,bool silent)11750 static void bnxt_reset(struct bnxt *bp, bool silent)
11751 {
11752 bnxt_rtnl_lock_sp(bp);
11753 if (test_bit(BNXT_STATE_OPEN, &bp->state))
11754 bnxt_reset_task(bp, silent);
11755 bnxt_rtnl_unlock_sp(bp);
11756 }
11757
11758 /* Only called from bnxt_sp_task() */
bnxt_rx_ring_reset(struct bnxt * bp)11759 static void bnxt_rx_ring_reset(struct bnxt *bp)
11760 {
11761 int i;
11762
11763 bnxt_rtnl_lock_sp(bp);
11764 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
11765 bnxt_rtnl_unlock_sp(bp);
11766 return;
11767 }
11768 /* Disable and flush TPA before resetting the RX ring */
11769 if (bp->flags & BNXT_FLAG_TPA)
11770 bnxt_set_tpa(bp, false);
11771 for (i = 0; i < bp->rx_nr_rings; i++) {
11772 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
11773 struct bnxt_cp_ring_info *cpr;
11774 int rc;
11775
11776 if (!rxr->bnapi->in_reset)
11777 continue;
11778
11779 rc = bnxt_hwrm_rx_ring_reset(bp, i);
11780 if (rc) {
11781 if (rc == -EINVAL || rc == -EOPNOTSUPP)
11782 netdev_info_once(bp->dev, "RX ring reset not supported by firmware, falling back to global reset\n");
11783 else
11784 netdev_warn(bp->dev, "RX ring reset failed, rc = %d, falling back to global reset\n",
11785 rc);
11786 bnxt_reset_task(bp, true);
11787 break;
11788 }
11789 bnxt_free_one_rx_ring_skbs(bp, i);
11790 rxr->rx_prod = 0;
11791 rxr->rx_agg_prod = 0;
11792 rxr->rx_sw_agg_prod = 0;
11793 rxr->rx_next_cons = 0;
11794 rxr->bnapi->in_reset = false;
11795 bnxt_alloc_one_rx_ring(bp, i);
11796 cpr = &rxr->bnapi->cp_ring;
11797 cpr->sw_stats.rx.rx_resets++;
11798 if (bp->flags & BNXT_FLAG_AGG_RINGS)
11799 bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
11800 bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
11801 }
11802 if (bp->flags & BNXT_FLAG_TPA)
11803 bnxt_set_tpa(bp, true);
11804 bnxt_rtnl_unlock_sp(bp);
11805 }
11806
bnxt_fw_fatal_close(struct bnxt * bp)11807 static void bnxt_fw_fatal_close(struct bnxt *bp)
11808 {
11809 bnxt_tx_disable(bp);
11810 bnxt_disable_napi(bp);
11811 bnxt_disable_int_sync(bp);
11812 bnxt_free_irq(bp);
11813 bnxt_clear_int_mode(bp);
11814 pci_disable_device(bp->pdev);
11815 }
11816
bnxt_fw_reset_close(struct bnxt * bp)11817 static void bnxt_fw_reset_close(struct bnxt *bp)
11818 {
11819 bnxt_ulp_stop(bp);
11820 /* When firmware is in fatal state, quiesce device and disable
11821 * bus master to prevent any potential bad DMAs before freeing
11822 * kernel memory.
11823 */
11824 if (test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state)) {
11825 u16 val = 0;
11826
11827 pci_read_config_word(bp->pdev, PCI_SUBSYSTEM_ID, &val);
11828 if (val == 0xffff)
11829 bp->fw_reset_min_dsecs = 0;
11830 bnxt_fw_fatal_close(bp);
11831 }
11832 __bnxt_close_nic(bp, true, false);
11833 bnxt_vf_reps_free(bp);
11834 bnxt_clear_int_mode(bp);
11835 bnxt_hwrm_func_drv_unrgtr(bp);
11836 if (pci_is_enabled(bp->pdev))
11837 pci_disable_device(bp->pdev);
11838 bnxt_free_ctx_mem(bp);
11839 kfree(bp->ctx);
11840 bp->ctx = NULL;
11841 }
11842
is_bnxt_fw_ok(struct bnxt * bp)11843 static bool is_bnxt_fw_ok(struct bnxt *bp)
11844 {
11845 struct bnxt_fw_health *fw_health = bp->fw_health;
11846 bool no_heartbeat = false, has_reset = false;
11847 u32 val;
11848
11849 val = bnxt_fw_health_readl(bp, BNXT_FW_HEARTBEAT_REG);
11850 if (val == fw_health->last_fw_heartbeat)
11851 no_heartbeat = true;
11852
11853 val = bnxt_fw_health_readl(bp, BNXT_FW_RESET_CNT_REG);
11854 if (val != fw_health->last_fw_reset_cnt)
11855 has_reset = true;
11856
11857 if (!no_heartbeat && has_reset)
11858 return true;
11859
11860 return false;
11861 }
11862
11863 /* rtnl_lock is acquired before calling this function */
bnxt_force_fw_reset(struct bnxt * bp)11864 static void bnxt_force_fw_reset(struct bnxt *bp)
11865 {
11866 struct bnxt_fw_health *fw_health = bp->fw_health;
11867 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
11868 u32 wait_dsecs;
11869
11870 if (!test_bit(BNXT_STATE_OPEN, &bp->state) ||
11871 test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
11872 return;
11873
11874 if (ptp) {
11875 spin_lock_bh(&ptp->ptp_lock);
11876 set_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
11877 spin_unlock_bh(&ptp->ptp_lock);
11878 } else {
11879 set_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
11880 }
11881 bnxt_fw_reset_close(bp);
11882 wait_dsecs = fw_health->master_func_wait_dsecs;
11883 if (fw_health->primary) {
11884 if (fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_CO_CPU)
11885 wait_dsecs = 0;
11886 bp->fw_reset_state = BNXT_FW_RESET_STATE_RESET_FW;
11887 } else {
11888 bp->fw_reset_timestamp = jiffies + wait_dsecs * HZ / 10;
11889 wait_dsecs = fw_health->normal_func_wait_dsecs;
11890 bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
11891 }
11892
11893 bp->fw_reset_min_dsecs = fw_health->post_reset_wait_dsecs;
11894 bp->fw_reset_max_dsecs = fw_health->post_reset_max_wait_dsecs;
11895 bnxt_queue_fw_reset_work(bp, wait_dsecs * HZ / 10);
11896 }
11897
bnxt_fw_exception(struct bnxt * bp)11898 void bnxt_fw_exception(struct bnxt *bp)
11899 {
11900 netdev_warn(bp->dev, "Detected firmware fatal condition, initiating reset\n");
11901 set_bit(BNXT_STATE_FW_FATAL_COND, &bp->state);
11902 bnxt_rtnl_lock_sp(bp);
11903 bnxt_force_fw_reset(bp);
11904 bnxt_rtnl_unlock_sp(bp);
11905 }
11906
11907 /* Returns the number of registered VFs, or 1 if VF configuration is pending, or
11908 * < 0 on error.
11909 */
bnxt_get_registered_vfs(struct bnxt * bp)11910 static int bnxt_get_registered_vfs(struct bnxt *bp)
11911 {
11912 #ifdef CONFIG_BNXT_SRIOV
11913 int rc;
11914
11915 if (!BNXT_PF(bp))
11916 return 0;
11917
11918 rc = bnxt_hwrm_func_qcfg(bp);
11919 if (rc) {
11920 netdev_err(bp->dev, "func_qcfg cmd failed, rc = %d\n", rc);
11921 return rc;
11922 }
11923 if (bp->pf.registered_vfs)
11924 return bp->pf.registered_vfs;
11925 if (bp->sriov_cfg)
11926 return 1;
11927 #endif
11928 return 0;
11929 }
11930
bnxt_fw_reset(struct bnxt * bp)11931 void bnxt_fw_reset(struct bnxt *bp)
11932 {
11933 bnxt_rtnl_lock_sp(bp);
11934 if (test_bit(BNXT_STATE_OPEN, &bp->state) &&
11935 !test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
11936 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
11937 int n = 0, tmo;
11938
11939 if (ptp) {
11940 spin_lock_bh(&ptp->ptp_lock);
11941 set_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
11942 spin_unlock_bh(&ptp->ptp_lock);
11943 } else {
11944 set_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
11945 }
11946 if (bp->pf.active_vfs &&
11947 !test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state))
11948 n = bnxt_get_registered_vfs(bp);
11949 if (n < 0) {
11950 netdev_err(bp->dev, "Firmware reset aborted, rc = %d\n",
11951 n);
11952 clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
11953 dev_close(bp->dev);
11954 goto fw_reset_exit;
11955 } else if (n > 0) {
11956 u16 vf_tmo_dsecs = n * 10;
11957
11958 if (bp->fw_reset_max_dsecs < vf_tmo_dsecs)
11959 bp->fw_reset_max_dsecs = vf_tmo_dsecs;
11960 bp->fw_reset_state =
11961 BNXT_FW_RESET_STATE_POLL_VF;
11962 bnxt_queue_fw_reset_work(bp, HZ / 10);
11963 goto fw_reset_exit;
11964 }
11965 bnxt_fw_reset_close(bp);
11966 if (bp->fw_cap & BNXT_FW_CAP_ERR_RECOVER_RELOAD) {
11967 bp->fw_reset_state = BNXT_FW_RESET_STATE_POLL_FW_DOWN;
11968 tmo = HZ / 10;
11969 } else {
11970 bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
11971 tmo = bp->fw_reset_min_dsecs * HZ / 10;
11972 }
11973 bnxt_queue_fw_reset_work(bp, tmo);
11974 }
11975 fw_reset_exit:
11976 bnxt_rtnl_unlock_sp(bp);
11977 }
11978
bnxt_chk_missed_irq(struct bnxt * bp)11979 static void bnxt_chk_missed_irq(struct bnxt *bp)
11980 {
11981 int i;
11982
11983 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
11984 return;
11985
11986 for (i = 0; i < bp->cp_nr_rings; i++) {
11987 struct bnxt_napi *bnapi = bp->bnapi[i];
11988 struct bnxt_cp_ring_info *cpr;
11989 u32 fw_ring_id;
11990 int j;
11991
11992 if (!bnapi)
11993 continue;
11994
11995 cpr = &bnapi->cp_ring;
11996 for (j = 0; j < 2; j++) {
11997 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[j];
11998 u32 val[2];
11999
12000 if (!cpr2 || cpr2->has_more_work ||
12001 !bnxt_has_work(bp, cpr2))
12002 continue;
12003
12004 if (cpr2->cp_raw_cons != cpr2->last_cp_raw_cons) {
12005 cpr2->last_cp_raw_cons = cpr2->cp_raw_cons;
12006 continue;
12007 }
12008 fw_ring_id = cpr2->cp_ring_struct.fw_ring_id;
12009 bnxt_dbg_hwrm_ring_info_get(bp,
12010 DBG_RING_INFO_GET_REQ_RING_TYPE_L2_CMPL,
12011 fw_ring_id, &val[0], &val[1]);
12012 cpr->sw_stats.cmn.missed_irqs++;
12013 }
12014 }
12015 }
12016
12017 static void bnxt_cfg_ntp_filters(struct bnxt *);
12018
bnxt_init_ethtool_link_settings(struct bnxt * bp)12019 static void bnxt_init_ethtool_link_settings(struct bnxt *bp)
12020 {
12021 struct bnxt_link_info *link_info = &bp->link_info;
12022
12023 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
12024 link_info->autoneg = BNXT_AUTONEG_SPEED;
12025 if (bp->hwrm_spec_code >= 0x10201) {
12026 if (link_info->auto_pause_setting &
12027 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
12028 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
12029 } else {
12030 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
12031 }
12032 link_info->advertising = link_info->auto_link_speeds;
12033 link_info->advertising_pam4 = link_info->auto_pam4_link_speeds;
12034 } else {
12035 link_info->req_link_speed = link_info->force_link_speed;
12036 link_info->req_signal_mode = BNXT_SIG_MODE_NRZ;
12037 if (link_info->force_pam4_link_speed) {
12038 link_info->req_link_speed =
12039 link_info->force_pam4_link_speed;
12040 link_info->req_signal_mode = BNXT_SIG_MODE_PAM4;
12041 }
12042 link_info->req_duplex = link_info->duplex_setting;
12043 }
12044 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
12045 link_info->req_flow_ctrl =
12046 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
12047 else
12048 link_info->req_flow_ctrl = link_info->force_pause_setting;
12049 }
12050
bnxt_fw_echo_reply(struct bnxt * bp)12051 static void bnxt_fw_echo_reply(struct bnxt *bp)
12052 {
12053 struct bnxt_fw_health *fw_health = bp->fw_health;
12054 struct hwrm_func_echo_response_input *req;
12055 int rc;
12056
12057 rc = hwrm_req_init(bp, req, HWRM_FUNC_ECHO_RESPONSE);
12058 if (rc)
12059 return;
12060 req->event_data1 = cpu_to_le32(fw_health->echo_req_data1);
12061 req->event_data2 = cpu_to_le32(fw_health->echo_req_data2);
12062 hwrm_req_send(bp, req);
12063 }
12064
bnxt_sp_task(struct work_struct * work)12065 static void bnxt_sp_task(struct work_struct *work)
12066 {
12067 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
12068
12069 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
12070 smp_mb__after_atomic();
12071 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
12072 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
12073 return;
12074 }
12075
12076 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
12077 bnxt_cfg_rx_mode(bp);
12078
12079 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
12080 bnxt_cfg_ntp_filters(bp);
12081 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
12082 bnxt_hwrm_exec_fwd_req(bp);
12083 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
12084 netdev_info(bp->dev, "Receive PF driver unload event!\n");
12085 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event)) {
12086 bnxt_hwrm_port_qstats(bp, 0);
12087 bnxt_hwrm_port_qstats_ext(bp, 0);
12088 bnxt_accumulate_all_stats(bp);
12089 }
12090
12091 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
12092 int rc;
12093
12094 mutex_lock(&bp->link_lock);
12095 if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
12096 &bp->sp_event))
12097 bnxt_hwrm_phy_qcaps(bp);
12098
12099 rc = bnxt_update_link(bp, true);
12100 if (rc)
12101 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
12102 rc);
12103
12104 if (test_and_clear_bit(BNXT_LINK_CFG_CHANGE_SP_EVENT,
12105 &bp->sp_event))
12106 bnxt_init_ethtool_link_settings(bp);
12107 mutex_unlock(&bp->link_lock);
12108 }
12109 if (test_and_clear_bit(BNXT_UPDATE_PHY_SP_EVENT, &bp->sp_event)) {
12110 int rc;
12111
12112 mutex_lock(&bp->link_lock);
12113 rc = bnxt_update_phy_setting(bp);
12114 mutex_unlock(&bp->link_lock);
12115 if (rc) {
12116 netdev_warn(bp->dev, "update phy settings retry failed\n");
12117 } else {
12118 bp->link_info.phy_retry = false;
12119 netdev_info(bp->dev, "update phy settings retry succeeded\n");
12120 }
12121 }
12122 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
12123 mutex_lock(&bp->link_lock);
12124 bnxt_get_port_module_status(bp);
12125 mutex_unlock(&bp->link_lock);
12126 }
12127
12128 if (test_and_clear_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event))
12129 bnxt_tc_flow_stats_work(bp);
12130
12131 if (test_and_clear_bit(BNXT_RING_COAL_NOW_SP_EVENT, &bp->sp_event))
12132 bnxt_chk_missed_irq(bp);
12133
12134 if (test_and_clear_bit(BNXT_FW_ECHO_REQUEST_SP_EVENT, &bp->sp_event))
12135 bnxt_fw_echo_reply(bp);
12136
12137 /* These functions below will clear BNXT_STATE_IN_SP_TASK. They
12138 * must be the last functions to be called before exiting.
12139 */
12140 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
12141 bnxt_reset(bp, false);
12142
12143 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
12144 bnxt_reset(bp, true);
12145
12146 if (test_and_clear_bit(BNXT_RST_RING_SP_EVENT, &bp->sp_event))
12147 bnxt_rx_ring_reset(bp);
12148
12149 if (test_and_clear_bit(BNXT_FW_RESET_NOTIFY_SP_EVENT, &bp->sp_event)) {
12150 if (test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state) ||
12151 test_bit(BNXT_STATE_FW_NON_FATAL_COND, &bp->state))
12152 bnxt_devlink_health_fw_report(bp);
12153 else
12154 bnxt_fw_reset(bp);
12155 }
12156
12157 if (test_and_clear_bit(BNXT_FW_EXCEPTION_SP_EVENT, &bp->sp_event)) {
12158 if (!is_bnxt_fw_ok(bp))
12159 bnxt_devlink_health_fw_report(bp);
12160 }
12161
12162 smp_mb__before_atomic();
12163 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
12164 }
12165
12166 /* Under rtnl_lock */
bnxt_check_rings(struct bnxt * bp,int tx,int rx,bool sh,int tcs,int tx_xdp)12167 int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
12168 int tx_xdp)
12169 {
12170 int max_rx, max_tx, tx_sets = 1;
12171 int tx_rings_needed, stats;
12172 int rx_rings = rx;
12173 int cp, vnics, rc;
12174
12175 if (tcs)
12176 tx_sets = tcs;
12177
12178 rc = bnxt_get_max_rings(bp, &max_rx, &max_tx, sh);
12179 if (rc)
12180 return rc;
12181
12182 if (max_rx < rx)
12183 return -ENOMEM;
12184
12185 tx_rings_needed = tx * tx_sets + tx_xdp;
12186 if (max_tx < tx_rings_needed)
12187 return -ENOMEM;
12188
12189 vnics = 1;
12190 if ((bp->flags & (BNXT_FLAG_RFS | BNXT_FLAG_CHIP_P5)) == BNXT_FLAG_RFS)
12191 vnics += rx_rings;
12192
12193 if (bp->flags & BNXT_FLAG_AGG_RINGS)
12194 rx_rings <<= 1;
12195 cp = sh ? max_t(int, tx_rings_needed, rx) : tx_rings_needed + rx;
12196 stats = cp;
12197 if (BNXT_NEW_RM(bp)) {
12198 cp += bnxt_get_ulp_msix_num(bp);
12199 stats += bnxt_get_ulp_stat_ctxs(bp);
12200 }
12201 return bnxt_hwrm_check_rings(bp, tx_rings_needed, rx_rings, rx, cp,
12202 stats, vnics);
12203 }
12204
bnxt_unmap_bars(struct bnxt * bp,struct pci_dev * pdev)12205 static void bnxt_unmap_bars(struct bnxt *bp, struct pci_dev *pdev)
12206 {
12207 if (bp->bar2) {
12208 pci_iounmap(pdev, bp->bar2);
12209 bp->bar2 = NULL;
12210 }
12211
12212 if (bp->bar1) {
12213 pci_iounmap(pdev, bp->bar1);
12214 bp->bar1 = NULL;
12215 }
12216
12217 if (bp->bar0) {
12218 pci_iounmap(pdev, bp->bar0);
12219 bp->bar0 = NULL;
12220 }
12221 }
12222
bnxt_cleanup_pci(struct bnxt * bp)12223 static void bnxt_cleanup_pci(struct bnxt *bp)
12224 {
12225 bnxt_unmap_bars(bp, bp->pdev);
12226 pci_release_regions(bp->pdev);
12227 if (pci_is_enabled(bp->pdev))
12228 pci_disable_device(bp->pdev);
12229 }
12230
bnxt_init_dflt_coal(struct bnxt * bp)12231 static void bnxt_init_dflt_coal(struct bnxt *bp)
12232 {
12233 struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
12234 struct bnxt_coal *coal;
12235 u16 flags = 0;
12236
12237 if (coal_cap->cmpl_params &
12238 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_TIMER_RESET)
12239 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
12240
12241 /* Tick values in micro seconds.
12242 * 1 coal_buf x bufs_per_record = 1 completion record.
12243 */
12244 coal = &bp->rx_coal;
12245 coal->coal_ticks = 10;
12246 coal->coal_bufs = 30;
12247 coal->coal_ticks_irq = 1;
12248 coal->coal_bufs_irq = 2;
12249 coal->idle_thresh = 50;
12250 coal->bufs_per_record = 2;
12251 coal->budget = 64; /* NAPI budget */
12252 coal->flags = flags;
12253
12254 coal = &bp->tx_coal;
12255 coal->coal_ticks = 28;
12256 coal->coal_bufs = 30;
12257 coal->coal_ticks_irq = 2;
12258 coal->coal_bufs_irq = 2;
12259 coal->bufs_per_record = 1;
12260 coal->flags = flags;
12261
12262 bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
12263 }
12264
bnxt_fw_init_one_p1(struct bnxt * bp)12265 static int bnxt_fw_init_one_p1(struct bnxt *bp)
12266 {
12267 int rc;
12268
12269 bp->fw_cap = 0;
12270 rc = bnxt_hwrm_ver_get(bp);
12271 /* FW may be unresponsive after FLR. FLR must complete within 100 msec
12272 * so wait before continuing with recovery.
12273 */
12274 if (rc)
12275 msleep(100);
12276 bnxt_try_map_fw_health_reg(bp);
12277 if (rc) {
12278 rc = bnxt_try_recover_fw(bp);
12279 if (rc)
12280 return rc;
12281 rc = bnxt_hwrm_ver_get(bp);
12282 if (rc)
12283 return rc;
12284 }
12285
12286 bnxt_nvm_cfg_ver_get(bp);
12287
12288 rc = bnxt_hwrm_func_reset(bp);
12289 if (rc)
12290 return -ENODEV;
12291
12292 bnxt_hwrm_fw_set_time(bp);
12293 return 0;
12294 }
12295
bnxt_fw_init_one_p2(struct bnxt * bp)12296 static int bnxt_fw_init_one_p2(struct bnxt *bp)
12297 {
12298 int rc;
12299
12300 /* Get the MAX capabilities for this function */
12301 rc = bnxt_hwrm_func_qcaps(bp);
12302 if (rc) {
12303 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
12304 rc);
12305 return -ENODEV;
12306 }
12307
12308 rc = bnxt_hwrm_cfa_adv_flow_mgnt_qcaps(bp);
12309 if (rc)
12310 netdev_warn(bp->dev, "hwrm query adv flow mgnt failure rc: %d\n",
12311 rc);
12312
12313 if (bnxt_alloc_fw_health(bp)) {
12314 netdev_warn(bp->dev, "no memory for firmware error recovery\n");
12315 } else {
12316 rc = bnxt_hwrm_error_recovery_qcfg(bp);
12317 if (rc)
12318 netdev_warn(bp->dev, "hwrm query error recovery failure rc: %d\n",
12319 rc);
12320 }
12321
12322 rc = bnxt_hwrm_func_drv_rgtr(bp, NULL, 0, false);
12323 if (rc)
12324 return -ENODEV;
12325
12326 bnxt_hwrm_func_qcfg(bp);
12327 bnxt_hwrm_vnic_qcaps(bp);
12328 bnxt_hwrm_port_led_qcaps(bp);
12329 bnxt_ethtool_init(bp);
12330 if (bp->fw_cap & BNXT_FW_CAP_PTP)
12331 __bnxt_hwrm_ptp_qcfg(bp);
12332 bnxt_dcb_init(bp);
12333 return 0;
12334 }
12335
bnxt_set_dflt_rss_hash_type(struct bnxt * bp)12336 static void bnxt_set_dflt_rss_hash_type(struct bnxt *bp)
12337 {
12338 bp->flags &= ~BNXT_FLAG_UDP_RSS_CAP;
12339 bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
12340 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
12341 VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
12342 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
12343 if (bp->fw_cap & BNXT_FW_CAP_RSS_HASH_TYPE_DELTA)
12344 bp->rss_hash_delta = bp->rss_hash_cfg;
12345 if (BNXT_CHIP_P4_PLUS(bp) && bp->hwrm_spec_code >= 0x10501) {
12346 bp->flags |= BNXT_FLAG_UDP_RSS_CAP;
12347 bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
12348 VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
12349 }
12350 }
12351
bnxt_set_dflt_rfs(struct bnxt * bp)12352 static void bnxt_set_dflt_rfs(struct bnxt *bp)
12353 {
12354 struct net_device *dev = bp->dev;
12355
12356 dev->hw_features &= ~NETIF_F_NTUPLE;
12357 dev->features &= ~NETIF_F_NTUPLE;
12358 bp->flags &= ~BNXT_FLAG_RFS;
12359 if (bnxt_rfs_supported(bp)) {
12360 dev->hw_features |= NETIF_F_NTUPLE;
12361 if (bnxt_rfs_capable(bp)) {
12362 bp->flags |= BNXT_FLAG_RFS;
12363 dev->features |= NETIF_F_NTUPLE;
12364 }
12365 }
12366 }
12367
bnxt_fw_init_one_p3(struct bnxt * bp)12368 static void bnxt_fw_init_one_p3(struct bnxt *bp)
12369 {
12370 struct pci_dev *pdev = bp->pdev;
12371
12372 bnxt_set_dflt_rss_hash_type(bp);
12373 bnxt_set_dflt_rfs(bp);
12374
12375 bnxt_get_wol_settings(bp);
12376 if (bp->flags & BNXT_FLAG_WOL_CAP)
12377 device_set_wakeup_enable(&pdev->dev, bp->wol);
12378 else
12379 device_set_wakeup_capable(&pdev->dev, false);
12380
12381 bnxt_hwrm_set_cache_line_size(bp, cache_line_size());
12382 bnxt_hwrm_coal_params_qcaps(bp);
12383 }
12384
12385 static int bnxt_probe_phy(struct bnxt *bp, bool fw_dflt);
12386
bnxt_fw_init_one(struct bnxt * bp)12387 int bnxt_fw_init_one(struct bnxt *bp)
12388 {
12389 int rc;
12390
12391 rc = bnxt_fw_init_one_p1(bp);
12392 if (rc) {
12393 netdev_err(bp->dev, "Firmware init phase 1 failed\n");
12394 return rc;
12395 }
12396 rc = bnxt_fw_init_one_p2(bp);
12397 if (rc) {
12398 netdev_err(bp->dev, "Firmware init phase 2 failed\n");
12399 return rc;
12400 }
12401 rc = bnxt_probe_phy(bp, false);
12402 if (rc)
12403 return rc;
12404 rc = bnxt_approve_mac(bp, bp->dev->dev_addr, false);
12405 if (rc)
12406 return rc;
12407
12408 bnxt_fw_init_one_p3(bp);
12409 return 0;
12410 }
12411
bnxt_fw_reset_writel(struct bnxt * bp,int reg_idx)12412 static void bnxt_fw_reset_writel(struct bnxt *bp, int reg_idx)
12413 {
12414 struct bnxt_fw_health *fw_health = bp->fw_health;
12415 u32 reg = fw_health->fw_reset_seq_regs[reg_idx];
12416 u32 val = fw_health->fw_reset_seq_vals[reg_idx];
12417 u32 reg_type, reg_off, delay_msecs;
12418
12419 delay_msecs = fw_health->fw_reset_seq_delay_msec[reg_idx];
12420 reg_type = BNXT_FW_HEALTH_REG_TYPE(reg);
12421 reg_off = BNXT_FW_HEALTH_REG_OFF(reg);
12422 switch (reg_type) {
12423 case BNXT_FW_HEALTH_REG_TYPE_CFG:
12424 pci_write_config_dword(bp->pdev, reg_off, val);
12425 break;
12426 case BNXT_FW_HEALTH_REG_TYPE_GRC:
12427 writel(reg_off & BNXT_GRC_BASE_MASK,
12428 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 4);
12429 reg_off = (reg_off & BNXT_GRC_OFFSET_MASK) + 0x2000;
12430 fallthrough;
12431 case BNXT_FW_HEALTH_REG_TYPE_BAR0:
12432 writel(val, bp->bar0 + reg_off);
12433 break;
12434 case BNXT_FW_HEALTH_REG_TYPE_BAR1:
12435 writel(val, bp->bar1 + reg_off);
12436 break;
12437 }
12438 if (delay_msecs) {
12439 pci_read_config_dword(bp->pdev, 0, &val);
12440 msleep(delay_msecs);
12441 }
12442 }
12443
bnxt_hwrm_reset_permitted(struct bnxt * bp)12444 bool bnxt_hwrm_reset_permitted(struct bnxt *bp)
12445 {
12446 struct hwrm_func_qcfg_output *resp;
12447 struct hwrm_func_qcfg_input *req;
12448 bool result = true; /* firmware will enforce if unknown */
12449
12450 if (~bp->fw_cap & BNXT_FW_CAP_HOT_RESET_IF)
12451 return result;
12452
12453 if (hwrm_req_init(bp, req, HWRM_FUNC_QCFG))
12454 return result;
12455
12456 req->fid = cpu_to_le16(0xffff);
12457 resp = hwrm_req_hold(bp, req);
12458 if (!hwrm_req_send(bp, req))
12459 result = !!(le16_to_cpu(resp->flags) &
12460 FUNC_QCFG_RESP_FLAGS_HOT_RESET_ALLOWED);
12461 hwrm_req_drop(bp, req);
12462 return result;
12463 }
12464
bnxt_reset_all(struct bnxt * bp)12465 static void bnxt_reset_all(struct bnxt *bp)
12466 {
12467 struct bnxt_fw_health *fw_health = bp->fw_health;
12468 int i, rc;
12469
12470 if (bp->fw_cap & BNXT_FW_CAP_ERR_RECOVER_RELOAD) {
12471 bnxt_fw_reset_via_optee(bp);
12472 bp->fw_reset_timestamp = jiffies;
12473 return;
12474 }
12475
12476 if (fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_HOST) {
12477 for (i = 0; i < fw_health->fw_reset_seq_cnt; i++)
12478 bnxt_fw_reset_writel(bp, i);
12479 } else if (fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_CO_CPU) {
12480 struct hwrm_fw_reset_input *req;
12481
12482 rc = hwrm_req_init(bp, req, HWRM_FW_RESET);
12483 if (!rc) {
12484 req->target_id = cpu_to_le16(HWRM_TARGET_ID_KONG);
12485 req->embedded_proc_type = FW_RESET_REQ_EMBEDDED_PROC_TYPE_CHIP;
12486 req->selfrst_status = FW_RESET_REQ_SELFRST_STATUS_SELFRSTASAP;
12487 req->flags = FW_RESET_REQ_FLAGS_RESET_GRACEFUL;
12488 rc = hwrm_req_send(bp, req);
12489 }
12490 if (rc != -ENODEV)
12491 netdev_warn(bp->dev, "Unable to reset FW rc=%d\n", rc);
12492 }
12493 bp->fw_reset_timestamp = jiffies;
12494 }
12495
bnxt_fw_reset_timeout(struct bnxt * bp)12496 static bool bnxt_fw_reset_timeout(struct bnxt *bp)
12497 {
12498 return time_after(jiffies, bp->fw_reset_timestamp +
12499 (bp->fw_reset_max_dsecs * HZ / 10));
12500 }
12501
bnxt_fw_reset_abort(struct bnxt * bp,int rc)12502 static void bnxt_fw_reset_abort(struct bnxt *bp, int rc)
12503 {
12504 clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
12505 if (bp->fw_reset_state != BNXT_FW_RESET_STATE_POLL_VF) {
12506 bnxt_ulp_start(bp, rc);
12507 bnxt_dl_health_fw_status_update(bp, false);
12508 }
12509 bp->fw_reset_state = 0;
12510 dev_close(bp->dev);
12511 }
12512
bnxt_fw_reset_task(struct work_struct * work)12513 static void bnxt_fw_reset_task(struct work_struct *work)
12514 {
12515 struct bnxt *bp = container_of(work, struct bnxt, fw_reset_task.work);
12516 int rc = 0;
12517
12518 if (!test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
12519 netdev_err(bp->dev, "bnxt_fw_reset_task() called when not in fw reset mode!\n");
12520 return;
12521 }
12522
12523 switch (bp->fw_reset_state) {
12524 case BNXT_FW_RESET_STATE_POLL_VF: {
12525 int n = bnxt_get_registered_vfs(bp);
12526 int tmo;
12527
12528 if (n < 0) {
12529 netdev_err(bp->dev, "Firmware reset aborted, subsequent func_qcfg cmd failed, rc = %d, %d msecs since reset timestamp\n",
12530 n, jiffies_to_msecs(jiffies -
12531 bp->fw_reset_timestamp));
12532 goto fw_reset_abort;
12533 } else if (n > 0) {
12534 if (bnxt_fw_reset_timeout(bp)) {
12535 clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
12536 bp->fw_reset_state = 0;
12537 netdev_err(bp->dev, "Firmware reset aborted, bnxt_get_registered_vfs() returns %d\n",
12538 n);
12539 return;
12540 }
12541 bnxt_queue_fw_reset_work(bp, HZ / 10);
12542 return;
12543 }
12544 bp->fw_reset_timestamp = jiffies;
12545 rtnl_lock();
12546 if (test_bit(BNXT_STATE_ABORT_ERR, &bp->state)) {
12547 bnxt_fw_reset_abort(bp, rc);
12548 rtnl_unlock();
12549 return;
12550 }
12551 bnxt_fw_reset_close(bp);
12552 if (bp->fw_cap & BNXT_FW_CAP_ERR_RECOVER_RELOAD) {
12553 bp->fw_reset_state = BNXT_FW_RESET_STATE_POLL_FW_DOWN;
12554 tmo = HZ / 10;
12555 } else {
12556 bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
12557 tmo = bp->fw_reset_min_dsecs * HZ / 10;
12558 }
12559 rtnl_unlock();
12560 bnxt_queue_fw_reset_work(bp, tmo);
12561 return;
12562 }
12563 case BNXT_FW_RESET_STATE_POLL_FW_DOWN: {
12564 u32 val;
12565
12566 val = bnxt_fw_health_readl(bp, BNXT_FW_HEALTH_REG);
12567 if (!(val & BNXT_FW_STATUS_SHUTDOWN) &&
12568 !bnxt_fw_reset_timeout(bp)) {
12569 bnxt_queue_fw_reset_work(bp, HZ / 5);
12570 return;
12571 }
12572
12573 if (!bp->fw_health->primary) {
12574 u32 wait_dsecs = bp->fw_health->normal_func_wait_dsecs;
12575
12576 bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
12577 bnxt_queue_fw_reset_work(bp, wait_dsecs * HZ / 10);
12578 return;
12579 }
12580 bp->fw_reset_state = BNXT_FW_RESET_STATE_RESET_FW;
12581 }
12582 fallthrough;
12583 case BNXT_FW_RESET_STATE_RESET_FW:
12584 bnxt_reset_all(bp);
12585 bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
12586 bnxt_queue_fw_reset_work(bp, bp->fw_reset_min_dsecs * HZ / 10);
12587 return;
12588 case BNXT_FW_RESET_STATE_ENABLE_DEV:
12589 bnxt_inv_fw_health_reg(bp);
12590 if (test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state) &&
12591 !bp->fw_reset_min_dsecs) {
12592 u16 val;
12593
12594 pci_read_config_word(bp->pdev, PCI_SUBSYSTEM_ID, &val);
12595 if (val == 0xffff) {
12596 if (bnxt_fw_reset_timeout(bp)) {
12597 netdev_err(bp->dev, "Firmware reset aborted, PCI config space invalid\n");
12598 rc = -ETIMEDOUT;
12599 goto fw_reset_abort;
12600 }
12601 bnxt_queue_fw_reset_work(bp, HZ / 1000);
12602 return;
12603 }
12604 }
12605 clear_bit(BNXT_STATE_FW_FATAL_COND, &bp->state);
12606 clear_bit(BNXT_STATE_FW_NON_FATAL_COND, &bp->state);
12607 if (test_and_clear_bit(BNXT_STATE_FW_ACTIVATE_RESET, &bp->state) &&
12608 !test_bit(BNXT_STATE_FW_ACTIVATE, &bp->state))
12609 bnxt_dl_remote_reload(bp);
12610 if (pci_enable_device(bp->pdev)) {
12611 netdev_err(bp->dev, "Cannot re-enable PCI device\n");
12612 rc = -ENODEV;
12613 goto fw_reset_abort;
12614 }
12615 pci_set_master(bp->pdev);
12616 bp->fw_reset_state = BNXT_FW_RESET_STATE_POLL_FW;
12617 fallthrough;
12618 case BNXT_FW_RESET_STATE_POLL_FW:
12619 bp->hwrm_cmd_timeout = SHORT_HWRM_CMD_TIMEOUT;
12620 rc = bnxt_hwrm_poll(bp);
12621 if (rc) {
12622 if (bnxt_fw_reset_timeout(bp)) {
12623 netdev_err(bp->dev, "Firmware reset aborted\n");
12624 goto fw_reset_abort_status;
12625 }
12626 bnxt_queue_fw_reset_work(bp, HZ / 5);
12627 return;
12628 }
12629 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
12630 bp->fw_reset_state = BNXT_FW_RESET_STATE_OPENING;
12631 fallthrough;
12632 case BNXT_FW_RESET_STATE_OPENING:
12633 while (!rtnl_trylock()) {
12634 bnxt_queue_fw_reset_work(bp, HZ / 10);
12635 return;
12636 }
12637 rc = bnxt_open(bp->dev);
12638 if (rc) {
12639 netdev_err(bp->dev, "bnxt_open() failed during FW reset\n");
12640 bnxt_fw_reset_abort(bp, rc);
12641 rtnl_unlock();
12642 return;
12643 }
12644
12645 if ((bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY) &&
12646 bp->fw_health->enabled) {
12647 bp->fw_health->last_fw_reset_cnt =
12648 bnxt_fw_health_readl(bp, BNXT_FW_RESET_CNT_REG);
12649 }
12650 bp->fw_reset_state = 0;
12651 /* Make sure fw_reset_state is 0 before clearing the flag */
12652 smp_mb__before_atomic();
12653 clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
12654 bnxt_ulp_start(bp, 0);
12655 bnxt_reenable_sriov(bp);
12656 bnxt_vf_reps_alloc(bp);
12657 bnxt_vf_reps_open(bp);
12658 bnxt_ptp_reapply_pps(bp);
12659 clear_bit(BNXT_STATE_FW_ACTIVATE, &bp->state);
12660 if (test_and_clear_bit(BNXT_STATE_RECOVER, &bp->state)) {
12661 bnxt_dl_health_fw_recovery_done(bp);
12662 bnxt_dl_health_fw_status_update(bp, true);
12663 }
12664 rtnl_unlock();
12665 break;
12666 }
12667 return;
12668
12669 fw_reset_abort_status:
12670 if (bp->fw_health->status_reliable ||
12671 (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY)) {
12672 u32 sts = bnxt_fw_health_readl(bp, BNXT_FW_HEALTH_REG);
12673
12674 netdev_err(bp->dev, "fw_health_status 0x%x\n", sts);
12675 }
12676 fw_reset_abort:
12677 rtnl_lock();
12678 bnxt_fw_reset_abort(bp, rc);
12679 rtnl_unlock();
12680 }
12681
bnxt_init_board(struct pci_dev * pdev,struct net_device * dev)12682 static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
12683 {
12684 int rc;
12685 struct bnxt *bp = netdev_priv(dev);
12686
12687 SET_NETDEV_DEV(dev, &pdev->dev);
12688
12689 /* enable device (incl. PCI PM wakeup), and bus-mastering */
12690 rc = pci_enable_device(pdev);
12691 if (rc) {
12692 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
12693 goto init_err;
12694 }
12695
12696 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
12697 dev_err(&pdev->dev,
12698 "Cannot find PCI device base address, aborting\n");
12699 rc = -ENODEV;
12700 goto init_err_disable;
12701 }
12702
12703 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12704 if (rc) {
12705 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
12706 goto init_err_disable;
12707 }
12708
12709 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
12710 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
12711 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
12712 rc = -EIO;
12713 goto init_err_release;
12714 }
12715
12716 pci_set_master(pdev);
12717
12718 bp->dev = dev;
12719 bp->pdev = pdev;
12720
12721 /* Doorbell BAR bp->bar1 is mapped after bnxt_fw_init_one_p2()
12722 * determines the BAR size.
12723 */
12724 bp->bar0 = pci_ioremap_bar(pdev, 0);
12725 if (!bp->bar0) {
12726 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
12727 rc = -ENOMEM;
12728 goto init_err_release;
12729 }
12730
12731 bp->bar2 = pci_ioremap_bar(pdev, 4);
12732 if (!bp->bar2) {
12733 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
12734 rc = -ENOMEM;
12735 goto init_err_release;
12736 }
12737
12738 INIT_WORK(&bp->sp_task, bnxt_sp_task);
12739 INIT_DELAYED_WORK(&bp->fw_reset_task, bnxt_fw_reset_task);
12740
12741 spin_lock_init(&bp->ntp_fltr_lock);
12742 #if BITS_PER_LONG == 32
12743 spin_lock_init(&bp->db_lock);
12744 #endif
12745
12746 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
12747 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
12748
12749 timer_setup(&bp->timer, bnxt_timer, 0);
12750 bp->current_interval = BNXT_TIMER_INTERVAL;
12751
12752 bp->vxlan_fw_dst_port_id = INVALID_HW_RING_ID;
12753 bp->nge_fw_dst_port_id = INVALID_HW_RING_ID;
12754
12755 clear_bit(BNXT_STATE_OPEN, &bp->state);
12756 return 0;
12757
12758 init_err_release:
12759 bnxt_unmap_bars(bp, pdev);
12760 pci_release_regions(pdev);
12761
12762 init_err_disable:
12763 pci_disable_device(pdev);
12764
12765 init_err:
12766 return rc;
12767 }
12768
12769 /* rtnl_lock held */
bnxt_change_mac_addr(struct net_device * dev,void * p)12770 static int bnxt_change_mac_addr(struct net_device *dev, void *p)
12771 {
12772 struct sockaddr *addr = p;
12773 struct bnxt *bp = netdev_priv(dev);
12774 int rc = 0;
12775
12776 if (!is_valid_ether_addr(addr->sa_data))
12777 return -EADDRNOTAVAIL;
12778
12779 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
12780 return 0;
12781
12782 rc = bnxt_approve_mac(bp, addr->sa_data, true);
12783 if (rc)
12784 return rc;
12785
12786 eth_hw_addr_set(dev, addr->sa_data);
12787 if (netif_running(dev)) {
12788 bnxt_close_nic(bp, false, false);
12789 rc = bnxt_open_nic(bp, false, false);
12790 }
12791
12792 return rc;
12793 }
12794
12795 /* rtnl_lock held */
bnxt_change_mtu(struct net_device * dev,int new_mtu)12796 static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
12797 {
12798 struct bnxt *bp = netdev_priv(dev);
12799
12800 if (netif_running(dev))
12801 bnxt_close_nic(bp, true, false);
12802
12803 dev->mtu = new_mtu;
12804
12805 /* MTU change may change the AGG ring settings if an XDP multi-buffer
12806 * program is attached. We need to set the AGG rings settings and
12807 * rx_skb_func accordingly.
12808 */
12809 if (READ_ONCE(bp->xdp_prog))
12810 bnxt_set_rx_skb_mode(bp, true);
12811
12812 bnxt_set_ring_params(bp);
12813
12814 if (netif_running(dev))
12815 return bnxt_open_nic(bp, true, false);
12816
12817 return 0;
12818 }
12819
bnxt_setup_mq_tc(struct net_device * dev,u8 tc)12820 int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
12821 {
12822 struct bnxt *bp = netdev_priv(dev);
12823 bool sh = false;
12824 int rc;
12825
12826 if (tc > bp->max_tc) {
12827 netdev_err(dev, "Too many traffic classes requested: %d. Max supported is %d.\n",
12828 tc, bp->max_tc);
12829 return -EINVAL;
12830 }
12831
12832 if (netdev_get_num_tc(dev) == tc)
12833 return 0;
12834
12835 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
12836 sh = true;
12837
12838 rc = bnxt_check_rings(bp, bp->tx_nr_rings_per_tc, bp->rx_nr_rings,
12839 sh, tc, bp->tx_nr_rings_xdp);
12840 if (rc)
12841 return rc;
12842
12843 /* Needs to close the device and do hw resource re-allocations */
12844 if (netif_running(bp->dev))
12845 bnxt_close_nic(bp, true, false);
12846
12847 if (tc) {
12848 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
12849 netdev_set_num_tc(dev, tc);
12850 } else {
12851 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
12852 netdev_reset_tc(dev);
12853 }
12854 bp->tx_nr_rings += bp->tx_nr_rings_xdp;
12855 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
12856 bp->tx_nr_rings + bp->rx_nr_rings;
12857
12858 if (netif_running(bp->dev))
12859 return bnxt_open_nic(bp, true, false);
12860
12861 return 0;
12862 }
12863
bnxt_setup_tc_block_cb(enum tc_setup_type type,void * type_data,void * cb_priv)12864 static int bnxt_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
12865 void *cb_priv)
12866 {
12867 struct bnxt *bp = cb_priv;
12868
12869 if (!bnxt_tc_flower_enabled(bp) ||
12870 !tc_cls_can_offload_and_chain0(bp->dev, type_data))
12871 return -EOPNOTSUPP;
12872
12873 switch (type) {
12874 case TC_SETUP_CLSFLOWER:
12875 return bnxt_tc_setup_flower(bp, bp->pf.fw_fid, type_data);
12876 default:
12877 return -EOPNOTSUPP;
12878 }
12879 }
12880
12881 LIST_HEAD(bnxt_block_cb_list);
12882
bnxt_setup_tc(struct net_device * dev,enum tc_setup_type type,void * type_data)12883 static int bnxt_setup_tc(struct net_device *dev, enum tc_setup_type type,
12884 void *type_data)
12885 {
12886 struct bnxt *bp = netdev_priv(dev);
12887
12888 switch (type) {
12889 case TC_SETUP_BLOCK:
12890 return flow_block_cb_setup_simple(type_data,
12891 &bnxt_block_cb_list,
12892 bnxt_setup_tc_block_cb,
12893 bp, bp, true);
12894 case TC_SETUP_QDISC_MQPRIO: {
12895 struct tc_mqprio_qopt *mqprio = type_data;
12896
12897 mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
12898
12899 return bnxt_setup_mq_tc(dev, mqprio->num_tc);
12900 }
12901 default:
12902 return -EOPNOTSUPP;
12903 }
12904 }
12905
12906 #ifdef CONFIG_RFS_ACCEL
bnxt_fltr_match(struct bnxt_ntuple_filter * f1,struct bnxt_ntuple_filter * f2)12907 static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
12908 struct bnxt_ntuple_filter *f2)
12909 {
12910 struct flow_keys *keys1 = &f1->fkeys;
12911 struct flow_keys *keys2 = &f2->fkeys;
12912
12913 if (keys1->basic.n_proto != keys2->basic.n_proto ||
12914 keys1->basic.ip_proto != keys2->basic.ip_proto)
12915 return false;
12916
12917 if (keys1->basic.n_proto == htons(ETH_P_IP)) {
12918 if (keys1->addrs.v4addrs.src != keys2->addrs.v4addrs.src ||
12919 keys1->addrs.v4addrs.dst != keys2->addrs.v4addrs.dst)
12920 return false;
12921 } else {
12922 if (memcmp(&keys1->addrs.v6addrs.src, &keys2->addrs.v6addrs.src,
12923 sizeof(keys1->addrs.v6addrs.src)) ||
12924 memcmp(&keys1->addrs.v6addrs.dst, &keys2->addrs.v6addrs.dst,
12925 sizeof(keys1->addrs.v6addrs.dst)))
12926 return false;
12927 }
12928
12929 if (keys1->ports.ports == keys2->ports.ports &&
12930 keys1->control.flags == keys2->control.flags &&
12931 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr) &&
12932 ether_addr_equal(f1->dst_mac_addr, f2->dst_mac_addr))
12933 return true;
12934
12935 return false;
12936 }
12937
bnxt_rx_flow_steer(struct net_device * dev,const struct sk_buff * skb,u16 rxq_index,u32 flow_id)12938 static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
12939 u16 rxq_index, u32 flow_id)
12940 {
12941 struct bnxt *bp = netdev_priv(dev);
12942 struct bnxt_ntuple_filter *fltr, *new_fltr;
12943 struct flow_keys *fkeys;
12944 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
12945 int rc = 0, idx, bit_id, l2_idx = 0;
12946 struct hlist_head *head;
12947 u32 flags;
12948
12949 if (!ether_addr_equal(dev->dev_addr, eth->h_dest)) {
12950 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
12951 int off = 0, j;
12952
12953 netif_addr_lock_bh(dev);
12954 for (j = 0; j < vnic->uc_filter_count; j++, off += ETH_ALEN) {
12955 if (ether_addr_equal(eth->h_dest,
12956 vnic->uc_list + off)) {
12957 l2_idx = j + 1;
12958 break;
12959 }
12960 }
12961 netif_addr_unlock_bh(dev);
12962 if (!l2_idx)
12963 return -EINVAL;
12964 }
12965 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
12966 if (!new_fltr)
12967 return -ENOMEM;
12968
12969 fkeys = &new_fltr->fkeys;
12970 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
12971 rc = -EPROTONOSUPPORT;
12972 goto err_free;
12973 }
12974
12975 if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
12976 fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
12977 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
12978 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
12979 rc = -EPROTONOSUPPORT;
12980 goto err_free;
12981 }
12982 if (fkeys->basic.n_proto == htons(ETH_P_IPV6) &&
12983 bp->hwrm_spec_code < 0x10601) {
12984 rc = -EPROTONOSUPPORT;
12985 goto err_free;
12986 }
12987 flags = fkeys->control.flags;
12988 if (((flags & FLOW_DIS_ENCAPSULATION) &&
12989 bp->hwrm_spec_code < 0x10601) || (flags & FLOW_DIS_IS_FRAGMENT)) {
12990 rc = -EPROTONOSUPPORT;
12991 goto err_free;
12992 }
12993
12994 memcpy(new_fltr->dst_mac_addr, eth->h_dest, ETH_ALEN);
12995 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
12996
12997 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
12998 head = &bp->ntp_fltr_hash_tbl[idx];
12999 rcu_read_lock();
13000 hlist_for_each_entry_rcu(fltr, head, hash) {
13001 if (bnxt_fltr_match(fltr, new_fltr)) {
13002 rc = fltr->sw_id;
13003 rcu_read_unlock();
13004 goto err_free;
13005 }
13006 }
13007 rcu_read_unlock();
13008
13009 spin_lock_bh(&bp->ntp_fltr_lock);
13010 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
13011 BNXT_NTP_FLTR_MAX_FLTR, 0);
13012 if (bit_id < 0) {
13013 spin_unlock_bh(&bp->ntp_fltr_lock);
13014 rc = -ENOMEM;
13015 goto err_free;
13016 }
13017
13018 new_fltr->sw_id = (u16)bit_id;
13019 new_fltr->flow_id = flow_id;
13020 new_fltr->l2_fltr_idx = l2_idx;
13021 new_fltr->rxq = rxq_index;
13022 hlist_add_head_rcu(&new_fltr->hash, head);
13023 bp->ntp_fltr_count++;
13024 spin_unlock_bh(&bp->ntp_fltr_lock);
13025
13026 bnxt_queue_sp_work(bp, BNXT_RX_NTP_FLTR_SP_EVENT);
13027
13028 return new_fltr->sw_id;
13029
13030 err_free:
13031 kfree(new_fltr);
13032 return rc;
13033 }
13034
bnxt_cfg_ntp_filters(struct bnxt * bp)13035 static void bnxt_cfg_ntp_filters(struct bnxt *bp)
13036 {
13037 int i;
13038
13039 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
13040 struct hlist_head *head;
13041 struct hlist_node *tmp;
13042 struct bnxt_ntuple_filter *fltr;
13043 int rc;
13044
13045 head = &bp->ntp_fltr_hash_tbl[i];
13046 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
13047 bool del = false;
13048
13049 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
13050 if (rps_may_expire_flow(bp->dev, fltr->rxq,
13051 fltr->flow_id,
13052 fltr->sw_id)) {
13053 bnxt_hwrm_cfa_ntuple_filter_free(bp,
13054 fltr);
13055 del = true;
13056 }
13057 } else {
13058 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
13059 fltr);
13060 if (rc)
13061 del = true;
13062 else
13063 set_bit(BNXT_FLTR_VALID, &fltr->state);
13064 }
13065
13066 if (del) {
13067 spin_lock_bh(&bp->ntp_fltr_lock);
13068 hlist_del_rcu(&fltr->hash);
13069 bp->ntp_fltr_count--;
13070 spin_unlock_bh(&bp->ntp_fltr_lock);
13071 synchronize_rcu();
13072 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
13073 kfree(fltr);
13074 }
13075 }
13076 }
13077 }
13078
13079 #else
13080
bnxt_cfg_ntp_filters(struct bnxt * bp)13081 static void bnxt_cfg_ntp_filters(struct bnxt *bp)
13082 {
13083 }
13084
13085 #endif /* CONFIG_RFS_ACCEL */
13086
bnxt_udp_tunnel_set_port(struct net_device * netdev,unsigned int table,unsigned int entry,struct udp_tunnel_info * ti)13087 static int bnxt_udp_tunnel_set_port(struct net_device *netdev, unsigned int table,
13088 unsigned int entry, struct udp_tunnel_info *ti)
13089 {
13090 struct bnxt *bp = netdev_priv(netdev);
13091 unsigned int cmd;
13092
13093 if (ti->type == UDP_TUNNEL_TYPE_VXLAN)
13094 cmd = TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN;
13095 else
13096 cmd = TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE;
13097
13098 return bnxt_hwrm_tunnel_dst_port_alloc(bp, ti->port, cmd);
13099 }
13100
bnxt_udp_tunnel_unset_port(struct net_device * netdev,unsigned int table,unsigned int entry,struct udp_tunnel_info * ti)13101 static int bnxt_udp_tunnel_unset_port(struct net_device *netdev, unsigned int table,
13102 unsigned int entry, struct udp_tunnel_info *ti)
13103 {
13104 struct bnxt *bp = netdev_priv(netdev);
13105 unsigned int cmd;
13106
13107 if (ti->type == UDP_TUNNEL_TYPE_VXLAN)
13108 cmd = TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN;
13109 else
13110 cmd = TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE;
13111
13112 return bnxt_hwrm_tunnel_dst_port_free(bp, cmd);
13113 }
13114
13115 static const struct udp_tunnel_nic_info bnxt_udp_tunnels = {
13116 .set_port = bnxt_udp_tunnel_set_port,
13117 .unset_port = bnxt_udp_tunnel_unset_port,
13118 .flags = UDP_TUNNEL_NIC_INFO_MAY_SLEEP |
13119 UDP_TUNNEL_NIC_INFO_OPEN_ONLY,
13120 .tables = {
13121 { .n_entries = 1, .tunnel_types = UDP_TUNNEL_TYPE_VXLAN, },
13122 { .n_entries = 1, .tunnel_types = UDP_TUNNEL_TYPE_GENEVE, },
13123 },
13124 };
13125
bnxt_bridge_getlink(struct sk_buff * skb,u32 pid,u32 seq,struct net_device * dev,u32 filter_mask,int nlflags)13126 static int bnxt_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
13127 struct net_device *dev, u32 filter_mask,
13128 int nlflags)
13129 {
13130 struct bnxt *bp = netdev_priv(dev);
13131
13132 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, bp->br_mode, 0, 0,
13133 nlflags, filter_mask, NULL);
13134 }
13135
bnxt_bridge_setlink(struct net_device * dev,struct nlmsghdr * nlh,u16 flags,struct netlink_ext_ack * extack)13136 static int bnxt_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
13137 u16 flags, struct netlink_ext_ack *extack)
13138 {
13139 struct bnxt *bp = netdev_priv(dev);
13140 struct nlattr *attr, *br_spec;
13141 int rem, rc = 0;
13142
13143 if (bp->hwrm_spec_code < 0x10708 || !BNXT_SINGLE_PF(bp))
13144 return -EOPNOTSUPP;
13145
13146 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
13147 if (!br_spec)
13148 return -EINVAL;
13149
13150 nla_for_each_nested(attr, br_spec, rem) {
13151 u16 mode;
13152
13153 if (nla_type(attr) != IFLA_BRIDGE_MODE)
13154 continue;
13155
13156 mode = nla_get_u16(attr);
13157 if (mode == bp->br_mode)
13158 break;
13159
13160 rc = bnxt_hwrm_set_br_mode(bp, mode);
13161 if (!rc)
13162 bp->br_mode = mode;
13163 break;
13164 }
13165 return rc;
13166 }
13167
bnxt_get_port_parent_id(struct net_device * dev,struct netdev_phys_item_id * ppid)13168 int bnxt_get_port_parent_id(struct net_device *dev,
13169 struct netdev_phys_item_id *ppid)
13170 {
13171 struct bnxt *bp = netdev_priv(dev);
13172
13173 if (bp->eswitch_mode != DEVLINK_ESWITCH_MODE_SWITCHDEV)
13174 return -EOPNOTSUPP;
13175
13176 /* The PF and it's VF-reps only support the switchdev framework */
13177 if (!BNXT_PF(bp) || !(bp->flags & BNXT_FLAG_DSN_VALID))
13178 return -EOPNOTSUPP;
13179
13180 ppid->id_len = sizeof(bp->dsn);
13181 memcpy(ppid->id, bp->dsn, ppid->id_len);
13182
13183 return 0;
13184 }
13185
13186 static const struct net_device_ops bnxt_netdev_ops = {
13187 .ndo_open = bnxt_open,
13188 .ndo_start_xmit = bnxt_start_xmit,
13189 .ndo_stop = bnxt_close,
13190 .ndo_get_stats64 = bnxt_get_stats64,
13191 .ndo_set_rx_mode = bnxt_set_rx_mode,
13192 .ndo_eth_ioctl = bnxt_ioctl,
13193 .ndo_validate_addr = eth_validate_addr,
13194 .ndo_set_mac_address = bnxt_change_mac_addr,
13195 .ndo_change_mtu = bnxt_change_mtu,
13196 .ndo_fix_features = bnxt_fix_features,
13197 .ndo_set_features = bnxt_set_features,
13198 .ndo_features_check = bnxt_features_check,
13199 .ndo_tx_timeout = bnxt_tx_timeout,
13200 #ifdef CONFIG_BNXT_SRIOV
13201 .ndo_get_vf_config = bnxt_get_vf_config,
13202 .ndo_set_vf_mac = bnxt_set_vf_mac,
13203 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
13204 .ndo_set_vf_rate = bnxt_set_vf_bw,
13205 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
13206 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
13207 .ndo_set_vf_trust = bnxt_set_vf_trust,
13208 #endif
13209 .ndo_setup_tc = bnxt_setup_tc,
13210 #ifdef CONFIG_RFS_ACCEL
13211 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
13212 #endif
13213 .ndo_bpf = bnxt_xdp,
13214 .ndo_xdp_xmit = bnxt_xdp_xmit,
13215 .ndo_bridge_getlink = bnxt_bridge_getlink,
13216 .ndo_bridge_setlink = bnxt_bridge_setlink,
13217 };
13218
bnxt_remove_one(struct pci_dev * pdev)13219 static void bnxt_remove_one(struct pci_dev *pdev)
13220 {
13221 struct net_device *dev = pci_get_drvdata(pdev);
13222 struct bnxt *bp = netdev_priv(dev);
13223
13224 if (BNXT_PF(bp))
13225 bnxt_sriov_disable(bp);
13226
13227 bnxt_rdma_aux_device_uninit(bp);
13228
13229 bnxt_ptp_clear(bp);
13230 unregister_netdev(dev);
13231 clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
13232 /* Flush any pending tasks */
13233 cancel_work_sync(&bp->sp_task);
13234 cancel_delayed_work_sync(&bp->fw_reset_task);
13235 bp->sp_event = 0;
13236
13237 bnxt_dl_fw_reporters_destroy(bp);
13238 bnxt_dl_unregister(bp);
13239 bnxt_shutdown_tc(bp);
13240
13241 bnxt_clear_int_mode(bp);
13242 bnxt_hwrm_func_drv_unrgtr(bp);
13243 bnxt_free_hwrm_resources(bp);
13244 bnxt_ethtool_free(bp);
13245 bnxt_dcb_free(bp);
13246 kfree(bp->ptp_cfg);
13247 bp->ptp_cfg = NULL;
13248 kfree(bp->fw_health);
13249 bp->fw_health = NULL;
13250 bnxt_cleanup_pci(bp);
13251 bnxt_free_ctx_mem(bp);
13252 kfree(bp->ctx);
13253 bp->ctx = NULL;
13254 kfree(bp->rss_indir_tbl);
13255 bp->rss_indir_tbl = NULL;
13256 bnxt_free_port_stats(bp);
13257 free_netdev(dev);
13258 }
13259
bnxt_probe_phy(struct bnxt * bp,bool fw_dflt)13260 static int bnxt_probe_phy(struct bnxt *bp, bool fw_dflt)
13261 {
13262 int rc = 0;
13263 struct bnxt_link_info *link_info = &bp->link_info;
13264
13265 bp->phy_flags = 0;
13266 rc = bnxt_hwrm_phy_qcaps(bp);
13267 if (rc) {
13268 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
13269 rc);
13270 return rc;
13271 }
13272 if (bp->phy_flags & BNXT_PHY_FL_NO_FCS)
13273 bp->dev->priv_flags |= IFF_SUPP_NOFCS;
13274 else
13275 bp->dev->priv_flags &= ~IFF_SUPP_NOFCS;
13276 if (!fw_dflt)
13277 return 0;
13278
13279 mutex_lock(&bp->link_lock);
13280 rc = bnxt_update_link(bp, false);
13281 if (rc) {
13282 mutex_unlock(&bp->link_lock);
13283 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
13284 rc);
13285 return rc;
13286 }
13287
13288 /* Older firmware does not have supported_auto_speeds, so assume
13289 * that all supported speeds can be autonegotiated.
13290 */
13291 if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
13292 link_info->support_auto_speeds = link_info->support_speeds;
13293
13294 bnxt_init_ethtool_link_settings(bp);
13295 mutex_unlock(&bp->link_lock);
13296 return 0;
13297 }
13298
bnxt_get_max_irq(struct pci_dev * pdev)13299 static int bnxt_get_max_irq(struct pci_dev *pdev)
13300 {
13301 u16 ctrl;
13302
13303 if (!pdev->msix_cap)
13304 return 1;
13305
13306 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
13307 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
13308 }
13309
_bnxt_get_max_rings(struct bnxt * bp,int * max_rx,int * max_tx,int * max_cp)13310 static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
13311 int *max_cp)
13312 {
13313 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
13314 int max_ring_grps = 0, max_irq;
13315
13316 *max_tx = hw_resc->max_tx_rings;
13317 *max_rx = hw_resc->max_rx_rings;
13318 *max_cp = bnxt_get_max_func_cp_rings_for_en(bp);
13319 max_irq = min_t(int, bnxt_get_max_func_irqs(bp) -
13320 bnxt_get_ulp_msix_num(bp),
13321 hw_resc->max_stat_ctxs - bnxt_get_ulp_stat_ctxs(bp));
13322 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
13323 *max_cp = min_t(int, *max_cp, max_irq);
13324 max_ring_grps = hw_resc->max_hw_ring_grps;
13325 if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
13326 *max_cp -= 1;
13327 *max_rx -= 2;
13328 }
13329 if (bp->flags & BNXT_FLAG_AGG_RINGS)
13330 *max_rx >>= 1;
13331 if (bp->flags & BNXT_FLAG_CHIP_P5) {
13332 bnxt_trim_rings(bp, max_rx, max_tx, *max_cp, false);
13333 /* On P5 chips, max_cp output param should be available NQs */
13334 *max_cp = max_irq;
13335 }
13336 *max_rx = min_t(int, *max_rx, max_ring_grps);
13337 }
13338
bnxt_get_max_rings(struct bnxt * bp,int * max_rx,int * max_tx,bool shared)13339 int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
13340 {
13341 int rx, tx, cp;
13342
13343 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
13344 *max_rx = rx;
13345 *max_tx = tx;
13346 if (!rx || !tx || !cp)
13347 return -ENOMEM;
13348
13349 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
13350 }
13351
bnxt_get_dflt_rings(struct bnxt * bp,int * max_rx,int * max_tx,bool shared)13352 static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
13353 bool shared)
13354 {
13355 int rc;
13356
13357 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
13358 if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
13359 /* Not enough rings, try disabling agg rings. */
13360 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
13361 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
13362 if (rc) {
13363 /* set BNXT_FLAG_AGG_RINGS back for consistency */
13364 bp->flags |= BNXT_FLAG_AGG_RINGS;
13365 return rc;
13366 }
13367 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
13368 bp->dev->hw_features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
13369 bp->dev->features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
13370 bnxt_set_ring_params(bp);
13371 }
13372
13373 if (bp->flags & BNXT_FLAG_ROCE_CAP) {
13374 int max_cp, max_stat, max_irq;
13375
13376 /* Reserve minimum resources for RoCE */
13377 max_cp = bnxt_get_max_func_cp_rings(bp);
13378 max_stat = bnxt_get_max_func_stat_ctxs(bp);
13379 max_irq = bnxt_get_max_func_irqs(bp);
13380 if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
13381 max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
13382 max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
13383 return 0;
13384
13385 max_cp -= BNXT_MIN_ROCE_CP_RINGS;
13386 max_irq -= BNXT_MIN_ROCE_CP_RINGS;
13387 max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
13388 max_cp = min_t(int, max_cp, max_irq);
13389 max_cp = min_t(int, max_cp, max_stat);
13390 rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
13391 if (rc)
13392 rc = 0;
13393 }
13394 return rc;
13395 }
13396
13397 /* In initial default shared ring setting, each shared ring must have a
13398 * RX/TX ring pair.
13399 */
bnxt_trim_dflt_sh_rings(struct bnxt * bp)13400 static void bnxt_trim_dflt_sh_rings(struct bnxt *bp)
13401 {
13402 bp->cp_nr_rings = min_t(int, bp->tx_nr_rings_per_tc, bp->rx_nr_rings);
13403 bp->rx_nr_rings = bp->cp_nr_rings;
13404 bp->tx_nr_rings_per_tc = bp->cp_nr_rings;
13405 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
13406 }
13407
bnxt_set_dflt_rings(struct bnxt * bp,bool sh)13408 static int bnxt_set_dflt_rings(struct bnxt *bp, bool sh)
13409 {
13410 int dflt_rings, max_rx_rings, max_tx_rings, rc;
13411
13412 if (!bnxt_can_reserve_rings(bp))
13413 return 0;
13414
13415 if (sh)
13416 bp->flags |= BNXT_FLAG_SHARED_RINGS;
13417 dflt_rings = is_kdump_kernel() ? 1 : netif_get_num_default_rss_queues();
13418 /* Reduce default rings on multi-port cards so that total default
13419 * rings do not exceed CPU count.
13420 */
13421 if (bp->port_count > 1) {
13422 int max_rings =
13423 max_t(int, num_online_cpus() / bp->port_count, 1);
13424
13425 dflt_rings = min_t(int, dflt_rings, max_rings);
13426 }
13427 rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
13428 if (rc)
13429 return rc;
13430 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
13431 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
13432 if (sh)
13433 bnxt_trim_dflt_sh_rings(bp);
13434 else
13435 bp->cp_nr_rings = bp->tx_nr_rings_per_tc + bp->rx_nr_rings;
13436 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
13437
13438 rc = __bnxt_reserve_rings(bp);
13439 if (rc && rc != -ENODEV)
13440 netdev_warn(bp->dev, "Unable to reserve tx rings\n");
13441 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
13442 if (sh)
13443 bnxt_trim_dflt_sh_rings(bp);
13444
13445 /* Rings may have been trimmed, re-reserve the trimmed rings. */
13446 if (bnxt_need_reserve_rings(bp)) {
13447 rc = __bnxt_reserve_rings(bp);
13448 if (rc && rc != -ENODEV)
13449 netdev_warn(bp->dev, "2nd rings reservation failed.\n");
13450 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
13451 }
13452 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
13453 bp->rx_nr_rings++;
13454 bp->cp_nr_rings++;
13455 }
13456 if (rc) {
13457 bp->tx_nr_rings = 0;
13458 bp->rx_nr_rings = 0;
13459 }
13460 return rc;
13461 }
13462
bnxt_init_dflt_ring_mode(struct bnxt * bp)13463 static int bnxt_init_dflt_ring_mode(struct bnxt *bp)
13464 {
13465 int rc;
13466
13467 if (bp->tx_nr_rings)
13468 return 0;
13469
13470 bnxt_ulp_irq_stop(bp);
13471 bnxt_clear_int_mode(bp);
13472 rc = bnxt_set_dflt_rings(bp, true);
13473 if (rc) {
13474 if (BNXT_VF(bp) && rc == -ENODEV)
13475 netdev_err(bp->dev, "Cannot configure VF rings while PF is unavailable.\n");
13476 else
13477 netdev_err(bp->dev, "Not enough rings available.\n");
13478 goto init_dflt_ring_err;
13479 }
13480 rc = bnxt_init_int_mode(bp);
13481 if (rc)
13482 goto init_dflt_ring_err;
13483
13484 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
13485
13486 bnxt_set_dflt_rfs(bp);
13487
13488 init_dflt_ring_err:
13489 bnxt_ulp_irq_restart(bp, rc);
13490 return rc;
13491 }
13492
bnxt_restore_pf_fw_resources(struct bnxt * bp)13493 int bnxt_restore_pf_fw_resources(struct bnxt *bp)
13494 {
13495 int rc;
13496
13497 ASSERT_RTNL();
13498 bnxt_hwrm_func_qcaps(bp);
13499
13500 if (netif_running(bp->dev))
13501 __bnxt_close_nic(bp, true, false);
13502
13503 bnxt_ulp_irq_stop(bp);
13504 bnxt_clear_int_mode(bp);
13505 rc = bnxt_init_int_mode(bp);
13506 bnxt_ulp_irq_restart(bp, rc);
13507
13508 if (netif_running(bp->dev)) {
13509 if (rc)
13510 dev_close(bp->dev);
13511 else
13512 rc = bnxt_open_nic(bp, true, false);
13513 }
13514
13515 return rc;
13516 }
13517
bnxt_init_mac_addr(struct bnxt * bp)13518 static int bnxt_init_mac_addr(struct bnxt *bp)
13519 {
13520 int rc = 0;
13521
13522 if (BNXT_PF(bp)) {
13523 eth_hw_addr_set(bp->dev, bp->pf.mac_addr);
13524 } else {
13525 #ifdef CONFIG_BNXT_SRIOV
13526 struct bnxt_vf_info *vf = &bp->vf;
13527 bool strict_approval = true;
13528
13529 if (is_valid_ether_addr(vf->mac_addr)) {
13530 /* overwrite netdev dev_addr with admin VF MAC */
13531 eth_hw_addr_set(bp->dev, vf->mac_addr);
13532 /* Older PF driver or firmware may not approve this
13533 * correctly.
13534 */
13535 strict_approval = false;
13536 } else {
13537 eth_hw_addr_random(bp->dev);
13538 }
13539 rc = bnxt_approve_mac(bp, bp->dev->dev_addr, strict_approval);
13540 #endif
13541 }
13542 return rc;
13543 }
13544
bnxt_vpd_read_info(struct bnxt * bp)13545 static void bnxt_vpd_read_info(struct bnxt *bp)
13546 {
13547 struct pci_dev *pdev = bp->pdev;
13548 unsigned int vpd_size, kw_len;
13549 int pos, size;
13550 u8 *vpd_data;
13551
13552 vpd_data = pci_vpd_alloc(pdev, &vpd_size);
13553 if (IS_ERR(vpd_data)) {
13554 pci_warn(pdev, "Unable to read VPD\n");
13555 return;
13556 }
13557
13558 pos = pci_vpd_find_ro_info_keyword(vpd_data, vpd_size,
13559 PCI_VPD_RO_KEYWORD_PARTNO, &kw_len);
13560 if (pos < 0)
13561 goto read_sn;
13562
13563 size = min_t(int, kw_len, BNXT_VPD_FLD_LEN - 1);
13564 memcpy(bp->board_partno, &vpd_data[pos], size);
13565
13566 read_sn:
13567 pos = pci_vpd_find_ro_info_keyword(vpd_data, vpd_size,
13568 PCI_VPD_RO_KEYWORD_SERIALNO,
13569 &kw_len);
13570 if (pos < 0)
13571 goto exit;
13572
13573 size = min_t(int, kw_len, BNXT_VPD_FLD_LEN - 1);
13574 memcpy(bp->board_serialno, &vpd_data[pos], size);
13575 exit:
13576 kfree(vpd_data);
13577 }
13578
bnxt_pcie_dsn_get(struct bnxt * bp,u8 dsn[])13579 static int bnxt_pcie_dsn_get(struct bnxt *bp, u8 dsn[])
13580 {
13581 struct pci_dev *pdev = bp->pdev;
13582 u64 qword;
13583
13584 qword = pci_get_dsn(pdev);
13585 if (!qword) {
13586 netdev_info(bp->dev, "Unable to read adapter's DSN\n");
13587 return -EOPNOTSUPP;
13588 }
13589
13590 put_unaligned_le64(qword, dsn);
13591
13592 bp->flags |= BNXT_FLAG_DSN_VALID;
13593 return 0;
13594 }
13595
bnxt_map_db_bar(struct bnxt * bp)13596 static int bnxt_map_db_bar(struct bnxt *bp)
13597 {
13598 if (!bp->db_size)
13599 return -ENODEV;
13600 bp->bar1 = pci_iomap(bp->pdev, 2, bp->db_size);
13601 if (!bp->bar1)
13602 return -ENOMEM;
13603 return 0;
13604 }
13605
bnxt_print_device_info(struct bnxt * bp)13606 void bnxt_print_device_info(struct bnxt *bp)
13607 {
13608 netdev_info(bp->dev, "%s found at mem %lx, node addr %pM\n",
13609 board_info[bp->board_idx].name,
13610 (long)pci_resource_start(bp->pdev, 0), bp->dev->dev_addr);
13611
13612 pcie_print_link_status(bp->pdev);
13613 }
13614
bnxt_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)13615 static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
13616 {
13617 struct net_device *dev;
13618 struct bnxt *bp;
13619 int rc, max_irqs;
13620
13621 if (pci_is_bridge(pdev))
13622 return -ENODEV;
13623
13624 /* Clear any pending DMA transactions from crash kernel
13625 * while loading driver in capture kernel.
13626 */
13627 if (is_kdump_kernel()) {
13628 pci_clear_master(pdev);
13629 pcie_flr(pdev);
13630 }
13631
13632 max_irqs = bnxt_get_max_irq(pdev);
13633 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
13634 if (!dev)
13635 return -ENOMEM;
13636
13637 bp = netdev_priv(dev);
13638 bp->board_idx = ent->driver_data;
13639 bp->msg_enable = BNXT_DEF_MSG_ENABLE;
13640 bnxt_set_max_func_irqs(bp, max_irqs);
13641
13642 if (bnxt_vf_pciid(bp->board_idx))
13643 bp->flags |= BNXT_FLAG_VF;
13644
13645 /* No devlink port registration in case of a VF */
13646 if (BNXT_PF(bp))
13647 SET_NETDEV_DEVLINK_PORT(dev, &bp->dl_port);
13648
13649 if (pdev->msix_cap)
13650 bp->flags |= BNXT_FLAG_MSIX_CAP;
13651
13652 rc = bnxt_init_board(pdev, dev);
13653 if (rc < 0)
13654 goto init_err_free;
13655
13656 dev->netdev_ops = &bnxt_netdev_ops;
13657 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
13658 dev->ethtool_ops = &bnxt_ethtool_ops;
13659 pci_set_drvdata(pdev, dev);
13660
13661 rc = bnxt_alloc_hwrm_resources(bp);
13662 if (rc)
13663 goto init_err_pci_clean;
13664
13665 mutex_init(&bp->hwrm_cmd_lock);
13666 mutex_init(&bp->link_lock);
13667
13668 rc = bnxt_fw_init_one_p1(bp);
13669 if (rc)
13670 goto init_err_pci_clean;
13671
13672 if (BNXT_PF(bp))
13673 bnxt_vpd_read_info(bp);
13674
13675 if (BNXT_CHIP_P5(bp)) {
13676 bp->flags |= BNXT_FLAG_CHIP_P5;
13677 if (BNXT_CHIP_SR2(bp))
13678 bp->flags |= BNXT_FLAG_CHIP_SR2;
13679 }
13680
13681 rc = bnxt_alloc_rss_indir_tbl(bp);
13682 if (rc)
13683 goto init_err_pci_clean;
13684
13685 rc = bnxt_fw_init_one_p2(bp);
13686 if (rc)
13687 goto init_err_pci_clean;
13688
13689 rc = bnxt_map_db_bar(bp);
13690 if (rc) {
13691 dev_err(&pdev->dev, "Cannot map doorbell BAR rc = %d, aborting\n",
13692 rc);
13693 goto init_err_pci_clean;
13694 }
13695
13696 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
13697 NETIF_F_TSO | NETIF_F_TSO6 |
13698 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
13699 NETIF_F_GSO_IPXIP4 |
13700 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
13701 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
13702 NETIF_F_RXCSUM | NETIF_F_GRO;
13703
13704 if (BNXT_SUPPORTS_TPA(bp))
13705 dev->hw_features |= NETIF_F_LRO;
13706
13707 dev->hw_enc_features =
13708 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
13709 NETIF_F_TSO | NETIF_F_TSO6 |
13710 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
13711 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
13712 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
13713 dev->udp_tunnel_nic_info = &bnxt_udp_tunnels;
13714
13715 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
13716 NETIF_F_GSO_GRE_CSUM;
13717 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
13718 if (bp->fw_cap & BNXT_FW_CAP_VLAN_RX_STRIP)
13719 dev->hw_features |= BNXT_HW_FEATURE_VLAN_ALL_RX;
13720 if (bp->fw_cap & BNXT_FW_CAP_VLAN_TX_INSERT)
13721 dev->hw_features |= BNXT_HW_FEATURE_VLAN_ALL_TX;
13722 if (BNXT_SUPPORTS_TPA(bp))
13723 dev->hw_features |= NETIF_F_GRO_HW;
13724 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
13725 if (dev->features & NETIF_F_GRO_HW)
13726 dev->features &= ~NETIF_F_LRO;
13727 dev->priv_flags |= IFF_UNICAST_FLT;
13728
13729 netif_set_tso_max_size(dev, GSO_MAX_SIZE);
13730
13731 dev->xdp_features = NETDEV_XDP_ACT_BASIC | NETDEV_XDP_ACT_REDIRECT |
13732 NETDEV_XDP_ACT_RX_SG;
13733
13734 #ifdef CONFIG_BNXT_SRIOV
13735 init_waitqueue_head(&bp->sriov_cfg_wait);
13736 #endif
13737 if (BNXT_SUPPORTS_TPA(bp)) {
13738 bp->gro_func = bnxt_gro_func_5730x;
13739 if (BNXT_CHIP_P4(bp))
13740 bp->gro_func = bnxt_gro_func_5731x;
13741 else if (BNXT_CHIP_P5(bp))
13742 bp->gro_func = bnxt_gro_func_5750x;
13743 }
13744 if (!BNXT_CHIP_P4_PLUS(bp))
13745 bp->flags |= BNXT_FLAG_DOUBLE_DB;
13746
13747 rc = bnxt_init_mac_addr(bp);
13748 if (rc) {
13749 dev_err(&pdev->dev, "Unable to initialize mac address.\n");
13750 rc = -EADDRNOTAVAIL;
13751 goto init_err_pci_clean;
13752 }
13753
13754 if (BNXT_PF(bp)) {
13755 /* Read the adapter's DSN to use as the eswitch switch_id */
13756 rc = bnxt_pcie_dsn_get(bp, bp->dsn);
13757 }
13758
13759 /* MTU range: 60 - FW defined max */
13760 dev->min_mtu = ETH_ZLEN;
13761 dev->max_mtu = bp->max_mtu;
13762
13763 rc = bnxt_probe_phy(bp, true);
13764 if (rc)
13765 goto init_err_pci_clean;
13766
13767 bnxt_set_rx_skb_mode(bp, false);
13768 bnxt_set_tpa_flags(bp);
13769 bnxt_set_ring_params(bp);
13770 rc = bnxt_set_dflt_rings(bp, true);
13771 if (rc) {
13772 if (BNXT_VF(bp) && rc == -ENODEV) {
13773 netdev_err(bp->dev, "Cannot configure VF rings while PF is unavailable.\n");
13774 } else {
13775 netdev_err(bp->dev, "Not enough rings available.\n");
13776 rc = -ENOMEM;
13777 }
13778 goto init_err_pci_clean;
13779 }
13780
13781 bnxt_fw_init_one_p3(bp);
13782
13783 bnxt_init_dflt_coal(bp);
13784
13785 if (dev->hw_features & BNXT_HW_FEATURE_VLAN_ALL_RX)
13786 bp->flags |= BNXT_FLAG_STRIP_VLAN;
13787
13788 rc = bnxt_init_int_mode(bp);
13789 if (rc)
13790 goto init_err_pci_clean;
13791
13792 /* No TC has been set yet and rings may have been trimmed due to
13793 * limited MSIX, so we re-initialize the TX rings per TC.
13794 */
13795 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
13796
13797 if (BNXT_PF(bp)) {
13798 if (!bnxt_pf_wq) {
13799 bnxt_pf_wq =
13800 create_singlethread_workqueue("bnxt_pf_wq");
13801 if (!bnxt_pf_wq) {
13802 dev_err(&pdev->dev, "Unable to create workqueue.\n");
13803 rc = -ENOMEM;
13804 goto init_err_pci_clean;
13805 }
13806 }
13807 rc = bnxt_init_tc(bp);
13808 if (rc)
13809 netdev_err(dev, "Failed to initialize TC flower offload, err = %d.\n",
13810 rc);
13811 }
13812
13813 bnxt_inv_fw_health_reg(bp);
13814 rc = bnxt_dl_register(bp);
13815 if (rc)
13816 goto init_err_dl;
13817
13818 rc = register_netdev(dev);
13819 if (rc)
13820 goto init_err_cleanup;
13821
13822 bnxt_dl_fw_reporters_create(bp);
13823
13824 bnxt_rdma_aux_device_init(bp);
13825
13826 bnxt_print_device_info(bp);
13827
13828 pci_save_state(pdev);
13829
13830 return 0;
13831 init_err_cleanup:
13832 bnxt_dl_unregister(bp);
13833 init_err_dl:
13834 bnxt_shutdown_tc(bp);
13835 bnxt_clear_int_mode(bp);
13836
13837 init_err_pci_clean:
13838 bnxt_hwrm_func_drv_unrgtr(bp);
13839 bnxt_free_hwrm_resources(bp);
13840 bnxt_ethtool_free(bp);
13841 bnxt_ptp_clear(bp);
13842 kfree(bp->ptp_cfg);
13843 bp->ptp_cfg = NULL;
13844 kfree(bp->fw_health);
13845 bp->fw_health = NULL;
13846 bnxt_cleanup_pci(bp);
13847 bnxt_free_ctx_mem(bp);
13848 kfree(bp->ctx);
13849 bp->ctx = NULL;
13850 kfree(bp->rss_indir_tbl);
13851 bp->rss_indir_tbl = NULL;
13852
13853 init_err_free:
13854 free_netdev(dev);
13855 return rc;
13856 }
13857
bnxt_shutdown(struct pci_dev * pdev)13858 static void bnxt_shutdown(struct pci_dev *pdev)
13859 {
13860 struct net_device *dev = pci_get_drvdata(pdev);
13861 struct bnxt *bp;
13862
13863 if (!dev)
13864 return;
13865
13866 rtnl_lock();
13867 bp = netdev_priv(dev);
13868 if (!bp)
13869 goto shutdown_exit;
13870
13871 if (netif_running(dev))
13872 dev_close(dev);
13873
13874 bnxt_ptp_clear(bp);
13875 bnxt_clear_int_mode(bp);
13876 pci_disable_device(pdev);
13877
13878 if (system_state == SYSTEM_POWER_OFF) {
13879 pci_wake_from_d3(pdev, bp->wol);
13880 pci_set_power_state(pdev, PCI_D3hot);
13881 }
13882
13883 shutdown_exit:
13884 rtnl_unlock();
13885 }
13886
13887 #ifdef CONFIG_PM_SLEEP
bnxt_suspend(struct device * device)13888 static int bnxt_suspend(struct device *device)
13889 {
13890 struct net_device *dev = dev_get_drvdata(device);
13891 struct bnxt *bp = netdev_priv(dev);
13892 int rc = 0;
13893
13894 rtnl_lock();
13895 bnxt_ulp_stop(bp);
13896 if (netif_running(dev)) {
13897 netif_device_detach(dev);
13898 rc = bnxt_close(dev);
13899 }
13900 bnxt_hwrm_func_drv_unrgtr(bp);
13901 bnxt_ptp_clear(bp);
13902 pci_disable_device(bp->pdev);
13903 bnxt_free_ctx_mem(bp);
13904 kfree(bp->ctx);
13905 bp->ctx = NULL;
13906 rtnl_unlock();
13907 return rc;
13908 }
13909
bnxt_resume(struct device * device)13910 static int bnxt_resume(struct device *device)
13911 {
13912 struct net_device *dev = dev_get_drvdata(device);
13913 struct bnxt *bp = netdev_priv(dev);
13914 int rc = 0;
13915
13916 rtnl_lock();
13917 rc = pci_enable_device(bp->pdev);
13918 if (rc) {
13919 netdev_err(dev, "Cannot re-enable PCI device during resume, err = %d\n",
13920 rc);
13921 goto resume_exit;
13922 }
13923 pci_set_master(bp->pdev);
13924 if (bnxt_hwrm_ver_get(bp)) {
13925 rc = -ENODEV;
13926 goto resume_exit;
13927 }
13928 rc = bnxt_hwrm_func_reset(bp);
13929 if (rc) {
13930 rc = -EBUSY;
13931 goto resume_exit;
13932 }
13933
13934 rc = bnxt_hwrm_func_qcaps(bp);
13935 if (rc)
13936 goto resume_exit;
13937
13938 bnxt_clear_reservations(bp, true);
13939
13940 if (bnxt_hwrm_func_drv_rgtr(bp, NULL, 0, false)) {
13941 rc = -ENODEV;
13942 goto resume_exit;
13943 }
13944
13945 if (bnxt_ptp_init(bp)) {
13946 kfree(bp->ptp_cfg);
13947 bp->ptp_cfg = NULL;
13948 }
13949 bnxt_get_wol_settings(bp);
13950 if (netif_running(dev)) {
13951 rc = bnxt_open(dev);
13952 if (!rc)
13953 netif_device_attach(dev);
13954 }
13955
13956 resume_exit:
13957 bnxt_ulp_start(bp, rc);
13958 if (!rc)
13959 bnxt_reenable_sriov(bp);
13960 rtnl_unlock();
13961 return rc;
13962 }
13963
13964 static SIMPLE_DEV_PM_OPS(bnxt_pm_ops, bnxt_suspend, bnxt_resume);
13965 #define BNXT_PM_OPS (&bnxt_pm_ops)
13966
13967 #else
13968
13969 #define BNXT_PM_OPS NULL
13970
13971 #endif /* CONFIG_PM_SLEEP */
13972
13973 /**
13974 * bnxt_io_error_detected - called when PCI error is detected
13975 * @pdev: Pointer to PCI device
13976 * @state: The current pci connection state
13977 *
13978 * This function is called after a PCI bus error affecting
13979 * this device has been detected.
13980 */
bnxt_io_error_detected(struct pci_dev * pdev,pci_channel_state_t state)13981 static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
13982 pci_channel_state_t state)
13983 {
13984 struct net_device *netdev = pci_get_drvdata(pdev);
13985 struct bnxt *bp = netdev_priv(netdev);
13986 bool abort = false;
13987
13988 netdev_info(netdev, "PCI I/O error detected\n");
13989
13990 rtnl_lock();
13991 netif_device_detach(netdev);
13992
13993 bnxt_ulp_stop(bp);
13994
13995 if (test_and_set_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
13996 netdev_err(bp->dev, "Firmware reset already in progress\n");
13997 abort = true;
13998 }
13999
14000 if (abort || state == pci_channel_io_perm_failure) {
14001 rtnl_unlock();
14002 return PCI_ERS_RESULT_DISCONNECT;
14003 }
14004
14005 /* Link is not reliable anymore if state is pci_channel_io_frozen
14006 * so we disable bus master to prevent any potential bad DMAs before
14007 * freeing kernel memory.
14008 */
14009 if (state == pci_channel_io_frozen) {
14010 set_bit(BNXT_STATE_PCI_CHANNEL_IO_FROZEN, &bp->state);
14011 bnxt_fw_fatal_close(bp);
14012 }
14013
14014 if (netif_running(netdev))
14015 __bnxt_close_nic(bp, true, true);
14016
14017 if (pci_is_enabled(pdev))
14018 pci_disable_device(pdev);
14019 bnxt_free_ctx_mem(bp);
14020 kfree(bp->ctx);
14021 bp->ctx = NULL;
14022 rtnl_unlock();
14023
14024 /* Request a slot slot reset. */
14025 return PCI_ERS_RESULT_NEED_RESET;
14026 }
14027
14028 /**
14029 * bnxt_io_slot_reset - called after the pci bus has been reset.
14030 * @pdev: Pointer to PCI device
14031 *
14032 * Restart the card from scratch, as if from a cold-boot.
14033 * At this point, the card has exprienced a hard reset,
14034 * followed by fixups by BIOS, and has its config space
14035 * set up identically to what it was at cold boot.
14036 */
bnxt_io_slot_reset(struct pci_dev * pdev)14037 static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
14038 {
14039 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
14040 struct net_device *netdev = pci_get_drvdata(pdev);
14041 struct bnxt *bp = netdev_priv(netdev);
14042 int retry = 0;
14043 int err = 0;
14044 int off;
14045
14046 netdev_info(bp->dev, "PCI Slot Reset\n");
14047
14048 rtnl_lock();
14049
14050 if (pci_enable_device(pdev)) {
14051 dev_err(&pdev->dev,
14052 "Cannot re-enable PCI device after reset.\n");
14053 } else {
14054 pci_set_master(pdev);
14055 /* Upon fatal error, our device internal logic that latches to
14056 * BAR value is getting reset and will restore only upon
14057 * rewritting the BARs.
14058 *
14059 * As pci_restore_state() does not re-write the BARs if the
14060 * value is same as saved value earlier, driver needs to
14061 * write the BARs to 0 to force restore, in case of fatal error.
14062 */
14063 if (test_and_clear_bit(BNXT_STATE_PCI_CHANNEL_IO_FROZEN,
14064 &bp->state)) {
14065 for (off = PCI_BASE_ADDRESS_0;
14066 off <= PCI_BASE_ADDRESS_5; off += 4)
14067 pci_write_config_dword(bp->pdev, off, 0);
14068 }
14069 pci_restore_state(pdev);
14070 pci_save_state(pdev);
14071
14072 bnxt_inv_fw_health_reg(bp);
14073 bnxt_try_map_fw_health_reg(bp);
14074
14075 /* In some PCIe AER scenarios, firmware may take up to
14076 * 10 seconds to become ready in the worst case.
14077 */
14078 do {
14079 err = bnxt_try_recover_fw(bp);
14080 if (!err)
14081 break;
14082 retry++;
14083 } while (retry < BNXT_FW_SLOT_RESET_RETRY);
14084
14085 if (err) {
14086 dev_err(&pdev->dev, "Firmware not ready\n");
14087 goto reset_exit;
14088 }
14089
14090 err = bnxt_hwrm_func_reset(bp);
14091 if (!err)
14092 result = PCI_ERS_RESULT_RECOVERED;
14093
14094 bnxt_ulp_irq_stop(bp);
14095 bnxt_clear_int_mode(bp);
14096 err = bnxt_init_int_mode(bp);
14097 bnxt_ulp_irq_restart(bp, err);
14098 }
14099
14100 reset_exit:
14101 clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
14102 bnxt_clear_reservations(bp, true);
14103 rtnl_unlock();
14104
14105 return result;
14106 }
14107
14108 /**
14109 * bnxt_io_resume - called when traffic can start flowing again.
14110 * @pdev: Pointer to PCI device
14111 *
14112 * This callback is called when the error recovery driver tells
14113 * us that its OK to resume normal operation.
14114 */
bnxt_io_resume(struct pci_dev * pdev)14115 static void bnxt_io_resume(struct pci_dev *pdev)
14116 {
14117 struct net_device *netdev = pci_get_drvdata(pdev);
14118 struct bnxt *bp = netdev_priv(netdev);
14119 int err;
14120
14121 netdev_info(bp->dev, "PCI Slot Resume\n");
14122 rtnl_lock();
14123
14124 err = bnxt_hwrm_func_qcaps(bp);
14125 if (!err) {
14126 if (netif_running(netdev))
14127 err = bnxt_open(netdev);
14128 else
14129 err = bnxt_reserve_rings(bp, true);
14130 }
14131
14132 bnxt_ulp_start(bp, err);
14133 if (!err) {
14134 bnxt_reenable_sriov(bp);
14135 netif_device_attach(netdev);
14136 }
14137
14138 rtnl_unlock();
14139 }
14140
14141 static const struct pci_error_handlers bnxt_err_handler = {
14142 .error_detected = bnxt_io_error_detected,
14143 .slot_reset = bnxt_io_slot_reset,
14144 .resume = bnxt_io_resume
14145 };
14146
14147 static struct pci_driver bnxt_pci_driver = {
14148 .name = DRV_MODULE_NAME,
14149 .id_table = bnxt_pci_tbl,
14150 .probe = bnxt_init_one,
14151 .remove = bnxt_remove_one,
14152 .shutdown = bnxt_shutdown,
14153 .driver.pm = BNXT_PM_OPS,
14154 .err_handler = &bnxt_err_handler,
14155 #if defined(CONFIG_BNXT_SRIOV)
14156 .sriov_configure = bnxt_sriov_configure,
14157 #endif
14158 };
14159
bnxt_init(void)14160 static int __init bnxt_init(void)
14161 {
14162 int err;
14163
14164 bnxt_debug_init();
14165 err = pci_register_driver(&bnxt_pci_driver);
14166 if (err) {
14167 bnxt_debug_exit();
14168 return err;
14169 }
14170
14171 return 0;
14172 }
14173
bnxt_exit(void)14174 static void __exit bnxt_exit(void)
14175 {
14176 pci_unregister_driver(&bnxt_pci_driver);
14177 if (bnxt_pf_wq)
14178 destroy_workqueue(bnxt_pf_wq);
14179 bnxt_debug_exit();
14180 }
14181
14182 module_init(bnxt_init);
14183 module_exit(bnxt_exit);
14184