Lines Matching +full:wo +full:- +full:data

1 // SPDX-License-Identifier: GPL-2.0+
7 * Most of code taken from linux kernel driver (linux/drivers/gpio/gpio-zynq.c)
8 * Copyright (C) 2009 - 2014 Xilinx, Inc.
44 ZYNQ##str##_GPIO_BANK0_NGPIO - 1)
47 ZYNQ##str##_GPIO_BANK1_NGPIO - 1)
50 ZYNQ##str##_GPIO_BANK2_NGPIO - 1)
53 ZYNQ##str##_GPIO_BANK3_NGPIO - 1)
56 ZYNQ##str##_GPIO_BANK4_NGPIO - 1)
59 ZYNQ##str##_GPIO_BANK5_NGPIO - 1)
62 /* LSW Mask & Data -WO */
64 /* MSW Mask & Data -WO */
66 /* Data Register-RW */
68 /* Direction mode reg-RW */
70 /* Output enable reg-RW */
72 /* Interrupt mask reg-RO */
74 /* Interrupt enable reg-WO */
76 /* Interrupt disable reg-WO */
78 /* Interrupt status reg-RO */
80 /* Interrupt type reg-RW */
82 /* Interrupt polarity reg-RW */
84 /* Interrupt on any, reg-RW */
102 * struct zynq_platform_data - zynq gpio platform data structure
103 * @label: string to store in gpio->label
150 * zynq_gpio_get_bank_pin - Get the bank number and pin number within that bank
168 for (bank = 0; bank < platdata->p_data->max_bank; bank++) { in zynq_gpio_get_bank_pin()
169 if (pin_num >= platdata->p_data->bank_min[bank] && in zynq_gpio_get_bank_pin()
170 pin_num <= platdata->p_data->bank_max[bank]) { in zynq_gpio_get_bank_pin()
172 *bank_pin_num = pin_num - in zynq_gpio_get_bank_pin()
173 platdata->p_data->bank_min[bank]; in zynq_gpio_get_bank_pin()
178 if (bank >= platdata->p_data->max_bank) { in zynq_gpio_get_bank_pin()
189 return gpio < platdata->p_data->ngpio; in gpio_is_valid()
196 return -1; in check_gpio()
203 u32 data; in zynq_gpio_get_value() local
208 return -1; in zynq_gpio_get_value()
212 data = readl(platdata->base + in zynq_gpio_get_value()
215 return (data >> bank_pin_num) & 1; in zynq_gpio_get_value()
224 return -1; in zynq_gpio_set_value()
229 /* only 16 data bits in bit maskable reg */ in zynq_gpio_set_value()
230 bank_pin_num -= ZYNQ_GPIO_MID_PIN_NUM; in zynq_gpio_set_value()
237 * get the 32 bit value to be written to the mask/data register where in zynq_gpio_set_value()
238 * the upper 16 bits is the mask and lower 16 bits is the data in zynq_gpio_set_value()
244 writel(value, platdata->base + reg_offset); in zynq_gpio_set_value()
256 return -1; in zynq_gpio_direction_input()
262 return -1; in zynq_gpio_direction_input()
265 reg = readl(platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num)); in zynq_gpio_direction_input()
267 writel(reg, platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num)); in zynq_gpio_direction_input()
280 return -1; in zynq_gpio_direction_output()
285 reg = readl(platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num)); in zynq_gpio_direction_output()
287 writel(reg, platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num)); in zynq_gpio_direction_output()
290 reg = readl(platdata->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num)); in zynq_gpio_direction_output()
292 writel(reg, platdata->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num)); in zynq_gpio_direction_output()
306 return -1; in zynq_gpio_get_function()
311 reg = readl(platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num)); in zynq_gpio_get_function()
328 { .compatible = "xlnx,zynq-gpio-1.0",
329 .data = (ulong)&zynq_gpio_def},
330 { .compatible = "xlnx,zynqmp-gpio-1.0",
331 .data = (ulong)&zynqmp_gpio_def},
343 uc_priv->bank_name = strdup(label_ptr); in zynq_gpio_probe()
344 if (!uc_priv->bank_name) in zynq_gpio_probe()
345 return -ENOMEM; in zynq_gpio_probe()
347 uc_priv->bank_name = dev->name; in zynq_gpio_probe()
350 if (platdata->p_data) in zynq_gpio_probe()
351 uc_priv->gpio_count = platdata->p_data->ngpio; in zynq_gpio_probe()
360 platdata->base = (phys_addr_t)dev_read_addr(dev); in zynq_gpio_ofdata_to_platdata()
362 platdata->p_data = in zynq_gpio_ofdata_to_platdata()