Lines Matching +full:gen +full:- +full:3

4  * Copyright (C) 2008-2022, VMware, Inc. All Rights Reserved.
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
23 * Maintained by: pv-drivers@vmware.com
73 #define VMXNET3_REG_ALIGN 8 /* All registers are 8-byte aligned. */
129 * Little Endian layout of bitfields -
131 * Byte 1 : oco gen 13.len.8
133 * Byte 3 : 13...msscof...6
135 * Big Endian layout of bitfields -
138 * Byte 2 : oco gen 13.len.8
139 * Byte 3 : 7.....len.....0
154 u32 gen:1; /* generation bit */ member
158 u32 gen:1; /* generation bit */ member
188 #define VMXNET3_OM_TSO 3
194 #define VMXNET3_TXD_EOP_DWORD_SHIFT 3
214 #define VMXNET3_TCD_GEN_DWORD_SHIFT 3
225 u32 gen:1; /* generation bit */ member
232 u32 gen:1; /* Generation bit */ member
242 u32 gen:1; /* Generation bit */ member
296 u32 gen:1; /* generation bit */ member
318 u32 gen:1; /* generation bit */ member
329 u32 gen:1; /* generation bit */ member
351 u32 gen:1; /* generation bit */ member
356 /* fields in RxCompDesc we access via Vmxnet3_GenericDesc.dword[3] */
374 #define VMXNET3_RCD_RSS_TYPE_IPV6 3
400 #define VMXNET3_TXD_NEEDED(size) (((size) + VMXNET3_MAX_TX_BUF_SIZE - 1) / \
403 /* max # of tx descs for a non-tso pkt */
409 #define VMXNET3_MAX_RX_BUF_SIZE ((1 << 14) - 1)
416 #define VMXNET3_RING_BA_MASK (VMXNET3_RING_BA_ALIGN - 1)
420 #define VMXNET3_RING_SIZE_MASK (VMXNET3_RING_SIZE_ALIGN - 1)
424 #define VMXNET3_TXDATA_DESC_SIZE_MASK (VMXNET3_TXDATA_DESC_SIZE_ALIGN - 1)
428 #define VMXNET3_RXDATA_DESC_SIZE_MASK (VMXNET3_RXDATA_DESC_SIZE_ALIGN - 1)
457 #define VMXNET3_CDTYPE_RXCOMP 3 /* Rx Completion Descriptor */
474 u32 gosBits:2; /* 32-bit or 64-bit? */
476 u32 gosBits:2; /* 32-bit or 64-bit? */
559 VMXNET3_IT_MSIX = 3
598 u8 reserved2[3];
607 u8 _pad[3];
707 VMXNET3_COALESCE_RBC = 3
740 __le16 pad[3];
772 /* read-only region for device, read by dev in response to a SET cmd */
782 /* read-only region for device, read by dev in response to a SET cmd */
808 #define VMXNET3_ECR_DIC (1 << 3)
811 /* flip the gen bit of a ring */
812 #define VMXNET3_FLIP_RING_GEN(gen) ((gen) = (gen) ^ 0x1) argument
814 /* only use this if moving the idx won't affect the gen bit */
842 #define VMXNET3_CAP_GENEVE_TSO 3 /* bit 3 of DCR 0 */