Lines Matching refs:VCPU_SREG_SS
523 ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS); in stack_mask()
748 if (addr.seg == VCPU_SREG_SS) in __linearize()
1172 ctxt->modrm_seg = VCPU_SREG_SS; in adjust_modrm_seg()
1264 ctxt->modrm_seg = VCPU_SREG_SS; in decode_modrm()
1596 if (seg == VCPU_SREG_SS) { in __load_segment_descriptor()
1634 case VCPU_SREG_SS: in __load_segment_descriptor()
1717 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR; in __load_segment_descriptor()
1771 if (seg == VCPU_SREG_SS && selector == 3 && in load_segment_descriptor()
1828 addr.seg = VCPU_SREG_SS; in push()
1847 addr.seg = VCPU_SREG_SS; in emulate_pop()
1963 if (seg == VCPU_SREG_SS) in em_pop_sreg()
2429 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS); in em_syscall()
2496 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS); in em_sysenter()
2561 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS); in em_sysexit()
2680 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS); in save_state_to_tss16()
2709 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS); in load_state_from_tss16()
2730 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, in load_state_from_tss16()
2793 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS); in save_state_to_tss32()
2828 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS); in load_state_from_tss32()
2862 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, in load_state_from_tss32()
3402 if (ctxt->modrm_reg == VCPU_SREG_SS) in em_mov_sreg_rm()
4735 op->val = VCPU_SREG_SS; in decode_operand()
4839 ctxt->seg_override = VCPU_SREG_SS; in x86_decode_insn()