Searched refs:regRLC_MEM_SLP_CNTL (Results 1 – 5 of 5) sorted by relevance
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | gfx_v9_4_3.c | 2276 def = data = RREG32_SOC15(GC, GET_INST(GC, xcc_id), regRLC_MEM_SLP_CNTL); in gfx_v9_4_3_xcc_update_medium_grain_clock_gating() 2279 WREG32_SOC15(GC, GET_INST(GC, xcc_id), regRLC_MEM_SLP_CNTL, data); in gfx_v9_4_3_xcc_update_medium_grain_clock_gating() 2302 data = RREG32_SOC15(GC, GET_INST(GC, xcc_id), regRLC_MEM_SLP_CNTL); in gfx_v9_4_3_xcc_update_medium_grain_clock_gating() 2305 WREG32_SOC15(GC, GET_INST(GC, xcc_id), regRLC_MEM_SLP_CNTL, data); in gfx_v9_4_3_xcc_update_medium_grain_clock_gating() 2468 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, GET_INST(GC, 0), regRLC_MEM_SLP_CNTL)); in gfx_v9_4_3_get_clockgating_state()
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_9_4_2_offset.h | 4894 #define regRLC_MEM_SLP_CNTL … macro
|
H A D | gc_9_4_3_offset.h | 6400 #define regRLC_MEM_SLP_CNTL … macro
|
H A D | gc_11_0_0_offset.h | 10292 #define regRLC_MEM_SLP_CNTL … macro
|
H A D | gc_11_0_3_offset.h | 10914 #define regRLC_MEM_SLP_CNTL … macro
|