Searched refs:regCP_RB_WPTR_POLL_CNTL (Results 1 – 6 of 6) sorted by relevance
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | gfx_v9_4_3.c | 2350 def = RREG32_SOC15(GC, GET_INST(GC, xcc_id), regCP_RB_WPTR_POLL_CNTL); in gfx_v9_4_3_xcc_update_coarse_grain_clock_gating() 2354 WREG32_SOC15(GC, GET_INST(GC, xcc_id), regCP_RB_WPTR_POLL_CNTL, data); in gfx_v9_4_3_xcc_update_coarse_grain_clock_gating()
|
H A D | gfx_v11_0.c | 4871 def = data = RREG32_SOC15(GC, 0, regCP_RB_WPTR_POLL_CNTL); in gfx_v11_0_update_coarse_grain_clock_gating() 4878 WREG32_SOC15(GC, 0, regCP_RB_WPTR_POLL_CNTL, data); in gfx_v11_0_update_coarse_grain_clock_gating()
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_9_4_2_offset.h | 259 #define regCP_RB_WPTR_POLL_CNTL … macro
|
H A D | gc_9_4_3_offset.h | 216 #define regCP_RB_WPTR_POLL_CNTL … macro
|
H A D | gc_11_0_0_offset.h | 2000 #define regCP_RB_WPTR_POLL_CNTL … macro
|
H A D | gc_11_0_3_offset.h | 2062 #define regCP_RB_WPTR_POLL_CNTL … macro
|