Home
last modified time | relevance | path

Searched refs:mmSDMA1_RLC5_RB_WPTR_HI_BASE_IDX (Results 1 – 4 of 4) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/sdma1/
H A Dsdma1_4_2_2_offset.h803 #define mmSDMA1_RLC5_RB_WPTR_HI_BASE_IDX macro
H A Dsdma1_4_2_offset.h799 #define mmSDMA1_RLC5_RB_WPTR_HI_BASE_IDX macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_10_1_0_offset.h1797 #define mmSDMA1_RLC5_RB_WPTR_HI_BASE_IDX macro
H A Dgc_10_3_0_offset.h1863 #define mmSDMA1_RLC5_RB_WPTR_HI_BASE_IDX macro