Home
last modified time | relevance | path

Searched refs:SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK (Results 1 – 13 of 13) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gca/
H A Dgfx_6_0_sh_mask.h7906 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK 0x00000300L macro
H A Dgfx_7_2_sh_mask.h8583 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK 0x300 macro
H A Dgfx_8_0_sh_mask.h10115 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK 0x300 macro
H A Dgfx_8_1_sh_mask.h10513 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK 0x300 macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_sh_mask.h16136 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK macro
H A Dgc_9_2_1_sh_mask.h17320 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK macro
H A Dgc_9_1_sh_mask.h17445 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK macro
H A Dgc_9_4_3_sh_mask.h19619 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK macro
H A Dgc_9_4_2_sh_mask.h9569 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK macro
H A Dgc_11_0_0_sh_mask.h21304 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK macro
H A Dgc_11_0_3_sh_mask.h23634 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK macro
H A Dgc_10_1_0_sh_mask.h23641 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK macro
H A Dgc_10_3_0_sh_mask.h21800 #define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK macro