Home
last modified time | relevance | path

Searched refs:PPLL_HZ (Results 1 – 2 of 2) sorted by relevance

/openbmc/u-boot/drivers/clk/rockchip/
H A Dclk_rk3399.c53 static const struct pll_div ppll_init_cfg = PLL_DIVISORS(PPLL_HZ, 2, 2, 1);
1270 return DIV_TO_RATE(PPLL_HZ, div); in rk3399_i2c_get_pmuclk()
1278 src_clk_div = PPLL_HZ / hz; in rk3399_i2c_set_pmuclk()
1299 return DIV_TO_RATE(PPLL_HZ, src_clk_div); in rk3399_i2c_set_pmuclk()
1310 return DIV_TO_RATE(PPLL_HZ, div); in rk3399_pwm_get_clk()
1320 return PPLL_HZ; in rk3399_pmuclk_get_rate()
1348 return PPLL_HZ; in rk3399_pmuclk_set_rate()
1375 pclk_div = PPLL_HZ / PMU_PCLK_HZ - 1; in pmuclk_init()
/openbmc/u-boot/arch/arm/include/asm/arch-rockchip/
H A Dcru_rk3399.h76 #define PPLL_HZ (676*MHz) macro