Searched hist:"4119 b709" (Results 1 – 3 of 3) sorted by relevance
/openbmc/u-boot/arch/arm/include/asm/arch-tegra/ |
H A D | tegra_mmc.h | 4119b709 Fri Mar 24 19:18:22 CDT 2017 Marcel Ziswiler <marcel.ziswiler@toradex.com> mmc: tegra: allow disabling external clock loopback Introduce CONFIG_TEGRA124_MMC_DISABLE_EXT_LOOPBACK to disable the external clock loopback and use the internal one on SDMMC3 as per the SDMMC_VENDOR_MISC_CNTRL_0 register's SDMMC_SPARE1 bits being set to 0xfffd according to the TRM. Signed-off-by: Marcel Ziswiler <marcel.ziswiler@toradex.com> Reviewed-by: Simon Glass <sjg@chromium.org> Acked-by: Jaehoon Chung <jh80.chung@samsung.com> Signed-off-by: Marcel Ziswiler <marcel@ziswiler.com> Signed-off-by: Tom Warren <twarren@nvidia.com>
|
/openbmc/u-boot/drivers/mmc/ |
H A D | tegra_mmc.c | 4119b709 Fri Mar 24 19:18:22 CDT 2017 Marcel Ziswiler <marcel.ziswiler@toradex.com> mmc: tegra: allow disabling external clock loopback Introduce CONFIG_TEGRA124_MMC_DISABLE_EXT_LOOPBACK to disable the external clock loopback and use the internal one on SDMMC3 as per the SDMMC_VENDOR_MISC_CNTRL_0 register's SDMMC_SPARE1 bits being set to 0xfffd according to the TRM. Signed-off-by: Marcel Ziswiler <marcel.ziswiler@toradex.com> Reviewed-by: Simon Glass <sjg@chromium.org> Acked-by: Jaehoon Chung <jh80.chung@samsung.com> Signed-off-by: Marcel Ziswiler <marcel@ziswiler.com> Signed-off-by: Tom Warren <twarren@nvidia.com>
|
H A D | Kconfig | 4119b709 Fri Mar 24 19:18:22 CDT 2017 Marcel Ziswiler <marcel.ziswiler@toradex.com> mmc: tegra: allow disabling external clock loopback Introduce CONFIG_TEGRA124_MMC_DISABLE_EXT_LOOPBACK to disable the external clock loopback and use the internal one on SDMMC3 as per the SDMMC_VENDOR_MISC_CNTRL_0 register's SDMMC_SPARE1 bits being set to 0xfffd according to the TRM. Signed-off-by: Marcel Ziswiler <marcel.ziswiler@toradex.com> Reviewed-by: Simon Glass <sjg@chromium.org> Acked-by: Jaehoon Chung <jh80.chung@samsung.com> Signed-off-by: Marcel Ziswiler <marcel@ziswiler.com> Signed-off-by: Tom Warren <twarren@nvidia.com>
|