xref: /openbmc/linux/include/ufs/ufshcd.h (revision 6ff9768a)
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 /*
3  * Universal Flash Storage Host controller driver
4  * Copyright (C) 2011-2013 Samsung India Software Operations
5  * Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
6  *
7  * Authors:
8  *	Santosh Yaraganavi <santosh.sy@samsung.com>
9  *	Vinayak Holikatti <h.vinayak@samsung.com>
10  */
11 
12 #ifndef _UFSHCD_H
13 #define _UFSHCD_H
14 
15 #include <linux/bitfield.h>
16 #include <linux/blk-crypto-profile.h>
17 #include <linux/blk-mq.h>
18 #include <linux/devfreq.h>
19 #include <linux/msi.h>
20 #include <linux/pm_runtime.h>
21 #include <linux/dma-direction.h>
22 #include <scsi/scsi_device.h>
23 #include <scsi/scsi_host.h>
24 #include <ufs/unipro.h>
25 #include <ufs/ufs.h>
26 #include <ufs/ufs_quirks.h>
27 #include <ufs/ufshci.h>
28 
29 #define UFSHCD "ufshcd"
30 
31 struct ufs_hba;
32 
33 enum dev_cmd_type {
34 	DEV_CMD_TYPE_NOP		= 0x0,
35 	DEV_CMD_TYPE_QUERY		= 0x1,
36 	DEV_CMD_TYPE_RPMB		= 0x2,
37 };
38 
39 enum ufs_event_type {
40 	/* uic specific errors */
41 	UFS_EVT_PA_ERR = 0,
42 	UFS_EVT_DL_ERR,
43 	UFS_EVT_NL_ERR,
44 	UFS_EVT_TL_ERR,
45 	UFS_EVT_DME_ERR,
46 
47 	/* fatal errors */
48 	UFS_EVT_AUTO_HIBERN8_ERR,
49 	UFS_EVT_FATAL_ERR,
50 	UFS_EVT_LINK_STARTUP_FAIL,
51 	UFS_EVT_RESUME_ERR,
52 	UFS_EVT_SUSPEND_ERR,
53 	UFS_EVT_WL_SUSP_ERR,
54 	UFS_EVT_WL_RES_ERR,
55 
56 	/* abnormal events */
57 	UFS_EVT_DEV_RESET,
58 	UFS_EVT_HOST_RESET,
59 	UFS_EVT_ABORT,
60 
61 	UFS_EVT_CNT,
62 };
63 
64 /**
65  * struct uic_command - UIC command structure
66  * @command: UIC command
67  * @argument1: UIC command argument 1
68  * @argument2: UIC command argument 2
69  * @argument3: UIC command argument 3
70  * @cmd_active: Indicate if UIC command is outstanding
71  * @done: UIC command completion
72  */
73 struct uic_command {
74 	u32 command;
75 	u32 argument1;
76 	u32 argument2;
77 	u32 argument3;
78 	int cmd_active;
79 	struct completion done;
80 };
81 
82 /* Used to differentiate the power management options */
83 enum ufs_pm_op {
84 	UFS_RUNTIME_PM,
85 	UFS_SYSTEM_PM,
86 	UFS_SHUTDOWN_PM,
87 };
88 
89 /* Host <-> Device UniPro Link state */
90 enum uic_link_state {
91 	UIC_LINK_OFF_STATE	= 0, /* Link powered down or disabled */
92 	UIC_LINK_ACTIVE_STATE	= 1, /* Link is in Fast/Slow/Sleep state */
93 	UIC_LINK_HIBERN8_STATE	= 2, /* Link is in Hibernate state */
94 	UIC_LINK_BROKEN_STATE	= 3, /* Link is in broken state */
95 };
96 
97 #define ufshcd_is_link_off(hba) ((hba)->uic_link_state == UIC_LINK_OFF_STATE)
98 #define ufshcd_is_link_active(hba) ((hba)->uic_link_state == \
99 				    UIC_LINK_ACTIVE_STATE)
100 #define ufshcd_is_link_hibern8(hba) ((hba)->uic_link_state == \
101 				    UIC_LINK_HIBERN8_STATE)
102 #define ufshcd_is_link_broken(hba) ((hba)->uic_link_state == \
103 				   UIC_LINK_BROKEN_STATE)
104 #define ufshcd_set_link_off(hba) ((hba)->uic_link_state = UIC_LINK_OFF_STATE)
105 #define ufshcd_set_link_active(hba) ((hba)->uic_link_state = \
106 				    UIC_LINK_ACTIVE_STATE)
107 #define ufshcd_set_link_hibern8(hba) ((hba)->uic_link_state = \
108 				    UIC_LINK_HIBERN8_STATE)
109 #define ufshcd_set_link_broken(hba) ((hba)->uic_link_state = \
110 				    UIC_LINK_BROKEN_STATE)
111 
112 #define ufshcd_set_ufs_dev_active(h) \
113 	((h)->curr_dev_pwr_mode = UFS_ACTIVE_PWR_MODE)
114 #define ufshcd_set_ufs_dev_sleep(h) \
115 	((h)->curr_dev_pwr_mode = UFS_SLEEP_PWR_MODE)
116 #define ufshcd_set_ufs_dev_poweroff(h) \
117 	((h)->curr_dev_pwr_mode = UFS_POWERDOWN_PWR_MODE)
118 #define ufshcd_set_ufs_dev_deepsleep(h) \
119 	((h)->curr_dev_pwr_mode = UFS_DEEPSLEEP_PWR_MODE)
120 #define ufshcd_is_ufs_dev_active(h) \
121 	((h)->curr_dev_pwr_mode == UFS_ACTIVE_PWR_MODE)
122 #define ufshcd_is_ufs_dev_sleep(h) \
123 	((h)->curr_dev_pwr_mode == UFS_SLEEP_PWR_MODE)
124 #define ufshcd_is_ufs_dev_poweroff(h) \
125 	((h)->curr_dev_pwr_mode == UFS_POWERDOWN_PWR_MODE)
126 #define ufshcd_is_ufs_dev_deepsleep(h) \
127 	((h)->curr_dev_pwr_mode == UFS_DEEPSLEEP_PWR_MODE)
128 
129 /*
130  * UFS Power management levels.
131  * Each level is in increasing order of power savings, except DeepSleep
132  * which is lower than PowerDown with power on but not PowerDown with
133  * power off.
134  */
135 enum ufs_pm_level {
136 	UFS_PM_LVL_0,
137 	UFS_PM_LVL_1,
138 	UFS_PM_LVL_2,
139 	UFS_PM_LVL_3,
140 	UFS_PM_LVL_4,
141 	UFS_PM_LVL_5,
142 	UFS_PM_LVL_6,
143 	UFS_PM_LVL_MAX
144 };
145 
146 struct ufs_pm_lvl_states {
147 	enum ufs_dev_pwr_mode dev_state;
148 	enum uic_link_state link_state;
149 };
150 
151 /**
152  * struct ufshcd_lrb - local reference block
153  * @utr_descriptor_ptr: UTRD address of the command
154  * @ucd_req_ptr: UCD address of the command
155  * @ucd_rsp_ptr: Response UPIU address for this command
156  * @ucd_prdt_ptr: PRDT address of the command
157  * @utrd_dma_addr: UTRD dma address for debug
158  * @ucd_prdt_dma_addr: PRDT dma address for debug
159  * @ucd_rsp_dma_addr: UPIU response dma address for debug
160  * @ucd_req_dma_addr: UPIU request dma address for debug
161  * @cmd: pointer to SCSI command
162  * @scsi_status: SCSI status of the command
163  * @command_type: SCSI, UFS, Query.
164  * @task_tag: Task tag of the command
165  * @lun: LUN of the command
166  * @intr_cmd: Interrupt command (doesn't participate in interrupt aggregation)
167  * @issue_time_stamp: time stamp for debug purposes (CLOCK_MONOTONIC)
168  * @issue_time_stamp_local_clock: time stamp for debug purposes (local_clock)
169  * @compl_time_stamp: time stamp for statistics (CLOCK_MONOTONIC)
170  * @compl_time_stamp_local_clock: time stamp for debug purposes (local_clock)
171  * @crypto_key_slot: the key slot to use for inline crypto (-1 if none)
172  * @data_unit_num: the data unit number for the first block for inline crypto
173  * @req_abort_skip: skip request abort task flag
174  */
175 struct ufshcd_lrb {
176 	struct utp_transfer_req_desc *utr_descriptor_ptr;
177 	struct utp_upiu_req *ucd_req_ptr;
178 	struct utp_upiu_rsp *ucd_rsp_ptr;
179 	struct ufshcd_sg_entry *ucd_prdt_ptr;
180 
181 	dma_addr_t utrd_dma_addr;
182 	dma_addr_t ucd_req_dma_addr;
183 	dma_addr_t ucd_rsp_dma_addr;
184 	dma_addr_t ucd_prdt_dma_addr;
185 
186 	struct scsi_cmnd *cmd;
187 	int scsi_status;
188 
189 	int command_type;
190 	int task_tag;
191 	u8 lun; /* UPIU LUN id field is only 8-bit wide */
192 	bool intr_cmd;
193 	ktime_t issue_time_stamp;
194 	u64 issue_time_stamp_local_clock;
195 	ktime_t compl_time_stamp;
196 	u64 compl_time_stamp_local_clock;
197 #ifdef CONFIG_SCSI_UFS_CRYPTO
198 	int crypto_key_slot;
199 	u64 data_unit_num;
200 #endif
201 
202 	bool req_abort_skip;
203 };
204 
205 /**
206  * struct ufs_query_req - parameters for building a query request
207  * @query_func: UPIU header query function
208  * @upiu_req: the query request data
209  */
210 struct ufs_query_req {
211 	u8 query_func;
212 	struct utp_upiu_query upiu_req;
213 };
214 
215 /**
216  * struct ufs_query_resp - UPIU QUERY
217  * @response: device response code
218  * @upiu_res: query response data
219  */
220 struct ufs_query_res {
221 	struct utp_upiu_query upiu_res;
222 };
223 
224 /**
225  * struct ufs_query - holds relevant data structures for query request
226  * @request: request upiu and function
227  * @descriptor: buffer for sending/receiving descriptor
228  * @response: response upiu and response
229  */
230 struct ufs_query {
231 	struct ufs_query_req request;
232 	u8 *descriptor;
233 	struct ufs_query_res response;
234 };
235 
236 /**
237  * struct ufs_dev_cmd - all assosiated fields with device management commands
238  * @type: device management command type - Query, NOP OUT
239  * @lock: lock to allow one command at a time
240  * @complete: internal commands completion
241  * @query: Device management query information
242  */
243 struct ufs_dev_cmd {
244 	enum dev_cmd_type type;
245 	struct mutex lock;
246 	struct completion *complete;
247 	struct ufs_query query;
248 };
249 
250 /**
251  * struct ufs_clk_info - UFS clock related info
252  * @list: list headed by hba->clk_list_head
253  * @clk: clock node
254  * @name: clock name
255  * @max_freq: maximum frequency supported by the clock
256  * @min_freq: min frequency that can be used for clock scaling
257  * @curr_freq: indicates the current frequency that it is set to
258  * @keep_link_active: indicates that the clk should not be disabled if
259  *		      link is active
260  * @enabled: variable to check against multiple enable/disable
261  */
262 struct ufs_clk_info {
263 	struct list_head list;
264 	struct clk *clk;
265 	const char *name;
266 	u32 max_freq;
267 	u32 min_freq;
268 	u32 curr_freq;
269 	bool keep_link_active;
270 	bool enabled;
271 };
272 
273 enum ufs_notify_change_status {
274 	PRE_CHANGE,
275 	POST_CHANGE,
276 };
277 
278 struct ufs_pa_layer_attr {
279 	u32 gear_rx;
280 	u32 gear_tx;
281 	u32 lane_rx;
282 	u32 lane_tx;
283 	u32 pwr_rx;
284 	u32 pwr_tx;
285 	u32 hs_rate;
286 };
287 
288 struct ufs_pwr_mode_info {
289 	bool is_valid;
290 	struct ufs_pa_layer_attr info;
291 };
292 
293 /**
294  * struct ufs_hba_variant_ops - variant specific callbacks
295  * @name: variant name
296  * @init: called when the driver is initialized
297  * @exit: called to cleanup everything done in init
298  * @set_dma_mask: For setting another DMA mask than indicated by the 64AS
299  *	capability bit.
300  * @get_ufs_hci_version: called to get UFS HCI version
301  * @clk_scale_notify: notifies that clks are scaled up/down
302  * @setup_clocks: called before touching any of the controller registers
303  * @hce_enable_notify: called before and after HCE enable bit is set to allow
304  *                     variant specific Uni-Pro initialization.
305  * @link_startup_notify: called before and after Link startup is carried out
306  *                       to allow variant specific Uni-Pro initialization.
307  * @pwr_change_notify: called before and after a power mode change
308  *			is carried out to allow vendor spesific capabilities
309  *			to be set. PRE_CHANGE can modify final_params based
310  *			on desired_pwr_mode, but POST_CHANGE must not alter
311  *			the final_params parameter
312  * @setup_xfer_req: called before any transfer request is issued
313  *                  to set some things
314  * @setup_task_mgmt: called before any task management request is issued
315  *                  to set some things
316  * @hibern8_notify: called around hibern8 enter/exit
317  * @apply_dev_quirks: called to apply device specific quirks
318  * @fixup_dev_quirks: called to modify device specific quirks
319  * @suspend: called during host controller PM callback
320  * @resume: called during host controller PM callback
321  * @dbg_register_dump: used to dump controller debug information
322  * @phy_initialization: used to initialize phys
323  * @device_reset: called to issue a reset pulse on the UFS device
324  * @config_scaling_param: called to configure clock scaling parameters
325  * @program_key: program or evict an inline encryption key
326  * @event_notify: called to notify important events
327  * @reinit_notify: called to notify reinit of UFSHCD during max gear switch
328  * @mcq_config_resource: called to configure MCQ platform resources
329  * @get_hba_mac: called to get vendor specific mac value, mandatory for mcq mode
330  * @op_runtime_config: called to config Operation and runtime regs Pointers
331  * @get_outstanding_cqs: called to get outstanding completion queues
332  * @config_esi: called to config Event Specific Interrupt
333  */
334 struct ufs_hba_variant_ops {
335 	const char *name;
336 	int	(*init)(struct ufs_hba *);
337 	void    (*exit)(struct ufs_hba *);
338 	u32	(*get_ufs_hci_version)(struct ufs_hba *);
339 	int	(*set_dma_mask)(struct ufs_hba *);
340 	int	(*clk_scale_notify)(struct ufs_hba *, bool,
341 				    enum ufs_notify_change_status);
342 	int	(*setup_clocks)(struct ufs_hba *, bool,
343 				enum ufs_notify_change_status);
344 	int	(*hce_enable_notify)(struct ufs_hba *,
345 				     enum ufs_notify_change_status);
346 	int	(*link_startup_notify)(struct ufs_hba *,
347 				       enum ufs_notify_change_status);
348 	int	(*pwr_change_notify)(struct ufs_hba *,
349 				enum ufs_notify_change_status status,
350 				struct ufs_pa_layer_attr *desired_pwr_mode,
351 				struct ufs_pa_layer_attr *final_params);
352 	void	(*setup_xfer_req)(struct ufs_hba *hba, int tag,
353 				  bool is_scsi_cmd);
354 	void	(*setup_task_mgmt)(struct ufs_hba *, int, u8);
355 	void    (*hibern8_notify)(struct ufs_hba *, enum uic_cmd_dme,
356 					enum ufs_notify_change_status);
357 	int	(*apply_dev_quirks)(struct ufs_hba *hba);
358 	void	(*fixup_dev_quirks)(struct ufs_hba *hba);
359 	int     (*suspend)(struct ufs_hba *, enum ufs_pm_op,
360 					enum ufs_notify_change_status);
361 	int     (*resume)(struct ufs_hba *, enum ufs_pm_op);
362 	void	(*dbg_register_dump)(struct ufs_hba *hba);
363 	int	(*phy_initialization)(struct ufs_hba *);
364 	int	(*device_reset)(struct ufs_hba *hba);
365 	void	(*config_scaling_param)(struct ufs_hba *hba,
366 				struct devfreq_dev_profile *profile,
367 				struct devfreq_simple_ondemand_data *data);
368 	int	(*program_key)(struct ufs_hba *hba,
369 			       const union ufs_crypto_cfg_entry *cfg, int slot);
370 	void	(*event_notify)(struct ufs_hba *hba,
371 				enum ufs_event_type evt, void *data);
372 	void	(*reinit_notify)(struct ufs_hba *);
373 	int	(*mcq_config_resource)(struct ufs_hba *hba);
374 	int	(*get_hba_mac)(struct ufs_hba *hba);
375 	int	(*op_runtime_config)(struct ufs_hba *hba);
376 	int	(*get_outstanding_cqs)(struct ufs_hba *hba,
377 				       unsigned long *ocqs);
378 	int	(*config_esi)(struct ufs_hba *hba);
379 };
380 
381 /* clock gating state  */
382 enum clk_gating_state {
383 	CLKS_OFF,
384 	CLKS_ON,
385 	REQ_CLKS_OFF,
386 	REQ_CLKS_ON,
387 };
388 
389 /**
390  * struct ufs_clk_gating - UFS clock gating related info
391  * @gate_work: worker to turn off clocks after some delay as specified in
392  * delay_ms
393  * @ungate_work: worker to turn on clocks that will be used in case of
394  * interrupt context
395  * @state: the current clocks state
396  * @delay_ms: gating delay in ms
397  * @is_suspended: clk gating is suspended when set to 1 which can be used
398  * during suspend/resume
399  * @delay_attr: sysfs attribute to control delay_attr
400  * @enable_attr: sysfs attribute to enable/disable clock gating
401  * @is_enabled: Indicates the current status of clock gating
402  * @is_initialized: Indicates whether clock gating is initialized or not
403  * @active_reqs: number of requests that are pending and should be waited for
404  * completion before gating clocks.
405  * @clk_gating_workq: workqueue for clock gating work.
406  */
407 struct ufs_clk_gating {
408 	struct delayed_work gate_work;
409 	struct work_struct ungate_work;
410 	enum clk_gating_state state;
411 	unsigned long delay_ms;
412 	bool is_suspended;
413 	struct device_attribute delay_attr;
414 	struct device_attribute enable_attr;
415 	bool is_enabled;
416 	bool is_initialized;
417 	int active_reqs;
418 	struct workqueue_struct *clk_gating_workq;
419 };
420 
421 /**
422  * struct ufs_clk_scaling - UFS clock scaling related data
423  * @active_reqs: number of requests that are pending. If this is zero when
424  * devfreq ->target() function is called then schedule "suspend_work" to
425  * suspend devfreq.
426  * @tot_busy_t: Total busy time in current polling window
427  * @window_start_t: Start time (in jiffies) of the current polling window
428  * @busy_start_t: Start time of current busy period
429  * @enable_attr: sysfs attribute to enable/disable clock scaling
430  * @saved_pwr_info: UFS power mode may also be changed during scaling and this
431  * one keeps track of previous power mode.
432  * @workq: workqueue to schedule devfreq suspend/resume work
433  * @suspend_work: worker to suspend devfreq
434  * @resume_work: worker to resume devfreq
435  * @min_gear: lowest HS gear to scale down to
436  * @is_enabled: tracks if scaling is currently enabled or not, controlled by
437  *		clkscale_enable sysfs node
438  * @is_allowed: tracks if scaling is currently allowed or not, used to block
439  *		clock scaling which is not invoked from devfreq governor
440  * @is_initialized: Indicates whether clock scaling is initialized or not
441  * @is_busy_started: tracks if busy period has started or not
442  * @is_suspended: tracks if devfreq is suspended or not
443  */
444 struct ufs_clk_scaling {
445 	int active_reqs;
446 	unsigned long tot_busy_t;
447 	ktime_t window_start_t;
448 	ktime_t busy_start_t;
449 	struct device_attribute enable_attr;
450 	struct ufs_pa_layer_attr saved_pwr_info;
451 	struct workqueue_struct *workq;
452 	struct work_struct suspend_work;
453 	struct work_struct resume_work;
454 	u32 min_gear;
455 	bool is_enabled;
456 	bool is_allowed;
457 	bool is_initialized;
458 	bool is_busy_started;
459 	bool is_suspended;
460 };
461 
462 #define UFS_EVENT_HIST_LENGTH 8
463 /**
464  * struct ufs_event_hist - keeps history of errors
465  * @pos: index to indicate cyclic buffer position
466  * @val: cyclic buffer for registers value
467  * @tstamp: cyclic buffer for time stamp
468  * @cnt: error counter
469  */
470 struct ufs_event_hist {
471 	int pos;
472 	u32 val[UFS_EVENT_HIST_LENGTH];
473 	u64 tstamp[UFS_EVENT_HIST_LENGTH];
474 	unsigned long long cnt;
475 };
476 
477 /**
478  * struct ufs_stats - keeps usage/err statistics
479  * @last_intr_status: record the last interrupt status.
480  * @last_intr_ts: record the last interrupt timestamp.
481  * @hibern8_exit_cnt: Counter to keep track of number of exits,
482  *		reset this after link-startup.
483  * @last_hibern8_exit_tstamp: Set time after the hibern8 exit.
484  *		Clear after the first successful command completion.
485  * @event: array with event history.
486  */
487 struct ufs_stats {
488 	u32 last_intr_status;
489 	u64 last_intr_ts;
490 
491 	u32 hibern8_exit_cnt;
492 	u64 last_hibern8_exit_tstamp;
493 	struct ufs_event_hist event[UFS_EVT_CNT];
494 };
495 
496 /**
497  * enum ufshcd_state - UFS host controller state
498  * @UFSHCD_STATE_RESET: Link is not operational. Postpone SCSI command
499  *	processing.
500  * @UFSHCD_STATE_OPERATIONAL: The host controller is operational and can process
501  *	SCSI commands.
502  * @UFSHCD_STATE_EH_SCHEDULED_NON_FATAL: The error handler has been scheduled.
503  *	SCSI commands may be submitted to the controller.
504  * @UFSHCD_STATE_EH_SCHEDULED_FATAL: The error handler has been scheduled. Fail
505  *	newly submitted SCSI commands with error code DID_BAD_TARGET.
506  * @UFSHCD_STATE_ERROR: An unrecoverable error occurred, e.g. link recovery
507  *	failed. Fail all SCSI commands with error code DID_ERROR.
508  */
509 enum ufshcd_state {
510 	UFSHCD_STATE_RESET,
511 	UFSHCD_STATE_OPERATIONAL,
512 	UFSHCD_STATE_EH_SCHEDULED_NON_FATAL,
513 	UFSHCD_STATE_EH_SCHEDULED_FATAL,
514 	UFSHCD_STATE_ERROR,
515 };
516 
517 enum ufshcd_quirks {
518 	/* Interrupt aggregation support is broken */
519 	UFSHCD_QUIRK_BROKEN_INTR_AGGR			= 1 << 0,
520 
521 	/*
522 	 * delay before each dme command is required as the unipro
523 	 * layer has shown instabilities
524 	 */
525 	UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS		= 1 << 1,
526 
527 	/*
528 	 * If UFS host controller is having issue in processing LCC (Line
529 	 * Control Command) coming from device then enable this quirk.
530 	 * When this quirk is enabled, host controller driver should disable
531 	 * the LCC transmission on UFS device (by clearing TX_LCC_ENABLE
532 	 * attribute of device to 0).
533 	 */
534 	UFSHCD_QUIRK_BROKEN_LCC				= 1 << 2,
535 
536 	/*
537 	 * The attribute PA_RXHSUNTERMCAP specifies whether or not the
538 	 * inbound Link supports unterminated line in HS mode. Setting this
539 	 * attribute to 1 fixes moving to HS gear.
540 	 */
541 	UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP		= 1 << 3,
542 
543 	/*
544 	 * This quirk needs to be enabled if the host controller only allows
545 	 * accessing the peer dme attributes in AUTO mode (FAST AUTO or
546 	 * SLOW AUTO).
547 	 */
548 	UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE		= 1 << 4,
549 
550 	/*
551 	 * This quirk needs to be enabled if the host controller doesn't
552 	 * advertise the correct version in UFS_VER register. If this quirk
553 	 * is enabled, standard UFS host driver will call the vendor specific
554 	 * ops (get_ufs_hci_version) to get the correct version.
555 	 */
556 	UFSHCD_QUIRK_BROKEN_UFS_HCI_VERSION		= 1 << 5,
557 
558 	/*
559 	 * Clear handling for transfer/task request list is just opposite.
560 	 */
561 	UFSHCI_QUIRK_BROKEN_REQ_LIST_CLR		= 1 << 6,
562 
563 	/*
564 	 * This quirk needs to be enabled if host controller doesn't allow
565 	 * that the interrupt aggregation timer and counter are reset by s/w.
566 	 */
567 	UFSHCI_QUIRK_SKIP_RESET_INTR_AGGR		= 1 << 7,
568 
569 	/*
570 	 * This quirks needs to be enabled if host controller cannot be
571 	 * enabled via HCE register.
572 	 */
573 	UFSHCI_QUIRK_BROKEN_HCE				= 1 << 8,
574 
575 	/*
576 	 * This quirk needs to be enabled if the host controller regards
577 	 * resolution of the values of PRDTO and PRDTL in UTRD as byte.
578 	 */
579 	UFSHCD_QUIRK_PRDT_BYTE_GRAN			= 1 << 9,
580 
581 	/*
582 	 * This quirk needs to be enabled if the host controller reports
583 	 * OCS FATAL ERROR with device error through sense data
584 	 */
585 	UFSHCD_QUIRK_BROKEN_OCS_FATAL_ERROR		= 1 << 10,
586 
587 	/*
588 	 * This quirk needs to be enabled if the host controller has
589 	 * auto-hibernate capability but it doesn't work.
590 	 */
591 	UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8		= 1 << 11,
592 
593 	/*
594 	 * This quirk needs to disable manual flush for write booster
595 	 */
596 	UFSHCI_QUIRK_SKIP_MANUAL_WB_FLUSH_CTRL		= 1 << 12,
597 
598 	/*
599 	 * This quirk needs to disable unipro timeout values
600 	 * before power mode change
601 	 */
602 	UFSHCD_QUIRK_SKIP_DEF_UNIPRO_TIMEOUT_SETTING = 1 << 13,
603 
604 	/*
605 	 * Align DMA SG entries on a 4 KiB boundary.
606 	 */
607 	UFSHCD_QUIRK_4KB_DMA_ALIGNMENT			= 1 << 14,
608 
609 	/*
610 	 * This quirk needs to be enabled if the host controller does not
611 	 * support UIC command
612 	 */
613 	UFSHCD_QUIRK_BROKEN_UIC_CMD			= 1 << 15,
614 
615 	/*
616 	 * This quirk needs to be enabled if the host controller cannot
617 	 * support physical host configuration.
618 	 */
619 	UFSHCD_QUIRK_SKIP_PH_CONFIGURATION		= 1 << 16,
620 
621 	/*
622 	 * This quirk needs to be enabled if the host controller has
623 	 * auto-hibernate capability but it's FASTAUTO only.
624 	 */
625 	UFSHCD_QUIRK_HIBERN_FASTAUTO			= 1 << 18,
626 
627 	/*
628 	 * This quirk needs to be enabled if the host controller needs
629 	 * to reinit the device after switching to maximum gear.
630 	 */
631 	UFSHCD_QUIRK_REINIT_AFTER_MAX_GEAR_SWITCH       = 1 << 19,
632 
633 	/*
634 	 * Some host raises interrupt (per queue) in addition to
635 	 * CQES (traditional) when ESI is disabled.
636 	 * Enable this quirk will disable CQES and use per queue interrupt.
637 	 */
638 	UFSHCD_QUIRK_MCQ_BROKEN_INTR			= 1 << 20,
639 
640 	/*
641 	 * Some host does not implement SQ Run Time Command (SQRTC) register
642 	 * thus need this quirk to skip related flow.
643 	 */
644 	UFSHCD_QUIRK_MCQ_BROKEN_RTC			= 1 << 21,
645 };
646 
647 enum ufshcd_caps {
648 	/* Allow dynamic clk gating */
649 	UFSHCD_CAP_CLK_GATING				= 1 << 0,
650 
651 	/* Allow hiberb8 with clk gating */
652 	UFSHCD_CAP_HIBERN8_WITH_CLK_GATING		= 1 << 1,
653 
654 	/* Allow dynamic clk scaling */
655 	UFSHCD_CAP_CLK_SCALING				= 1 << 2,
656 
657 	/* Allow auto bkops to enabled during runtime suspend */
658 	UFSHCD_CAP_AUTO_BKOPS_SUSPEND			= 1 << 3,
659 
660 	/*
661 	 * This capability allows host controller driver to use the UFS HCI's
662 	 * interrupt aggregation capability.
663 	 * CAUTION: Enabling this might reduce overall UFS throughput.
664 	 */
665 	UFSHCD_CAP_INTR_AGGR				= 1 << 4,
666 
667 	/*
668 	 * This capability allows the device auto-bkops to be always enabled
669 	 * except during suspend (both runtime and suspend).
670 	 * Enabling this capability means that device will always be allowed
671 	 * to do background operation when it's active but it might degrade
672 	 * the performance of ongoing read/write operations.
673 	 */
674 	UFSHCD_CAP_KEEP_AUTO_BKOPS_ENABLED_EXCEPT_SUSPEND = 1 << 5,
675 
676 	/*
677 	 * This capability allows host controller driver to automatically
678 	 * enable runtime power management by itself instead of waiting
679 	 * for userspace to control the power management.
680 	 */
681 	UFSHCD_CAP_RPM_AUTOSUSPEND			= 1 << 6,
682 
683 	/*
684 	 * This capability allows the host controller driver to turn-on
685 	 * WriteBooster, if the underlying device supports it and is
686 	 * provisioned to be used. This would increase the write performance.
687 	 */
688 	UFSHCD_CAP_WB_EN				= 1 << 7,
689 
690 	/*
691 	 * This capability allows the host controller driver to use the
692 	 * inline crypto engine, if it is present
693 	 */
694 	UFSHCD_CAP_CRYPTO				= 1 << 8,
695 
696 	/*
697 	 * This capability allows the controller regulators to be put into
698 	 * lpm mode aggressively during clock gating.
699 	 * This would increase power savings.
700 	 */
701 	UFSHCD_CAP_AGGR_POWER_COLLAPSE			= 1 << 9,
702 
703 	/*
704 	 * This capability allows the host controller driver to use DeepSleep,
705 	 * if it is supported by the UFS device. The host controller driver must
706 	 * support device hardware reset via the hba->device_reset() callback,
707 	 * in order to exit DeepSleep state.
708 	 */
709 	UFSHCD_CAP_DEEPSLEEP				= 1 << 10,
710 
711 	/*
712 	 * This capability allows the host controller driver to use temperature
713 	 * notification if it is supported by the UFS device.
714 	 */
715 	UFSHCD_CAP_TEMP_NOTIF				= 1 << 11,
716 
717 	/*
718 	 * Enable WriteBooster when scaling up the clock and disable
719 	 * WriteBooster when scaling the clock down.
720 	 */
721 	UFSHCD_CAP_WB_WITH_CLK_SCALING			= 1 << 12,
722 };
723 
724 struct ufs_hba_variant_params {
725 	struct devfreq_dev_profile devfreq_profile;
726 	struct devfreq_simple_ondemand_data ondemand_data;
727 	u16 hba_enable_delay_us;
728 	u32 wb_flush_threshold;
729 };
730 
731 struct ufs_hba_monitor {
732 	unsigned long chunk_size;
733 
734 	unsigned long nr_sec_rw[2];
735 	ktime_t total_busy[2];
736 
737 	unsigned long nr_req[2];
738 	/* latencies*/
739 	ktime_t lat_sum[2];
740 	ktime_t lat_max[2];
741 	ktime_t lat_min[2];
742 
743 	u32 nr_queued[2];
744 	ktime_t busy_start_ts[2];
745 
746 	ktime_t enabled_ts;
747 	bool enabled;
748 };
749 
750 /**
751  * struct ufshcd_res_info_t - MCQ related resource regions
752  *
753  * @name: resource name
754  * @resource: pointer to resource region
755  * @base: register base address
756  */
757 struct ufshcd_res_info {
758 	const char *name;
759 	struct resource *resource;
760 	void __iomem *base;
761 };
762 
763 enum ufshcd_res {
764 	RES_UFS,
765 	RES_MCQ,
766 	RES_MCQ_SQD,
767 	RES_MCQ_SQIS,
768 	RES_MCQ_CQD,
769 	RES_MCQ_CQIS,
770 	RES_MCQ_VS,
771 	RES_MAX,
772 };
773 
774 /**
775  * struct ufshcd_mcq_opr_info_t - Operation and Runtime registers
776  *
777  * @offset: Doorbell Address Offset
778  * @stride: Steps proportional to queue [0...31]
779  * @base: base address
780  */
781 struct ufshcd_mcq_opr_info_t {
782 	unsigned long offset;
783 	unsigned long stride;
784 	void __iomem *base;
785 };
786 
787 enum ufshcd_mcq_opr {
788 	OPR_SQD,
789 	OPR_SQIS,
790 	OPR_CQD,
791 	OPR_CQIS,
792 	OPR_MAX,
793 };
794 
795 /**
796  * struct ufs_hba - per adapter private structure
797  * @mmio_base: UFSHCI base register address
798  * @ucdl_base_addr: UFS Command Descriptor base address
799  * @utrdl_base_addr: UTP Transfer Request Descriptor base address
800  * @utmrdl_base_addr: UTP Task Management Descriptor base address
801  * @ucdl_dma_addr: UFS Command Descriptor DMA address
802  * @utrdl_dma_addr: UTRDL DMA address
803  * @utmrdl_dma_addr: UTMRDL DMA address
804  * @host: Scsi_Host instance of the driver
805  * @dev: device handle
806  * @ufs_device_wlun: WLUN that controls the entire UFS device.
807  * @hwmon_device: device instance registered with the hwmon core.
808  * @curr_dev_pwr_mode: active UFS device power mode.
809  * @uic_link_state: active state of the link to the UFS device.
810  * @rpm_lvl: desired UFS power management level during runtime PM.
811  * @spm_lvl: desired UFS power management level during system PM.
812  * @pm_op_in_progress: whether or not a PM operation is in progress.
813  * @ahit: value of Auto-Hibernate Idle Timer register.
814  * @lrb: local reference block
815  * @outstanding_tasks: Bits representing outstanding task requests
816  * @outstanding_lock: Protects @outstanding_reqs.
817  * @outstanding_reqs: Bits representing outstanding transfer requests
818  * @capabilities: UFS Controller Capabilities
819  * @mcq_capabilities: UFS Multi Circular Queue capabilities
820  * @nutrs: Transfer Request Queue depth supported by controller
821  * @nutmrs: Task Management Queue depth supported by controller
822  * @reserved_slot: Used to submit device commands. Protected by @dev_cmd.lock.
823  * @ufs_version: UFS Version to which controller complies
824  * @vops: pointer to variant specific operations
825  * @vps: pointer to variant specific parameters
826  * @priv: pointer to variant specific private data
827  * @sg_entry_size: size of struct ufshcd_sg_entry (may include variant fields)
828  * @irq: Irq number of the controller
829  * @is_irq_enabled: whether or not the UFS controller interrupt is enabled.
830  * @dev_ref_clk_freq: reference clock frequency
831  * @quirks: bitmask with information about deviations from the UFSHCI standard.
832  * @dev_quirks: bitmask with information about deviations from the UFS standard.
833  * @tmf_tag_set: TMF tag set.
834  * @tmf_queue: Used to allocate TMF tags.
835  * @tmf_rqs: array with pointers to TMF requests while these are in progress.
836  * @active_uic_cmd: handle of active UIC command
837  * @uic_cmd_mutex: mutex for UIC command
838  * @uic_async_done: completion used during UIC processing
839  * @ufshcd_state: UFSHCD state
840  * @eh_flags: Error handling flags
841  * @intr_mask: Interrupt Mask Bits
842  * @ee_ctrl_mask: Exception event control mask
843  * @ee_drv_mask: Exception event mask for driver
844  * @ee_usr_mask: Exception event mask for user (set via debugfs)
845  * @ee_ctrl_mutex: Used to serialize exception event information.
846  * @is_powered: flag to check if HBA is powered
847  * @shutting_down: flag to check if shutdown has been invoked
848  * @host_sem: semaphore used to serialize concurrent contexts
849  * @eh_wq: Workqueue that eh_work works on
850  * @eh_work: Worker to handle UFS errors that require s/w attention
851  * @eeh_work: Worker to handle exception events
852  * @errors: HBA errors
853  * @uic_error: UFS interconnect layer error status
854  * @saved_err: sticky error mask
855  * @saved_uic_err: sticky UIC error mask
856  * @ufs_stats: various error counters
857  * @force_reset: flag to force eh_work perform a full reset
858  * @force_pmc: flag to force a power mode change
859  * @silence_err_logs: flag to silence error logs
860  * @dev_cmd: ufs device management command information
861  * @last_dme_cmd_tstamp: time stamp of the last completed DME command
862  * @nop_out_timeout: NOP OUT timeout value
863  * @dev_info: information about the UFS device
864  * @auto_bkops_enabled: to track whether bkops is enabled in device
865  * @vreg_info: UFS device voltage regulator information
866  * @clk_list_head: UFS host controller clocks list node head
867  * @req_abort_count: number of times ufshcd_abort() has been called
868  * @lanes_per_direction: number of lanes per data direction between the UFS
869  *	controller and the UFS device.
870  * @pwr_info: holds current power mode
871  * @max_pwr_info: keeps the device max valid pwm
872  * @clk_gating: information related to clock gating
873  * @caps: bitmask with information about UFS controller capabilities
874  * @devfreq: frequency scaling information owned by the devfreq core
875  * @clk_scaling: frequency scaling information owned by the UFS driver
876  * @system_suspending: system suspend has been started and system resume has
877  *	not yet finished.
878  * @is_sys_suspended: UFS device has been suspended because of system suspend
879  * @urgent_bkops_lvl: keeps track of urgent bkops level for device
880  * @is_urgent_bkops_lvl_checked: keeps track if the urgent bkops level for
881  *  device is known or not.
882  * @wb_mutex: used to serialize devfreq and sysfs write booster toggling
883  * @clk_scaling_lock: used to serialize device commands and clock scaling
884  * @desc_size: descriptor sizes reported by device
885  * @scsi_block_reqs_cnt: reference counting for scsi block requests
886  * @bsg_dev: struct device associated with the BSG queue
887  * @bsg_queue: BSG queue associated with the UFS controller
888  * @rpm_dev_flush_recheck_work: used to suspend from RPM (runtime power
889  *	management) after the UFS device has finished a WriteBooster buffer
890  *	flush or auto BKOP.
891  * @monitor: statistics about UFS commands
892  * @crypto_capabilities: Content of crypto capabilities register (0x100)
893  * @crypto_cap_array: Array of crypto capabilities
894  * @crypto_cfg_register: Start of the crypto cfg array
895  * @crypto_profile: the crypto profile of this hba (if applicable)
896  * @debugfs_root: UFS controller debugfs root directory
897  * @debugfs_ee_work: used to restore ee_ctrl_mask after a delay
898  * @debugfs_ee_rate_limit_ms: user configurable delay after which to restore
899  *	ee_ctrl_mask
900  * @luns_avail: number of regular and well known LUNs supported by the UFS
901  *	device
902  * @nr_hw_queues: number of hardware queues configured
903  * @nr_queues: number of Queues of different queue types
904  * @complete_put: whether or not to call ufshcd_rpm_put() from inside
905  *	ufshcd_resume_complete()
906  * @ext_iid_sup: is EXT_IID is supported by UFSHC
907  * @mcq_sup: is mcq supported by UFSHC
908  * @mcq_enabled: is mcq ready to accept requests
909  * @res: array of resource info of MCQ registers
910  * @mcq_base: Multi circular queue registers base address
911  * @uhq: array of supported hardware queues
912  * @dev_cmd_queue: Queue for issuing device management commands
913  */
914 struct ufs_hba {
915 	void __iomem *mmio_base;
916 
917 	/* Virtual memory reference */
918 	struct utp_transfer_cmd_desc *ucdl_base_addr;
919 	struct utp_transfer_req_desc *utrdl_base_addr;
920 	struct utp_task_req_desc *utmrdl_base_addr;
921 
922 	/* DMA memory reference */
923 	dma_addr_t ucdl_dma_addr;
924 	dma_addr_t utrdl_dma_addr;
925 	dma_addr_t utmrdl_dma_addr;
926 
927 	struct Scsi_Host *host;
928 	struct device *dev;
929 	struct scsi_device *ufs_device_wlun;
930 
931 #ifdef CONFIG_SCSI_UFS_HWMON
932 	struct device *hwmon_device;
933 #endif
934 
935 	enum ufs_dev_pwr_mode curr_dev_pwr_mode;
936 	enum uic_link_state uic_link_state;
937 	/* Desired UFS power management level during runtime PM */
938 	enum ufs_pm_level rpm_lvl;
939 	/* Desired UFS power management level during system PM */
940 	enum ufs_pm_level spm_lvl;
941 	int pm_op_in_progress;
942 
943 	/* Auto-Hibernate Idle Timer register value */
944 	u32 ahit;
945 
946 	struct ufshcd_lrb *lrb;
947 
948 	unsigned long outstanding_tasks;
949 	spinlock_t outstanding_lock;
950 	unsigned long outstanding_reqs;
951 
952 	u32 capabilities;
953 	int nutrs;
954 	u32 mcq_capabilities;
955 	int nutmrs;
956 	u32 reserved_slot;
957 	u32 ufs_version;
958 	const struct ufs_hba_variant_ops *vops;
959 	struct ufs_hba_variant_params *vps;
960 	void *priv;
961 #ifdef CONFIG_SCSI_UFS_VARIABLE_SG_ENTRY_SIZE
962 	size_t sg_entry_size;
963 #endif
964 	unsigned int irq;
965 	bool is_irq_enabled;
966 	enum ufs_ref_clk_freq dev_ref_clk_freq;
967 
968 	unsigned int quirks;	/* Deviations from standard UFSHCI spec. */
969 
970 	/* Device deviations from standard UFS device spec. */
971 	unsigned int dev_quirks;
972 
973 	struct blk_mq_tag_set tmf_tag_set;
974 	struct request_queue *tmf_queue;
975 	struct request **tmf_rqs;
976 
977 	struct uic_command *active_uic_cmd;
978 	struct mutex uic_cmd_mutex;
979 	struct completion *uic_async_done;
980 
981 	enum ufshcd_state ufshcd_state;
982 	u32 eh_flags;
983 	u32 intr_mask;
984 	u16 ee_ctrl_mask;
985 	u16 ee_drv_mask;
986 	u16 ee_usr_mask;
987 	struct mutex ee_ctrl_mutex;
988 	bool is_powered;
989 	bool shutting_down;
990 	struct semaphore host_sem;
991 
992 	/* Work Queues */
993 	struct workqueue_struct *eh_wq;
994 	struct work_struct eh_work;
995 	struct work_struct eeh_work;
996 
997 	/* HBA Errors */
998 	u32 errors;
999 	u32 uic_error;
1000 	u32 saved_err;
1001 	u32 saved_uic_err;
1002 	struct ufs_stats ufs_stats;
1003 	bool force_reset;
1004 	bool force_pmc;
1005 	bool silence_err_logs;
1006 
1007 	/* Device management request data */
1008 	struct ufs_dev_cmd dev_cmd;
1009 	ktime_t last_dme_cmd_tstamp;
1010 	int nop_out_timeout;
1011 
1012 	/* Keeps information of the UFS device connected to this host */
1013 	struct ufs_dev_info dev_info;
1014 	bool auto_bkops_enabled;
1015 	struct ufs_vreg_info vreg_info;
1016 	struct list_head clk_list_head;
1017 
1018 	/* Number of requests aborts */
1019 	int req_abort_count;
1020 
1021 	/* Number of lanes available (1 or 2) for Rx/Tx */
1022 	u32 lanes_per_direction;
1023 	struct ufs_pa_layer_attr pwr_info;
1024 	struct ufs_pwr_mode_info max_pwr_info;
1025 
1026 	struct ufs_clk_gating clk_gating;
1027 	/* Control to enable/disable host capabilities */
1028 	u32 caps;
1029 
1030 	struct devfreq *devfreq;
1031 	struct ufs_clk_scaling clk_scaling;
1032 	bool system_suspending;
1033 	bool is_sys_suspended;
1034 
1035 	enum bkops_status urgent_bkops_lvl;
1036 	bool is_urgent_bkops_lvl_checked;
1037 
1038 	struct mutex wb_mutex;
1039 	struct rw_semaphore clk_scaling_lock;
1040 	atomic_t scsi_block_reqs_cnt;
1041 
1042 	struct device		bsg_dev;
1043 	struct request_queue	*bsg_queue;
1044 	struct delayed_work rpm_dev_flush_recheck_work;
1045 
1046 	struct ufs_hba_monitor	monitor;
1047 
1048 #ifdef CONFIG_SCSI_UFS_CRYPTO
1049 	union ufs_crypto_capabilities crypto_capabilities;
1050 	union ufs_crypto_cap_entry *crypto_cap_array;
1051 	u32 crypto_cfg_register;
1052 	struct blk_crypto_profile crypto_profile;
1053 #endif
1054 #ifdef CONFIG_DEBUG_FS
1055 	struct dentry *debugfs_root;
1056 	struct delayed_work debugfs_ee_work;
1057 	u32 debugfs_ee_rate_limit_ms;
1058 #endif
1059 	u32 luns_avail;
1060 	unsigned int nr_hw_queues;
1061 	unsigned int nr_queues[HCTX_MAX_TYPES];
1062 	bool complete_put;
1063 	bool ext_iid_sup;
1064 	bool scsi_host_added;
1065 	bool mcq_sup;
1066 	bool lsdb_sup;
1067 	bool mcq_enabled;
1068 	struct ufshcd_res_info res[RES_MAX];
1069 	void __iomem *mcq_base;
1070 	struct ufs_hw_queue *uhq;
1071 	struct ufs_hw_queue *dev_cmd_queue;
1072 	struct ufshcd_mcq_opr_info_t mcq_opr[OPR_MAX];
1073 };
1074 
1075 /**
1076  * struct ufs_hw_queue - per hardware queue structure
1077  * @mcq_sq_head: base address of submission queue head pointer
1078  * @mcq_sq_tail: base address of submission queue tail pointer
1079  * @mcq_cq_head: base address of completion queue head pointer
1080  * @mcq_cq_tail: base address of completion queue tail pointer
1081  * @sqe_base_addr: submission queue entry base address
1082  * @sqe_dma_addr: submission queue dma address
1083  * @cqe_base_addr: completion queue base address
1084  * @cqe_dma_addr: completion queue dma address
1085  * @max_entries: max number of slots in this hardware queue
1086  * @id: hardware queue ID
1087  * @sq_tp_slot: current slot to which SQ tail pointer is pointing
1088  * @sq_lock: serialize submission queue access
1089  * @cq_tail_slot: current slot to which CQ tail pointer is pointing
1090  * @cq_head_slot: current slot to which CQ head pointer is pointing
1091  * @cq_lock: Synchronize between multiple polling instances
1092  * @sq_mutex: prevent submission queue concurrent access
1093  */
1094 struct ufs_hw_queue {
1095 	void __iomem *mcq_sq_head;
1096 	void __iomem *mcq_sq_tail;
1097 	void __iomem *mcq_cq_head;
1098 	void __iomem *mcq_cq_tail;
1099 
1100 	struct utp_transfer_req_desc *sqe_base_addr;
1101 	dma_addr_t sqe_dma_addr;
1102 	struct cq_entry *cqe_base_addr;
1103 	dma_addr_t cqe_dma_addr;
1104 	u32 max_entries;
1105 	u32 id;
1106 	u32 sq_tail_slot;
1107 	spinlock_t sq_lock;
1108 	u32 cq_tail_slot;
1109 	u32 cq_head_slot;
1110 	spinlock_t cq_lock;
1111 	/* prevent concurrent access to submission queue */
1112 	struct mutex sq_mutex;
1113 };
1114 
is_mcq_enabled(struct ufs_hba * hba)1115 static inline bool is_mcq_enabled(struct ufs_hba *hba)
1116 {
1117 	return hba->mcq_enabled;
1118 }
1119 
ufshcd_mcq_opr_offset(struct ufs_hba * hba,enum ufshcd_mcq_opr opr,int idx)1120 static inline unsigned int ufshcd_mcq_opr_offset(struct ufs_hba *hba,
1121 		enum ufshcd_mcq_opr opr, int idx)
1122 {
1123 	return hba->mcq_opr[opr].offset + hba->mcq_opr[opr].stride * idx;
1124 }
1125 
1126 #ifdef CONFIG_SCSI_UFS_VARIABLE_SG_ENTRY_SIZE
ufshcd_sg_entry_size(const struct ufs_hba * hba)1127 static inline size_t ufshcd_sg_entry_size(const struct ufs_hba *hba)
1128 {
1129 	return hba->sg_entry_size;
1130 }
1131 
ufshcd_set_sg_entry_size(struct ufs_hba * hba,size_t sg_entry_size)1132 static inline void ufshcd_set_sg_entry_size(struct ufs_hba *hba, size_t sg_entry_size)
1133 {
1134 	WARN_ON_ONCE(sg_entry_size < sizeof(struct ufshcd_sg_entry));
1135 	hba->sg_entry_size = sg_entry_size;
1136 }
1137 #else
ufshcd_sg_entry_size(const struct ufs_hba * hba)1138 static inline size_t ufshcd_sg_entry_size(const struct ufs_hba *hba)
1139 {
1140 	return sizeof(struct ufshcd_sg_entry);
1141 }
1142 
1143 #define ufshcd_set_sg_entry_size(hba, sg_entry_size)                   \
1144 	({ (void)(hba); BUILD_BUG_ON(sg_entry_size != sizeof(struct ufshcd_sg_entry)); })
1145 #endif
1146 
ufshcd_get_ucd_size(const struct ufs_hba * hba)1147 static inline size_t ufshcd_get_ucd_size(const struct ufs_hba *hba)
1148 {
1149 	return sizeof(struct utp_transfer_cmd_desc) + SG_ALL * ufshcd_sg_entry_size(hba);
1150 }
1151 
1152 /* Returns true if clocks can be gated. Otherwise false */
ufshcd_is_clkgating_allowed(struct ufs_hba * hba)1153 static inline bool ufshcd_is_clkgating_allowed(struct ufs_hba *hba)
1154 {
1155 	return hba->caps & UFSHCD_CAP_CLK_GATING;
1156 }
ufshcd_can_hibern8_during_gating(struct ufs_hba * hba)1157 static inline bool ufshcd_can_hibern8_during_gating(struct ufs_hba *hba)
1158 {
1159 	return hba->caps & UFSHCD_CAP_HIBERN8_WITH_CLK_GATING;
1160 }
ufshcd_is_clkscaling_supported(struct ufs_hba * hba)1161 static inline int ufshcd_is_clkscaling_supported(struct ufs_hba *hba)
1162 {
1163 	return hba->caps & UFSHCD_CAP_CLK_SCALING;
1164 }
ufshcd_can_autobkops_during_suspend(struct ufs_hba * hba)1165 static inline bool ufshcd_can_autobkops_during_suspend(struct ufs_hba *hba)
1166 {
1167 	return hba->caps & UFSHCD_CAP_AUTO_BKOPS_SUSPEND;
1168 }
ufshcd_is_rpm_autosuspend_allowed(struct ufs_hba * hba)1169 static inline bool ufshcd_is_rpm_autosuspend_allowed(struct ufs_hba *hba)
1170 {
1171 	return hba->caps & UFSHCD_CAP_RPM_AUTOSUSPEND;
1172 }
1173 
ufshcd_is_intr_aggr_allowed(struct ufs_hba * hba)1174 static inline bool ufshcd_is_intr_aggr_allowed(struct ufs_hba *hba)
1175 {
1176 	return (hba->caps & UFSHCD_CAP_INTR_AGGR) &&
1177 		!(hba->quirks & UFSHCD_QUIRK_BROKEN_INTR_AGGR);
1178 }
1179 
ufshcd_can_aggressive_pc(struct ufs_hba * hba)1180 static inline bool ufshcd_can_aggressive_pc(struct ufs_hba *hba)
1181 {
1182 	return !!(ufshcd_is_link_hibern8(hba) &&
1183 		  (hba->caps & UFSHCD_CAP_AGGR_POWER_COLLAPSE));
1184 }
1185 
ufshcd_is_auto_hibern8_supported(struct ufs_hba * hba)1186 static inline bool ufshcd_is_auto_hibern8_supported(struct ufs_hba *hba)
1187 {
1188 	return (hba->capabilities & MASK_AUTO_HIBERN8_SUPPORT) &&
1189 		!(hba->quirks & UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8);
1190 }
1191 
ufshcd_is_auto_hibern8_enabled(struct ufs_hba * hba)1192 static inline bool ufshcd_is_auto_hibern8_enabled(struct ufs_hba *hba)
1193 {
1194 	return FIELD_GET(UFSHCI_AHIBERN8_TIMER_MASK, hba->ahit);
1195 }
1196 
ufshcd_is_wb_allowed(struct ufs_hba * hba)1197 static inline bool ufshcd_is_wb_allowed(struct ufs_hba *hba)
1198 {
1199 	return hba->caps & UFSHCD_CAP_WB_EN;
1200 }
1201 
ufshcd_enable_wb_if_scaling_up(struct ufs_hba * hba)1202 static inline bool ufshcd_enable_wb_if_scaling_up(struct ufs_hba *hba)
1203 {
1204 	return hba->caps & UFSHCD_CAP_WB_WITH_CLK_SCALING;
1205 }
1206 
1207 #define ufsmcq_writel(hba, val, reg)	\
1208 	writel((val), (hba)->mcq_base + (reg))
1209 #define ufsmcq_readl(hba, reg)	\
1210 	readl((hba)->mcq_base + (reg))
1211 
1212 #define ufsmcq_writelx(hba, val, reg)	\
1213 	writel_relaxed((val), (hba)->mcq_base + (reg))
1214 #define ufsmcq_readlx(hba, reg)	\
1215 	readl_relaxed((hba)->mcq_base + (reg))
1216 
1217 #define ufshcd_writel(hba, val, reg)	\
1218 	writel((val), (hba)->mmio_base + (reg))
1219 #define ufshcd_readl(hba, reg)	\
1220 	readl((hba)->mmio_base + (reg))
1221 
1222 /**
1223  * ufshcd_rmwl - perform read/modify/write for a controller register
1224  * @hba: per adapter instance
1225  * @mask: mask to apply on read value
1226  * @val: actual value to write
1227  * @reg: register address
1228  */
ufshcd_rmwl(struct ufs_hba * hba,u32 mask,u32 val,u32 reg)1229 static inline void ufshcd_rmwl(struct ufs_hba *hba, u32 mask, u32 val, u32 reg)
1230 {
1231 	u32 tmp;
1232 
1233 	tmp = ufshcd_readl(hba, reg);
1234 	tmp &= ~mask;
1235 	tmp |= (val & mask);
1236 	ufshcd_writel(hba, tmp, reg);
1237 }
1238 
1239 int ufshcd_alloc_host(struct device *, struct ufs_hba **);
1240 void ufshcd_dealloc_host(struct ufs_hba *);
1241 int ufshcd_hba_enable(struct ufs_hba *hba);
1242 int ufshcd_init(struct ufs_hba *, void __iomem *, unsigned int);
1243 int ufshcd_link_recovery(struct ufs_hba *hba);
1244 int ufshcd_make_hba_operational(struct ufs_hba *hba);
1245 void ufshcd_remove(struct ufs_hba *);
1246 int ufshcd_uic_hibern8_enter(struct ufs_hba *hba);
1247 int ufshcd_uic_hibern8_exit(struct ufs_hba *hba);
1248 void ufshcd_delay_us(unsigned long us, unsigned long tolerance);
1249 void ufshcd_parse_dev_ref_clk_freq(struct ufs_hba *hba, struct clk *refclk);
1250 void ufshcd_update_evt_hist(struct ufs_hba *hba, u32 id, u32 val);
1251 void ufshcd_hba_stop(struct ufs_hba *hba);
1252 void ufshcd_schedule_eh_work(struct ufs_hba *hba);
1253 void ufshcd_mcq_config_mac(struct ufs_hba *hba, u32 max_active_cmds);
1254 u32 ufshcd_mcq_read_cqis(struct ufs_hba *hba, int i);
1255 void ufshcd_mcq_write_cqis(struct ufs_hba *hba, u32 val, int i);
1256 unsigned long ufshcd_mcq_poll_cqe_lock(struct ufs_hba *hba,
1257 					 struct ufs_hw_queue *hwq);
1258 void ufshcd_mcq_make_queues_operational(struct ufs_hba *hba);
1259 void ufshcd_mcq_enable_esi(struct ufs_hba *hba);
1260 void ufshcd_mcq_config_esi(struct ufs_hba *hba, struct msi_msg *msg);
1261 
1262 /**
1263  * ufshcd_set_variant - set variant specific data to the hba
1264  * @hba: per adapter instance
1265  * @variant: pointer to variant specific data
1266  */
ufshcd_set_variant(struct ufs_hba * hba,void * variant)1267 static inline void ufshcd_set_variant(struct ufs_hba *hba, void *variant)
1268 {
1269 	BUG_ON(!hba);
1270 	hba->priv = variant;
1271 }
1272 
1273 /**
1274  * ufshcd_get_variant - get variant specific data from the hba
1275  * @hba: per adapter instance
1276  */
ufshcd_get_variant(struct ufs_hba * hba)1277 static inline void *ufshcd_get_variant(struct ufs_hba *hba)
1278 {
1279 	BUG_ON(!hba);
1280 	return hba->priv;
1281 }
1282 
1283 #ifdef CONFIG_PM
1284 extern int ufshcd_runtime_suspend(struct device *dev);
1285 extern int ufshcd_runtime_resume(struct device *dev);
1286 #endif
1287 #ifdef CONFIG_PM_SLEEP
1288 extern int ufshcd_system_suspend(struct device *dev);
1289 extern int ufshcd_system_resume(struct device *dev);
1290 extern int ufshcd_system_freeze(struct device *dev);
1291 extern int ufshcd_system_thaw(struct device *dev);
1292 extern int ufshcd_system_restore(struct device *dev);
1293 #endif
1294 
1295 extern int ufshcd_dme_configure_adapt(struct ufs_hba *hba,
1296 				      int agreed_gear,
1297 				      int adapt_val);
1298 extern int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel,
1299 			       u8 attr_set, u32 mib_val, u8 peer);
1300 extern int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel,
1301 			       u32 *mib_val, u8 peer);
1302 extern int ufshcd_config_pwr_mode(struct ufs_hba *hba,
1303 			struct ufs_pa_layer_attr *desired_pwr_mode);
1304 extern int ufshcd_uic_change_pwr_mode(struct ufs_hba *hba, u8 mode);
1305 
1306 /* UIC command interfaces for DME primitives */
1307 #define DME_LOCAL	0
1308 #define DME_PEER	1
1309 #define ATTR_SET_NOR	0	/* NORMAL */
1310 #define ATTR_SET_ST	1	/* STATIC */
1311 
ufshcd_dme_set(struct ufs_hba * hba,u32 attr_sel,u32 mib_val)1312 static inline int ufshcd_dme_set(struct ufs_hba *hba, u32 attr_sel,
1313 				 u32 mib_val)
1314 {
1315 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
1316 				   mib_val, DME_LOCAL);
1317 }
1318 
ufshcd_dme_st_set(struct ufs_hba * hba,u32 attr_sel,u32 mib_val)1319 static inline int ufshcd_dme_st_set(struct ufs_hba *hba, u32 attr_sel,
1320 				    u32 mib_val)
1321 {
1322 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST,
1323 				   mib_val, DME_LOCAL);
1324 }
1325 
ufshcd_dme_peer_set(struct ufs_hba * hba,u32 attr_sel,u32 mib_val)1326 static inline int ufshcd_dme_peer_set(struct ufs_hba *hba, u32 attr_sel,
1327 				      u32 mib_val)
1328 {
1329 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
1330 				   mib_val, DME_PEER);
1331 }
1332 
ufshcd_dme_peer_st_set(struct ufs_hba * hba,u32 attr_sel,u32 mib_val)1333 static inline int ufshcd_dme_peer_st_set(struct ufs_hba *hba, u32 attr_sel,
1334 					 u32 mib_val)
1335 {
1336 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST,
1337 				   mib_val, DME_PEER);
1338 }
1339 
ufshcd_dme_get(struct ufs_hba * hba,u32 attr_sel,u32 * mib_val)1340 static inline int ufshcd_dme_get(struct ufs_hba *hba,
1341 				 u32 attr_sel, u32 *mib_val)
1342 {
1343 	return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_LOCAL);
1344 }
1345 
ufshcd_dme_peer_get(struct ufs_hba * hba,u32 attr_sel,u32 * mib_val)1346 static inline int ufshcd_dme_peer_get(struct ufs_hba *hba,
1347 				      u32 attr_sel, u32 *mib_val)
1348 {
1349 	return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_PEER);
1350 }
1351 
ufshcd_is_hs_mode(struct ufs_pa_layer_attr * pwr_info)1352 static inline bool ufshcd_is_hs_mode(struct ufs_pa_layer_attr *pwr_info)
1353 {
1354 	return (pwr_info->pwr_rx == FAST_MODE ||
1355 		pwr_info->pwr_rx == FASTAUTO_MODE) &&
1356 		(pwr_info->pwr_tx == FAST_MODE ||
1357 		pwr_info->pwr_tx == FASTAUTO_MODE);
1358 }
1359 
ufshcd_disable_host_tx_lcc(struct ufs_hba * hba)1360 static inline int ufshcd_disable_host_tx_lcc(struct ufs_hba *hba)
1361 {
1362 	return ufshcd_dme_set(hba, UIC_ARG_MIB(PA_LOCAL_TX_LCC_ENABLE), 0);
1363 }
1364 
1365 void ufshcd_auto_hibern8_enable(struct ufs_hba *hba);
1366 void ufshcd_auto_hibern8_update(struct ufs_hba *hba, u32 ahit);
1367 void ufshcd_fixup_dev_quirks(struct ufs_hba *hba,
1368 			     const struct ufs_dev_quirk *fixups);
1369 #define SD_ASCII_STD true
1370 #define SD_RAW false
1371 int ufshcd_read_string_desc(struct ufs_hba *hba, u8 desc_index,
1372 			    u8 **buf, bool ascii);
1373 
1374 void ufshcd_hold(struct ufs_hba *hba);
1375 void ufshcd_release(struct ufs_hba *hba);
1376 
1377 void ufshcd_clkgate_delay_set(struct device *dev, unsigned long value);
1378 
1379 u32 ufshcd_get_local_unipro_ver(struct ufs_hba *hba);
1380 
1381 int ufshcd_get_vreg(struct device *dev, struct ufs_vreg *vreg);
1382 
1383 int ufshcd_send_uic_cmd(struct ufs_hba *hba, struct uic_command *uic_cmd);
1384 
1385 int ufshcd_advanced_rpmb_req_handler(struct ufs_hba *hba, struct utp_upiu_req *req_upiu,
1386 				     struct utp_upiu_req *rsp_upiu, struct ufs_ehs *ehs_req,
1387 				     struct ufs_ehs *ehs_rsp, int sg_cnt,
1388 				     struct scatterlist *sg_list, enum dma_data_direction dir);
1389 int ufshcd_wb_toggle(struct ufs_hba *hba, bool enable);
1390 int ufshcd_wb_toggle_buf_flush(struct ufs_hba *hba, bool enable);
1391 int ufshcd_suspend_prepare(struct device *dev);
1392 int __ufshcd_suspend_prepare(struct device *dev, bool rpm_ok_for_spm);
1393 void ufshcd_resume_complete(struct device *dev);
1394 bool ufshcd_is_hba_active(struct ufs_hba *hba);
1395 
1396 /* Wrapper functions for safely calling variant operations */
ufshcd_vops_init(struct ufs_hba * hba)1397 static inline int ufshcd_vops_init(struct ufs_hba *hba)
1398 {
1399 	if (hba->vops && hba->vops->init)
1400 		return hba->vops->init(hba);
1401 
1402 	return 0;
1403 }
1404 
ufshcd_vops_phy_initialization(struct ufs_hba * hba)1405 static inline int ufshcd_vops_phy_initialization(struct ufs_hba *hba)
1406 {
1407 	if (hba->vops && hba->vops->phy_initialization)
1408 		return hba->vops->phy_initialization(hba);
1409 
1410 	return 0;
1411 }
1412 
1413 extern const struct ufs_pm_lvl_states ufs_pm_lvl_states[];
1414 
1415 int ufshcd_dump_regs(struct ufs_hba *hba, size_t offset, size_t len,
1416 		     const char *prefix);
1417 
1418 int __ufshcd_write_ee_control(struct ufs_hba *hba, u32 ee_ctrl_mask);
1419 int ufshcd_write_ee_control(struct ufs_hba *hba);
1420 int ufshcd_update_ee_control(struct ufs_hba *hba, u16 *mask,
1421 			     const u16 *other_mask, u16 set, u16 clr);
1422 
1423 #endif /* End of Header */
1424