xref: /openbmc/u-boot/arch/arm/mach-imx/ddrmc-vf610.c (revision beff8e34)
1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3  * Copyright 2015 Toradex, Inc.
4  *
5  * Based on vf610twr:
6  * Copyright 2013 Freescale Semiconductor, Inc.
7  */
8 
9 #include <asm/io.h>
10 #include <asm/arch/imx-regs.h>
11 #include <asm/arch/iomux-vf610.h>
12 #include <asm/arch/ddrmc-vf610.h>
13 #include "ddrmc-vf610-calibration.h"
14 
ddrmc_setup_iomux(const iomux_v3_cfg_t * pads,int pads_count)15 void ddrmc_setup_iomux(const iomux_v3_cfg_t *pads, int pads_count)
16 {
17 	static const iomux_v3_cfg_t default_pads[] = {
18 		VF610_PAD_DDR_A15__DDR_A_15,
19 		VF610_PAD_DDR_A14__DDR_A_14,
20 		VF610_PAD_DDR_A13__DDR_A_13,
21 		VF610_PAD_DDR_A12__DDR_A_12,
22 		VF610_PAD_DDR_A11__DDR_A_11,
23 		VF610_PAD_DDR_A10__DDR_A_10,
24 		VF610_PAD_DDR_A9__DDR_A_9,
25 		VF610_PAD_DDR_A8__DDR_A_8,
26 		VF610_PAD_DDR_A7__DDR_A_7,
27 		VF610_PAD_DDR_A6__DDR_A_6,
28 		VF610_PAD_DDR_A5__DDR_A_5,
29 		VF610_PAD_DDR_A4__DDR_A_4,
30 		VF610_PAD_DDR_A3__DDR_A_3,
31 		VF610_PAD_DDR_A2__DDR_A_2,
32 		VF610_PAD_DDR_A1__DDR_A_1,
33 		VF610_PAD_DDR_A0__DDR_A_0,
34 		VF610_PAD_DDR_BA2__DDR_BA_2,
35 		VF610_PAD_DDR_BA1__DDR_BA_1,
36 		VF610_PAD_DDR_BA0__DDR_BA_0,
37 		VF610_PAD_DDR_CAS__DDR_CAS_B,
38 		VF610_PAD_DDR_CKE__DDR_CKE_0,
39 		VF610_PAD_DDR_CLK__DDR_CLK_0,
40 		VF610_PAD_DDR_CS__DDR_CS_B_0,
41 		VF610_PAD_DDR_D15__DDR_D_15,
42 		VF610_PAD_DDR_D14__DDR_D_14,
43 		VF610_PAD_DDR_D13__DDR_D_13,
44 		VF610_PAD_DDR_D12__DDR_D_12,
45 		VF610_PAD_DDR_D11__DDR_D_11,
46 		VF610_PAD_DDR_D10__DDR_D_10,
47 		VF610_PAD_DDR_D9__DDR_D_9,
48 		VF610_PAD_DDR_D8__DDR_D_8,
49 		VF610_PAD_DDR_D7__DDR_D_7,
50 		VF610_PAD_DDR_D6__DDR_D_6,
51 		VF610_PAD_DDR_D5__DDR_D_5,
52 		VF610_PAD_DDR_D4__DDR_D_4,
53 		VF610_PAD_DDR_D3__DDR_D_3,
54 		VF610_PAD_DDR_D2__DDR_D_2,
55 		VF610_PAD_DDR_D1__DDR_D_1,
56 		VF610_PAD_DDR_D0__DDR_D_0,
57 		VF610_PAD_DDR_DQM1__DDR_DQM_1,
58 		VF610_PAD_DDR_DQM0__DDR_DQM_0,
59 		VF610_PAD_DDR_DQS1__DDR_DQS_1,
60 		VF610_PAD_DDR_DQS0__DDR_DQS_0,
61 		VF610_PAD_DDR_RAS__DDR_RAS_B,
62 		VF610_PAD_DDR_WE__DDR_WE_B,
63 		VF610_PAD_DDR_ODT1__DDR_ODT_0,
64 		VF610_PAD_DDR_ODT0__DDR_ODT_1,
65 		VF610_PAD_DDR_DDRBYTE1__DDR_DDRBYTE1,
66 		VF610_PAD_DDR_DDRBYTE2__DDR_DDRBYTE2,
67 		VF610_PAD_DDR_RESETB,
68 	};
69 
70 	if ((pads == NULL) || (pads_count == 0)) {
71 		pads = default_pads;
72 		pads_count = ARRAY_SIZE(default_pads);
73 	}
74 
75 	imx_iomux_v3_setup_multiple_pads(pads, pads_count);
76 }
77 
78 static struct ddrmc_phy_setting default_phy_settings[] = {
79 	{ DDRMC_PHY_DQ_TIMING,  0 },
80 	{ DDRMC_PHY_DQ_TIMING, 16 },
81 	{ DDRMC_PHY_DQ_TIMING, 32 },
82 
83 	{ DDRMC_PHY_DQS_TIMING,  1 },
84 	{ DDRMC_PHY_DQS_TIMING, 17 },
85 
86 	{ DDRMC_PHY_CTRL,  2 },
87 	{ DDRMC_PHY_CTRL, 18 },
88 	{ DDRMC_PHY_CTRL, 34 },
89 
90 	{ DDRMC_PHY_MASTER_CTRL,  3 },
91 	{ DDRMC_PHY_MASTER_CTRL, 19 },
92 	{ DDRMC_PHY_MASTER_CTRL, 35 },
93 
94 	{ DDRMC_PHY_SLAVE_CTRL,  4 },
95 	{ DDRMC_PHY_SLAVE_CTRL, 20 },
96 	{ DDRMC_PHY_SLAVE_CTRL, 36 },
97 
98 	/* LPDDR2 only parameter */
99 	{ DDRMC_PHY_OFF, 49 },
100 
101 	{ DDRMC_PHY50_DDR3_MODE | DDRMC_PHY50_EN_SW_HALF_CYCLE, 50 },
102 
103 	/* Processor Pad ODT settings */
104 	{ DDRMC_PHY_PROC_PAD_ODT, 52 },
105 
106 	/* end marker */
107 	{ 0, -1 }
108 };
109 
ddrmc_ctrl_init_ddr3(struct ddr3_jedec_timings const * timings,struct ddrmc_cr_setting * board_cr_settings,struct ddrmc_phy_setting * board_phy_settings,int col_diff,int row_diff)110 void ddrmc_ctrl_init_ddr3(struct ddr3_jedec_timings const *timings,
111 			  struct ddrmc_cr_setting *board_cr_settings,
112 			  struct ddrmc_phy_setting *board_phy_settings,
113 			  int col_diff, int row_diff)
114 {
115 	struct ddrmr_regs *ddrmr = (struct ddrmr_regs *)DDR_BASE_ADDR;
116 	struct ddrmc_cr_setting *cr_setting;
117 	struct ddrmc_phy_setting *phy_setting;
118 
119 	writel(DDRMC_CR00_DRAM_CLASS_DDR3, &ddrmr->cr[0]);
120 	writel(DDRMC_CR02_DRAM_TINIT(timings->tinit), &ddrmr->cr[2]);
121 	writel(DDRMC_CR10_TRST_PWRON(timings->trst_pwron), &ddrmr->cr[10]);
122 
123 	writel(DDRMC_CR11_CKE_INACTIVE(timings->cke_inactive), &ddrmr->cr[11]);
124 	writel(DDRMC_CR12_WRLAT(timings->wrlat) |
125 		   DDRMC_CR12_CASLAT_LIN(timings->caslat_lin), &ddrmr->cr[12]);
126 	writel(DDRMC_CR13_TRC(timings->trc) | DDRMC_CR13_TRRD(timings->trrd) |
127 		   DDRMC_CR13_TCCD(timings->tccd) |
128 		   DDRMC_CR13_TBST_INT_INTERVAL(timings->tbst_int_interval),
129 		   &ddrmr->cr[13]);
130 	writel(DDRMC_CR14_TFAW(timings->tfaw) | DDRMC_CR14_TRP(timings->trp) |
131 		   DDRMC_CR14_TWTR(timings->twtr) |
132 		   DDRMC_CR14_TRAS_MIN(timings->tras_min), &ddrmr->cr[14]);
133 	writel(DDRMC_CR16_TMRD(timings->tmrd) |
134 		   DDRMC_CR16_TRTP(timings->trtp), &ddrmr->cr[16]);
135 	writel(DDRMC_CR17_TRAS_MAX(timings->tras_max) |
136 		   DDRMC_CR17_TMOD(timings->tmod), &ddrmr->cr[17]);
137 	writel(DDRMC_CR18_TCKESR(timings->tckesr) |
138 		   DDRMC_CR18_TCKE(timings->tcke), &ddrmr->cr[18]);
139 
140 	writel(DDRMC_CR20_AP_EN, &ddrmr->cr[20]);
141 	writel(DDRMC_CR21_TRCD_INT(timings->trcd_int) | DDRMC_CR21_CCMAP_EN |
142 		   DDRMC_CR21_TRAS_LOCKOUT(timings->tras_lockout),
143 		   &ddrmr->cr[21]);
144 
145 	writel(DDRMC_CR22_TDAL(timings->tdal), &ddrmr->cr[22]);
146 	writel(DDRMC_CR23_BSTLEN(timings->bstlen) |
147 		   DDRMC_CR23_TDLL(timings->tdll), &ddrmr->cr[23]);
148 	writel(DDRMC_CR24_TRP_AB(timings->trp_ab), &ddrmr->cr[24]);
149 
150 	writel(DDRMC_CR25_TREF_EN, &ddrmr->cr[25]);
151 	writel(DDRMC_CR26_TREF(timings->tref) |
152 		   DDRMC_CR26_TRFC(timings->trfc), &ddrmr->cr[26]);
153 	writel(DDRMC_CR28_TREF_INT(timings->tref_int), &ddrmr->cr[28]);
154 	writel(DDRMC_CR29_TPDEX(timings->tpdex), &ddrmr->cr[29]);
155 
156 	writel(DDRMC_CR30_TXPDLL(timings->txpdll), &ddrmr->cr[30]);
157 	writel(DDRMC_CR31_TXSNR(timings->txsnr) |
158 		   DDRMC_CR31_TXSR(timings->txsr), &ddrmr->cr[31]);
159 	writel(DDRMC_CR33_EN_QK_SREF, &ddrmr->cr[33]);
160 	writel(DDRMC_CR34_CKSRX(timings->cksrx) |
161 		   DDRMC_CR34_CKSRE(timings->cksre), &ddrmr->cr[34]);
162 
163 	writel(DDRMC_CR38_FREQ_CHG_EN(timings->freq_chg_en), &ddrmr->cr[38]);
164 	writel(DDRMC_CR39_PHY_INI_COM(1024) | DDRMC_CR39_PHY_INI_STA(16) |
165 		   DDRMC_CR39_FRQ_CH_DLLOFF(2), &ddrmr->cr[39]);
166 
167 	writel(DDRMC_CR41_PHY_INI_STRT_INI_DIS, &ddrmr->cr[41]);
168 	writel(DDRMC_CR48_MR1_DA_0(70) |
169 		   DDRMC_CR48_MR0_DA_0(1056), &ddrmr->cr[48]);
170 
171 	writel(DDRMC_CR66_ZQCL(timings->zqcl) |
172 		   DDRMC_CR66_ZQINIT(timings->zqinit), &ddrmr->cr[66]);
173 	writel(DDRMC_CR67_ZQCS(timings->zqcs), &ddrmr->cr[67]);
174 	writel(DDRMC_CR69_ZQ_ON_SREF_EX(2), &ddrmr->cr[69]);
175 
176 	writel(DDRMC_CR70_REF_PER_ZQ(timings->ref_per_zq), &ddrmr->cr[70]);
177 	writel(DDRMC_CR72_ZQCS_ROTATE(timings->zqcs_rotate), &ddrmr->cr[72]);
178 
179 	writel(DDRMC_CR73_APREBIT(timings->aprebit) |
180 		   DDRMC_CR73_COL_DIFF(col_diff) |
181 		   DDRMC_CR73_ROW_DIFF(row_diff), &ddrmr->cr[73]);
182 	writel(DDRMC_CR74_BANKSPLT_EN | DDRMC_CR74_ADDR_CMP_EN |
183 		   DDRMC_CR74_CMD_AGE_CNT(timings->cmd_age_cnt) |
184 		   DDRMC_CR74_AGE_CNT(timings->age_cnt),
185 		   &ddrmr->cr[74]);
186 	writel(DDRMC_CR75_RW_PG_EN | DDRMC_CR75_RW_EN | DDRMC_CR75_PRI_EN |
187 		   DDRMC_CR75_PLEN, &ddrmr->cr[75]);
188 	writel(DDRMC_CR76_NQENT_ACTDIS(3) | DDRMC_CR76_D_RW_G_BKCN(3) |
189 		   DDRMC_CR76_W2R_SPLT_EN, &ddrmr->cr[76]);
190 	writel(DDRMC_CR77_CS_MAP | DDRMC_CR77_DI_RD_INTLEAVE |
191 		   DDRMC_CR77_SWAP_EN, &ddrmr->cr[77]);
192 	writel(DDRMC_CR78_Q_FULLNESS(timings->q_fullness) |
193 		   DDRMC_CR78_BUR_ON_FLY_BIT(12), &ddrmr->cr[78]);
194 
195 	writel(DDRMC_CR82_INT_MASK, &ddrmr->cr[82]);
196 
197 	writel(DDRMC_CR87_ODT_RD_MAPCS0(timings->odt_rd_mapcs0) |
198 		   DDRMC_CR87_ODT_WR_MAPCS0(timings->odt_wr_mapcs0),
199 		   &ddrmr->cr[87]);
200 	writel(DDRMC_CR88_TODTL_CMD(4), &ddrmr->cr[88]);
201 	writel(DDRMC_CR89_AODT_RWSMCS(2), &ddrmr->cr[89]);
202 
203 	writel(DDRMC_CR91_R2W_SMCSDL(2), &ddrmr->cr[91]);
204 	writel(DDRMC_CR96_WLMRD(timings->wlmrd) |
205 		   DDRMC_CR96_WLDQSEN(timings->wldqsen), &ddrmr->cr[96]);
206 
207 	/* execute custom CR setting sequence (may be NULL) */
208 	cr_setting = board_cr_settings;
209 	if (cr_setting != NULL)
210 		while (cr_setting->cr_rnum >= 0) {
211 			writel(cr_setting->setting,
212 			       &ddrmr->cr[cr_setting->cr_rnum]);
213 			cr_setting++;
214 		}
215 
216 	/* perform default PHY settings (may be overridden by custom settings */
217 	phy_setting = default_phy_settings;
218 	while (phy_setting->phy_rnum >= 0) {
219 		writel(phy_setting->setting,
220 		       &ddrmr->phy[phy_setting->phy_rnum]);
221 		phy_setting++;
222 	}
223 
224 	/* execute custom PHY setting sequence (may be NULL) */
225 	phy_setting = board_phy_settings;
226 	if (phy_setting != NULL)
227 		while (phy_setting->phy_rnum >= 0) {
228 			writel(phy_setting->setting,
229 			       &ddrmr->phy[phy_setting->phy_rnum]);
230 			phy_setting++;
231 		}
232 
233 	/* all inits done, start the DDR controller */
234 	writel(DDRMC_CR00_DRAM_CLASS_DDR3 | DDRMC_CR00_START, &ddrmr->cr[0]);
235 
236 	while (!(readl(&ddrmr->cr[80]) & DDRMC_CR80_MC_INIT_COMPLETE))
237 		udelay(10);
238 	writel(DDRMC_CR80_MC_INIT_COMPLETE, &ddrmr->cr[81]);
239 
240 #ifdef CONFIG_DDRMC_VF610_CALIBRATION
241 	ddrmc_calibration(ddrmr);
242 #endif
243 }
244