Searched refs:tmrw (Results 1 – 6 of 6) sorted by relevance
24 u8 tmrw = 0; in mctl_set_timing_params() local62 writel(DRAMTMG3_TMRW(tmrw) | DRAMTMG3_TMRD(tmrd) | DRAMTMG3_TMOD(tmod), in mctl_set_timing_params()
24 u8 tmrw = 5; in mctl_set_timing_params() local61 writel(DRAMTMG3_TMRW(tmrw) | DRAMTMG3_TMRD(tmrd) | DRAMTMG3_TMOD(tmod), in mctl_set_timing_params()
24 u8 tmrw = 0; in mctl_set_timing_params() local65 writel(DRAMTMG3_TMRW(tmrw) | DRAMTMG3_TMRD(tmrd) | DRAMTMG3_TMOD(tmod), in mctl_set_timing_params()
108 u8 tmrw = 0; in auto_set_timing_para() local156 tmrw = 5; in auto_set_timing_para()176 reg_val = (tmrw << 16) | (tmrd << 12) | (tmod << 0); in auto_set_timing_para()
108 u8 tmrw = 0; in auto_set_timing_para() local144 reg_val = (tmrw << 16) | (tmrd << 12) | (tmod << 0); in auto_set_timing_para()
209 u8 tmrw = 5; in mctl_set_timing_lpddr3() local249 writel((tmrw << 20) | (tmrd << 12) | tmod, &mctl_ctl->dramtmg[3]); in mctl_set_timing_lpddr3()