Home
last modified time | relevance | path

Searched refs:regDSCL1_OBUF_MEM_PWR_CTRL (Results 1 – 6 of 6) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_3_1_2_offset.h4521 #define regDSCL1_OBUF_MEM_PWR_CTRL macro
H A Ddcn_3_1_5_offset.h4280 #define regDSCL1_OBUF_MEM_PWR_CTRL macro
H A Ddcn_3_1_4_offset.h5434 #define regDSCL1_OBUF_MEM_PWR_CTRL macro
H A Ddcn_3_2_1_offset.h3740 #define regDSCL1_OBUF_MEM_PWR_CTRL macro
H A Ddcn_3_2_0_offset.h3741 #define regDSCL1_OBUF_MEM_PWR_CTRL macro
H A Ddcn_3_1_6_offset.h4741 #define regDSCL1_OBUF_MEM_PWR_CTRL macro