Searched refs:num_dcfclk_sta_targets (Results 1 – 5 of 5) sorted by relevance
206 unsigned int num_dcfclk_sta_targets = 4; in dcn302_fpu_update_bw_bounding_box() local242 if (max_dcfclk_mhz > dcfclk_sta_targets[num_dcfclk_sta_targets-1]) { in dcn302_fpu_update_bw_bounding_box()244 dcfclk_sta_targets[num_dcfclk_sta_targets] = max_dcfclk_mhz; in dcn302_fpu_update_bw_bounding_box()245 num_dcfclk_sta_targets++; in dcn302_fpu_update_bw_bounding_box()246 } else if (max_dcfclk_mhz < dcfclk_sta_targets[num_dcfclk_sta_targets-1]) { in dcn302_fpu_update_bw_bounding_box()248 for (i = 0; i < num_dcfclk_sta_targets; i++) { in dcn302_fpu_update_bw_bounding_box()255 num_dcfclk_sta_targets = i + 1; in dcn302_fpu_update_bw_bounding_box()269 for (i = 0; i < num_dcfclk_sta_targets; i++) { in dcn302_fpu_update_bw_bounding_box()282 while (i < num_dcfclk_sta_targets && j < num_uclk_states && num_states < DC__VOLTAGE_STATES) { in dcn302_fpu_update_bw_bounding_box()283 if (dcfclk_sta_targets[i] < optimal_dcfclk_for_uclk[j] && i < num_dcfclk_sta_targets) { in dcn302_fpu_update_bw_bounding_box()[all …]
202 unsigned int num_dcfclk_sta_targets = 4; in dcn303_fpu_update_bw_bounding_box() local238 if (max_dcfclk_mhz > dcfclk_sta_targets[num_dcfclk_sta_targets-1]) { in dcn303_fpu_update_bw_bounding_box()239 dcfclk_sta_targets[num_dcfclk_sta_targets] = max_dcfclk_mhz; in dcn303_fpu_update_bw_bounding_box()240 num_dcfclk_sta_targets++; in dcn303_fpu_update_bw_bounding_box()241 } else if (max_dcfclk_mhz < dcfclk_sta_targets[num_dcfclk_sta_targets-1]) { in dcn303_fpu_update_bw_bounding_box()242 for (i = 0; i < num_dcfclk_sta_targets; i++) { in dcn303_fpu_update_bw_bounding_box()249 num_dcfclk_sta_targets = i + 1; in dcn303_fpu_update_bw_bounding_box()263 for (i = 0; i < num_dcfclk_sta_targets; i++) { in dcn303_fpu_update_bw_bounding_box()276 while (i < num_dcfclk_sta_targets && j < num_uclk_states && num_states < DC__VOLTAGE_STATES) { in dcn303_fpu_update_bw_bounding_box()277 if (dcfclk_sta_targets[i] < optimal_dcfclk_for_uclk[j] && i < num_dcfclk_sta_targets) { in dcn303_fpu_update_bw_bounding_box()[all …]
704 unsigned int num_dcfclk_sta_targets = 4, num_uclk_states = 0; in dcn321_update_bw_bounding_box_fpu() local726 if (max_dcfclk_mhz > dcfclk_sta_targets[num_dcfclk_sta_targets-1]) { in dcn321_update_bw_bounding_box_fpu()728 dcfclk_sta_targets[num_dcfclk_sta_targets] = max_dcfclk_mhz; in dcn321_update_bw_bounding_box_fpu()729 num_dcfclk_sta_targets++; in dcn321_update_bw_bounding_box_fpu()730 } else if (max_dcfclk_mhz < dcfclk_sta_targets[num_dcfclk_sta_targets-1]) { in dcn321_update_bw_bounding_box_fpu()732 for (i = 0; i < num_dcfclk_sta_targets; i++) { in dcn321_update_bw_bounding_box_fpu()739 num_dcfclk_sta_targets = i + 1; in dcn321_update_bw_bounding_box_fpu()754 for (i = 0; i < num_dcfclk_sta_targets; i++) { in dcn321_update_bw_bounding_box_fpu()767 while (i < num_dcfclk_sta_targets && j < num_uclk_states && num_states < DC__VOLTAGE_STATES) { in dcn321_update_bw_bounding_box_fpu()768 if (dcfclk_sta_targets[i] < optimal_dcfclk_for_uclk[j] && i < num_dcfclk_sta_targets) { in dcn321_update_bw_bounding_box_fpu()[all …]
2103 unsigned int num_dcfclk_sta_targets = 4; in dcn30_update_bw_bounding_box() local2134 if (dcn30_bb_max_clk.max_dcfclk_mhz > dcfclk_sta_targets[num_dcfclk_sta_targets-1]) { in dcn30_update_bw_bounding_box()2136 dcfclk_sta_targets[num_dcfclk_sta_targets] = dcn30_bb_max_clk.max_dcfclk_mhz; in dcn30_update_bw_bounding_box()2137 num_dcfclk_sta_targets++; in dcn30_update_bw_bounding_box()2138 } else if (dcn30_bb_max_clk.max_dcfclk_mhz < dcfclk_sta_targets[num_dcfclk_sta_targets-1]) { in dcn30_update_bw_bounding_box()2140 for (i = 0; i < num_dcfclk_sta_targets; i++) { in dcn30_update_bw_bounding_box()2147 num_dcfclk_sta_targets = i + 1; in dcn30_update_bw_bounding_box()2164 for (i = 0; i < num_dcfclk_sta_targets; i++) { in dcn30_update_bw_bounding_box()2177 while (i < num_dcfclk_sta_targets && j < num_uclk_states && num_states < DC__VOLTAGE_STATES) { in dcn30_update_bw_bounding_box()2178 if (dcfclk_sta_targets[i] < optimal_dcfclk_for_uclk[j] && i < num_dcfclk_sta_targets) { in dcn30_update_bw_bounding_box()[all …]
2796 unsigned int num_dcfclk_sta_targets = 4, num_uclk_states = 0; in dcn32_update_bw_bounding_box_fpu() local2823 if (max_dcfclk_mhz > dcfclk_sta_targets[num_dcfclk_sta_targets-1]) { in dcn32_update_bw_bounding_box_fpu()2825 dcfclk_sta_targets[num_dcfclk_sta_targets] = max_dcfclk_mhz; in dcn32_update_bw_bounding_box_fpu()2826 num_dcfclk_sta_targets++; in dcn32_update_bw_bounding_box_fpu()2827 } else if (max_dcfclk_mhz < dcfclk_sta_targets[num_dcfclk_sta_targets-1]) { in dcn32_update_bw_bounding_box_fpu()2829 for (i = 0; i < num_dcfclk_sta_targets; i++) { in dcn32_update_bw_bounding_box_fpu()2836 num_dcfclk_sta_targets = i + 1; in dcn32_update_bw_bounding_box_fpu()2851 for (i = 0; i < num_dcfclk_sta_targets; i++) { in dcn32_update_bw_bounding_box_fpu()2864 while (i < num_dcfclk_sta_targets && j < num_uclk_states && num_states < DC__VOLTAGE_STATES) { in dcn32_update_bw_bounding_box_fpu()2865 if (dcfclk_sta_targets[i] < optimal_dcfclk_for_uclk[j] && i < num_dcfclk_sta_targets) { in dcn32_update_bw_bounding_box_fpu()[all …]