/openbmc/linux/arch/parisc/kernel/ |
H A D | head.S | 76 mtctl %r10,%cr11 115 mtctl %r4,%cr24 /* Initialize kernel root pointer */ 116 mtctl %r4,%cr25 /* Initialize user root pointer */ 168 mtctl %r6,%cr30 269 mtctl %r6,%cr30 /* restore task thread info */ 289 mtctl %r0,%cr8 290 mtctl %r0,%cr9 291 mtctl %r0,%cr12 292 mtctl %r0,%cr13 305 mtctl %r10,%cr11 [all …]
|
H A D | real2.S | 107 # define POP_CR(r, where) LDREG,mb -REG_SZ(where), %r1 ! mtctl %r1, r 157 mtctl %r0, %cr17 /* Clear IIASQ tail */ 158 mtctl %r0, %cr17 /* Clear IIASQ head */ 159 mtctl %r1, %cr18 /* IIAOQ head */ 161 mtctl %r1, %cr18 /* IIAOQ tail */ 163 mtctl %r1, %cr22 194 mtctl %r0, %cr17 /* Clear IIASQ tail */ 195 mtctl %r0, %cr17 /* Clear IIASQ head */ 196 mtctl %r1, %cr18 /* IIAOQ head */ 198 mtctl %r1, %cr18 /* IIAOQ tail */ [all …]
|
H A D | relocate_kernel.S | 62 mtctl %r0, %cr17 /* IIASQ */ 63 mtctl %r0, %cr17 /* IIASQ */ 64 mtctl %r1, %cr18 /* IIAOQ */ 66 mtctl %r1, %cr18 /* IIAOQ */ 69 mtctl %r1, %cr22 /* IPSW */ 71 mtctl %r0, %cr22 /* IPSW */ 133 mtctl %r0, %cr15
|
H A D | hpmc.S | 126 mtctl %r4,ipsw 127 mtctl %r0,pcsq 128 mtctl %r0,pcsq 130 mtctl %r4,pcoq 132 mtctl %r4,pcoq 235 mtctl %r4,%cr24 /* Initialize kernel root pointer */ 236 mtctl %r4,%cr25 /* Initialize user root pointer */
|
H A D | pacache.S | 52 mtctl %r0, %cr17 /* Clear IIASQ tail */ 53 mtctl %r0, %cr17 /* Clear IIASQ head */ 54 mtctl %r1, %cr18 /* IIAOQ head */ 56 mtctl %r1, %cr18 /* IIAOQ tail */ 58 mtctl %r1, %ipsw 164 mtctl %r0, %cr17 /* Clear IIASQ tail */ 165 mtctl %r0, %cr17 /* Clear IIASQ head */ 166 mtctl %r1, %cr18 /* IIAOQ head */ 168 mtctl %r1, %cr18 /* IIAOQ tail */ 171 mtctl %r1, %ipsw /* restore I-bit (entire PSW) */ [all …]
|
H A D | toc_asm.S | 46 mtctl %r4,%cr24 47 mtctl %r4,%cr25
|
H A D | time.c | 117 mtctl(next_tick, 16); in timer_interrupt() 160 mtctl(next_tick, 16); /* kick off Interval Timer (CR16) */ in start_cpu_itimer()
|
H A D | kgdb.c | 201 mtctl(-1, 0); in kgdb_arch_handle_exception() 203 mtctl(0, 0); in kgdb_arch_handle_exception()
|
H A D | smp.c | 488 mtctl(~0UL, CR_EIRR); in __cpu_disable() 490 mtctl(0, CR_EIRR); in __cpu_disable()
|
H A D | perf_asm.S | 43 mtctl %r26,ccr ; turn on performance coprocessor 48 mtctl %r26,ccr ; turn off performance coprocessor 69 mtctl %r26,ccr ; turn on performance coprocessor 74 mtctl %r26,ccr ; turn off performance coprocessor
|
H A D | irq.c | 81 mtctl(mask, 23); in cpu_ack_irq() 568 mtctl(~0UL, 23); /* EIRR : clear all pending external intr */ in init_IRQ()
|
H A D | cache.c | 459 mtctl(pgd_lock, 28); in get_upa() 461 mtctl(pgd, 25); in get_upa() 463 mtctl(prot, 8); in get_upa()
|
H A D | setup.c | 296 mtctl(coproc_cfg.ccr_functional, 10); in start_parisc()
|
H A D | processor.c | 336 mtctl(coproc_cfg.ccr_functional, 10); /* 10 == Coprocessor Control Reg */ in init_per_cpu()
|
H A D | entry.S | 773 mtctl %r25,%cr30 776 mtctl %r0, %cr0 /* Needed for single stepping */ 1667 mtctl %r3, %cr27 1820 mtctl %r2,%cr0 /* for immediate trap */ 2053 mtctl %rp, %cr11
|
H A D | signal.c | 342 mtctl(-1, 0); in setup_rt_frame()
|
H A D | syscall.S | 121 mtctl %r26, %cr27 /* move arg0 to the control register */
|
/openbmc/linux/arch/parisc/include/asm/ |
H A D | mmu_context.h | 47 mtctl(__space_to_prot(context), 8); in load_context() 58 mtctl(__pa(__ldcw_align(&pgd_lock->rlock.raw_lock)), 28); in switch_mm_irqs_off() 60 mtctl(__pa(next->pgd), 25); in switch_mm_irqs_off()
|
H A D | special_insns.h | 48 #define mtctl(gr, cr) \ macro 54 #define set_eiem(val) mtctl(val, CR_EIEM)
|
H A D | assembly.h | 207 #define REST_CR(r, where) LDREG where, %r1 ! mtctl %r1, r 412 mtctl %r3, %cr27 456 mtctl %r3, %cr27 472 mtctl %r0, %cr17 476 mtctl %r0, %cr18 558 mtctl %r0, %cr17 /* Clear IIASQ tail */ 559 mtctl %r0, %cr17 /* Clear IIASQ head */ 560 mtctl %r1, %ipsw 562 mtctl %r1, %cr18 /* Set IIAOQ tail */ 564 mtctl %r1, %cr18 /* Set IIAOQ head */
|
/openbmc/qemu/target/hppa/ |
H A D | insns.decode | 119 mtctl 000000 t:5 r:5 --- 11000010 00000
|