Home
last modified time | relevance | path

Searched refs:mmOTG1_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX (Results 1 – 8 of 8) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_2_0_3_offset.h5018 #define mmOTG1_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX macro
H A Ddcn_3_0_3_offset.h4396 #define mmOTG1_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX macro
H A Ddcn_3_0_1_offset.h6809 #define mmOTG1_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX macro
H A Ddcn_1_0_offset.h6614 #define mmOTG1_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX macro
H A Ddcn_2_1_0_offset.h8262 #define mmOTG1_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX macro
H A Ddcn_3_0_2_offset.h8138 #define mmOTG1_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX macro
H A Ddcn_2_0_0_offset.h9293 #define mmOTG1_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX macro
H A Ddcn_3_0_0_offset.h8986 #define mmOTG1_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX macro