Home
last modified time | relevance | path

Searched refs:mmMPCC1_MPCC_MEM_PWR_CTRL_BASE_IDX (Results 1 – 7 of 7) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_2_0_3_offset.h3630 #define mmMPCC1_MPCC_MEM_PWR_CTRL_BASE_IDX macro
H A Ddcn_3_0_3_offset.h6151 #define mmMPCC1_MPCC_MEM_PWR_CTRL_BASE_IDX macro
H A Ddcn_3_0_1_offset.h10301 #define mmMPCC1_MPCC_MEM_PWR_CTRL_BASE_IDX macro
H A Ddcn_2_1_0_offset.h5657 #define mmMPCC1_MPCC_MEM_PWR_CTRL_BASE_IDX macro
H A Ddcn_3_0_2_offset.h12525 #define mmMPCC1_MPCC_MEM_PWR_CTRL_BASE_IDX macro
H A Ddcn_2_0_0_offset.h6595 #define mmMPCC1_MPCC_MEM_PWR_CTRL_BASE_IDX macro
H A Ddcn_3_0_0_offset.h13810 #define mmMPCC1_MPCC_MEM_PWR_CTRL_BASE_IDX macro