Home
last modified time | relevance | path

Searched refs:mmMPCC0_MPCC_BG_G_Y_BASE_IDX (Results 1 – 8 of 8) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_2_0_3_offset.h3592 #define mmMPCC0_MPCC_BG_G_Y_BASE_IDX macro
H A Ddcn_3_0_3_offset.h6115 #define mmMPCC0_MPCC_BG_G_Y_BASE_IDX macro
H A Ddcn_3_0_1_offset.h10265 #define mmMPCC0_MPCC_BG_G_Y_BASE_IDX macro
H A Ddcn_1_0_offset.h5382 #define mmMPCC0_MPCC_BG_G_Y_BASE_IDX macro
H A Ddcn_2_1_0_offset.h5619 #define mmMPCC0_MPCC_BG_G_Y_BASE_IDX macro
H A Ddcn_3_0_2_offset.h12489 #define mmMPCC0_MPCC_BG_G_Y_BASE_IDX macro
H A Ddcn_2_0_0_offset.h6557 #define mmMPCC0_MPCC_BG_G_Y_BASE_IDX macro
H A Ddcn_3_0_0_offset.h13774 #define mmMPCC0_MPCC_BG_G_Y_BASE_IDX macro