Searched refs:mmMMSCH_VF_MAILBOX_RESP (Results 1 – 6 of 6) sorted by relevance
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | mmsch_v2_0.h | 67 #define mmMMSCH_VF_MAILBOX_RESP … macro
|
H A D | vcn_v2_0.c | 1817 WREG32_SOC15(UVD, 0, mmMMSCH_VF_MAILBOX_RESP, 0); in vcn_v2_0_start_mmsch() 1834 data = RREG32_SOC15(UVD, 0, mmMMSCH_VF_MAILBOX_RESP); in vcn_v2_0_start_mmsch() 1838 data = RREG32_SOC15(UVD, 0, mmMMSCH_VF_MAILBOX_RESP); in vcn_v2_0_start_mmsch()
|
H A D | vcn_v2_5.c | 1184 WREG32_SOC15(VCN, 0, mmMMSCH_VF_MAILBOX_RESP, 0); in vcn_v2_5_mmsch_start() 1192 data = RREG32_SOC15(VCN, 0, mmMMSCH_VF_MAILBOX_RESP); in vcn_v2_5_mmsch_start() 1196 data = RREG32_SOC15(VCN, 0, mmMMSCH_VF_MAILBOX_RESP); in vcn_v2_5_mmsch_start()
|
H A D | vcn_v3_0.c | 1461 WREG32_SOC15(VCN, 0, mmMMSCH_VF_MAILBOX_RESP, 0); in vcn_v3_0_start_sriov() 1473 resp = RREG32_SOC15(VCN, 0, mmMMSCH_VF_MAILBOX_RESP); in vcn_v3_0_start_sriov()
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
H A D | vcn_2_5_offset.h | 37 #define mmMMSCH_VF_MAILBOX_RESP … macro
|
H A D | vcn_3_0_0_offset.h | 65 #define mmMMSCH_VF_MAILBOX_RESP … macro
|