Home
last modified time | relevance | path

Searched refs:mmMC_VM_MX_L1_TLB_CNTL_BASE_IDX (Results 1 – 6 of 6) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/mmhub/
H A Dmmhub_9_1_offset.h1979 #define mmMC_VM_MX_L1_TLB_CNTL_BASE_IDX macro
H A Dmmhub_9_3_0_offset.h1971 #define mmMC_VM_MX_L1_TLB_CNTL_BASE_IDX macro
H A Dmmhub_1_0_offset.h1947 #define mmMC_VM_MX_L1_TLB_CNTL_BASE_IDX macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_offset.h1699 #define mmMC_VM_MX_L1_TLB_CNTL_BASE_IDX macro
H A Dgc_9_2_1_offset.h1660 #define mmMC_VM_MX_L1_TLB_CNTL_BASE_IDX macro
H A Dgc_9_1_offset.h1718 #define mmMC_VM_MX_L1_TLB_CNTL_BASE_IDX macro