Home
last modified time | relevance | path

Searched refs:mmDC_GPIO_PWRSEQ_A_BASE_IDX (Results 1 – 7 of 7) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_3_0_3_offset.h5550 #define mmDC_GPIO_PWRSEQ_A_BASE_IDX macro
H A Ddcn_1_0_offset.h10578 #define mmDC_GPIO_PWRSEQ_A_BASE_IDX macro
H A Ddcn_2_1_0_offset.h11456 #define mmDC_GPIO_PWRSEQ_A_BASE_IDX macro
H A Ddcn_3_0_2_offset.h11534 #define mmDC_GPIO_PWRSEQ_A_BASE_IDX macro
H A Ddcn_2_0_0_offset.h12885 #define mmDC_GPIO_PWRSEQ_A_BASE_IDX macro
H A Ddcn_3_0_0_offset.h12690 #define mmDC_GPIO_PWRSEQ_A_BASE_IDX macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dce/
H A Ddce_12_0_offset.h2051 #define mmDC_GPIO_PWRSEQ_A_BASE_IDX macro