Home
last modified time | relevance | path

Searched refs:mmDCIO_GSL_GENLK_PAD_CNTL_BASE_IDX (Results 1 – 8 of 8) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_3_0_3_offset.h5490 #define mmDCIO_GSL_GENLK_PAD_CNTL_BASE_IDX macro
H A Ddcn_3_0_1_offset.h9145 #define mmDCIO_GSL_GENLK_PAD_CNTL_BASE_IDX macro
H A Ddcn_1_0_offset.h10412 #define mmDCIO_GSL_GENLK_PAD_CNTL_BASE_IDX macro
H A Ddcn_2_1_0_offset.h11370 #define mmDCIO_GSL_GENLK_PAD_CNTL_BASE_IDX macro
H A Ddcn_3_0_2_offset.h11450 #define mmDCIO_GSL_GENLK_PAD_CNTL_BASE_IDX macro
H A Ddcn_2_0_0_offset.h12787 #define mmDCIO_GSL_GENLK_PAD_CNTL_BASE_IDX macro
H A Ddcn_3_0_0_offset.h12598 #define mmDCIO_GSL_GENLK_PAD_CNTL_BASE_IDX macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dce/
H A Ddce_12_0_offset.h1869 #define mmDCIO_GSL_GENLK_PAD_CNTL_BASE_IDX macro