Searched refs:mmCP_ME1_PIPE0_INT_CNTL (Results 1 – 13 of 13) sorted by relevance
267 #define mmCP_ME1_PIPE0_INT_CNTL 0x3085 macro
265 #define mmCP_ME1_PIPE0_INT_CNTL 0x3085 macro
298 #define mmCP_ME1_PIPE0_INT_CNTL 0x3085 macro
2501 #define mmCP_ME1_PIPE0_INT_CNTL … macro
2711 #define mmCP_ME1_PIPE0_INT_CNTL … macro
2775 #define mmCP_ME1_PIPE0_INT_CNTL … macro
4839 #define mmCP_ME1_PIPE0_INT_CNTL … macro
4500 #define mmCP_ME1_PIPE0_INT_CNTL … macro
4696 mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL; in gfx_v7_0_set_compute_eop_interrupt_state()
8813 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL); in gfx_v10_0_set_compute_eop_interrupt_state()9047 target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL); in gfx_v10_0_kiq_set_interrupt_state()
6432 mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL; in gfx_v8_0_set_compute_eop_interrupt_state()
5747 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL); in gfx_v9_0_set_compute_eop_interrupt_state()