Home
last modified time | relevance | path

Searched refs:ixAZALIA_CRC1_CHANNEL4 (Results 1 – 18 of 18) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dce/
H A Ddce_8_0_d.h5467 #define ixAZALIA_CRC1_CHANNEL4 0x4 macro
H A Ddce_10_0_d.h6738 #define ixAZALIA_CRC1_CHANNEL4 0x4 macro
H A Ddce_11_0_d.h6900 #define ixAZALIA_CRC1_CHANNEL4 0x4 macro
H A Ddce_11_2_d.h8245 #define ixAZALIA_CRC1_CHANNEL4 0x4 macro
H A Ddce_12_0_offset.h18124 #define ixAZALIA_CRC1_CHANNEL4 macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_3_0_3_offset.h7407 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_3_0_1_offset.h12250 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_1_0_offset.h13094 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_2_1_0_offset.h12854 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_3_1_2_offset.h14064 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_3_1_5_offset.h14170 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_3_1_4_offset.h220 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_3_2_1_offset.h13540 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_3_2_0_offset.h13561 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_3_0_2_offset.h15143 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_3_1_6_offset.h14661 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_2_0_0_offset.h16518 #define ixAZALIA_CRC1_CHANNEL4 macro
H A Ddcn_3_0_0_offset.h16867 #define ixAZALIA_CRC1_CHANNEL4 macro