Home
last modified time | relevance | path

Searched refs:ixAZALIA_CRC0_CHANNEL5 (Results 1 – 18 of 18) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dce/
H A Ddce_8_0_d.h5455 #define ixAZALIA_CRC0_CHANNEL5 0x5 macro
H A Ddce_10_0_d.h6726 #define ixAZALIA_CRC0_CHANNEL5 0x5 macro
H A Ddce_11_0_d.h6888 #define ixAZALIA_CRC0_CHANNEL5 0x5 macro
H A Ddce_11_2_d.h8233 #define ixAZALIA_CRC0_CHANNEL5 0x5 macro
H A Ddce_12_0_offset.h18113 #define ixAZALIA_CRC0_CHANNEL5 macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_3_0_3_offset.h7396 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_3_0_1_offset.h12239 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_2_1_0_offset.h12843 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_1_0_offset.h13083 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_3_1_2_offset.h14053 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_3_2_1_offset.h13529 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_3_1_5_offset.h14159 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_3_1_4_offset.h209 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_3_2_0_offset.h13550 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_3_1_6_offset.h14650 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_3_0_2_offset.h15132 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_2_0_0_offset.h16507 #define ixAZALIA_CRC0_CHANNEL5 macro
H A Ddcn_3_0_0_offset.h16856 #define ixAZALIA_CRC0_CHANNEL5 macro