Home
last modified time | relevance | path

Searched refs:intr_start (Results 1 – 18 of 18) sorted by relevance

/openbmc/linux/drivers/gpu/drm/msm/disp/dpu1/catalog/
H A Ddpu_5_4_sm6125.h38 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
43 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
48 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
53 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
58 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13),
63 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 23),
H A Ddpu_6_4_sm6350.h39 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
44 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
49 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
54 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
H A Ddpu_7_0_sm8350.h45 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
50 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
55 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
60 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
65 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13),
70 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 23),
H A Ddpu_6_0_sm8250.h45 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
50 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
55 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
60 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
65 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13),
70 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 23),
H A Ddpu_5_0_sm8150.h46 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
51 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
56 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
61 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
66 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13),
71 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 23),
H A Ddpu_4_0_sdm845.h45 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
50 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
54 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
58 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
62 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13),
H A Ddpu_3_0_msm8998.h47 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
51 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
56 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
60 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
64 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13),
H A Ddpu_7_2_sc7280.h37 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
42 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
47 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
52 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
H A Ddpu_9_0_sm8550.h47 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
52 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
57 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
62 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
67 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13),
72 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 23),
H A Ddpu_5_1_sc8180x.h45 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
50 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
55 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
60 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
65 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13),
70 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 23),
H A Ddpu_8_1_sm8450.h46 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
51 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
56 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
61 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
66 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13),
71 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 23),
H A Ddpu_8_0_sc8280xp.h45 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
50 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
55 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
60 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
65 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13),
70 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 23),
H A Ddpu_6_2_sc7180.h37 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
42 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
47 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
H A Ddpu_6_5_qcm2290.h33 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
H A Ddpu_6_3_sm6115.h34 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
H A Ddpu_6_9_sm6375.h35 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
/openbmc/linux/drivers/gpu/drm/msm/disp/dpu1/
H A Ddpu_hw_catalog.h498 s32 intr_start; member
H A Ddpu_encoder_phys_cmd.c154 phys_enc->irq[INTR_IDX_CTL_START] = phys_enc->hw_ctl->caps->intr_start; in dpu_encoder_phys_cmd_atomic_mode_set()