Searched refs:emif_sdram_ref_ctrl (Results 1 – 3 of 3) sorted by relevance
/openbmc/u-boot/arch/arm/mach-omap2/am33xx/ |
H A D | ddr.c | 117 clrbits_le32(&emif_reg[nr]->emif_sdram_ref_ctrl, in config_sdram_emif4d5() 126 writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl); in config_sdram_emif4d5() 169 writel(0x0000613B, &emif_reg[nr]->emif_sdram_ref_ctrl); /* initially a large refresh period */ in config_sdram() 170 writel(0x1000613B, &emif_reg[nr]->emif_sdram_ref_ctrl); /* trigger initialization */ in config_sdram() 171 writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl); in config_sdram() 179 writel(0x00003100, &emif_reg[nr]->emif_sdram_ref_ctrl); in config_sdram() 184 writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl); in config_sdram() 187 writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl); in config_sdram() 314 &emif_reg[nr]->emif_sdram_ref_ctrl); in config_ddr_phy()
|
/openbmc/u-boot/arch/arm/mach-omap2/ |
H A D | emif-common.c | 137 setbits_le32(&emif->emif_sdram_ref_ctrl, EMIF_REG_INITREF_DIS_MASK); in lpddr2_init() 156 clrbits_le32(&emif->emif_sdram_ref_ctrl, EMIF_REG_INITREF_DIS_MASK); in lpddr2_init() 310 clrsetbits_le32(&emif->emif_sdram_ref_ctrl, EMIF_REG_INITREF_DIS_MASK, in dra7_ddr3_leveling() 325 clrbits_le32(&emif->emif_sdram_ref_ctrl, EMIF_REG_INITREF_DIS_MASK); in dra7_ddr3_leveling() 411 &emif->emif_sdram_ref_ctrl); in dra7_ddr3_init() 427 writel(regs->ref_ctrl, &emif->emif_sdram_ref_ctrl); in dra7_ddr3_init() 434 writel(regs->ref_ctrl_final, &emif->emif_sdram_ref_ctrl); in dra7_ddr3_init() 465 writel(regs->ref_ctrl, &emif->emif_sdram_ref_ctrl); in omap5_ddr3_init()
|
/openbmc/u-boot/arch/arm/include/asm/ |
H A D | emif.h | 643 u32 emif_sdram_ref_ctrl; member
|