Home
last modified time | relevance | path

Searched refs:dpll_md (Results 1 – 9 of 9) sorted by relevance

/openbmc/linux/drivers/gpu/drm/gma500/
H A Dcdv_intel_crt.c97 u32 adpa, dpll_md; in cdv_intel_crt_mode_set() local
112 dpll_md = REG_READ(dpll_md_reg); in cdv_intel_crt_mode_set()
114 dpll_md & ~DPLL_MD_UDI_MULTIPLIER_MASK); in cdv_intel_crt_mode_set()
H A Dcdv_device.c504 .dpll_md = DPLL_A_MD,
529 .dpll_md = DPLL_B_MD,
H A Dpsb_drv.h234 u32 dpll_md; member
268 u32 dpll_md; member
H A Dcdv_intel_display.c780 …REG_WRITE(map->dpll_md, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) | ((sdvo_pixel_multiply - 1) << DPLL_MD_U… in cdv_intel_crtc_mode_set()
/openbmc/linux/drivers/gpu/drm/i915/display/
H A Dintel_dpll.c879 u32 dpll_md = (crtc_state->pixel_multiplier - 1) in i9xx_compute_dpll() local
881 crtc_state->dpll_hw_state.dpll_md = dpll_md; in i9xx_compute_dpll()
1222 crtc_state->dpll_hw_state.dpll_md = in vlv_compute_dpll()
1239 crtc_state->dpll_hw_state.dpll_md = in chv_compute_dpll()
1612 crtc_state->dpll_hw_state.dpll_md); in i9xx_enable_pll()
1785 crtc_state->dpll_hw_state.dpll_md); in vlv_enable_pll()
1942 crtc_state->dpll_hw_state.dpll_md); in chv_enable_pll()
1944 dev_priv->display.state.chv_dpll_md[pipe] = crtc_state->dpll_hw_state.dpll_md; in chv_enable_pll()
1955 crtc_state->dpll_hw_state.dpll_md); in chv_enable_pll()
H A Dintel_dpll_mgr.h181 u32 dpll_md; member
H A Dintel_display_debugfs.c663 pll->state.hw_state.dpll_md); in i915_shared_dplls_info()
H A Dintel_dpll_mgr.c599 hw_state->dpll_md, in ibx_dump_hw_state()
4426 hw_state->dpll_md, in intel_dpll_dump_hw_state()
H A Dintel_display.c2969 pipe_config->dpll_hw_state.dpll_md = tmp; in i9xx_get_pipe_config()
5317 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md); in intel_pipe_config_compare()