Home
last modified time | relevance | path

Searched refs:dly (Results 1 – 14 of 14) sorted by relevance

/openbmc/linux/drivers/gpu/drm/rockchip/
H A Drockchip_vop2_reg.c155 .dly = { 20, 47, 41 },
168 .dly = { 20, 47, 41 },
181 .dly = { 20, 47, 41 },
194 .dly = { 20, 47, 41 },
207 .dly = { 0, 27, 21 },
223 .dly = { 0, 27, 21 },
H A Drockchip_drm_vop2.c2056 u32 dly; in vop2_setup_dly_for_windows() local
2059 dly = win->delay; in vop2_setup_dly_for_windows()
2063 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER0_0, dly); in vop2_setup_dly_for_windows()
2064 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER0_1, dly); in vop2_setup_dly_for_windows()
2067 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER1_0, dly); in vop2_setup_dly_for_windows()
2068 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER1_1, dly); in vop2_setup_dly_for_windows()
2071 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__ESMART0, dly); in vop2_setup_dly_for_windows()
2074 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__ESMART1, dly); in vop2_setup_dly_for_windows()
2077 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__SMART0, dly); in vop2_setup_dly_for_windows()
2080 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__SMART1, dly); in vop2_setup_dly_for_windows()
[all …]
H A Drockchip_drm_vop2.h127 const u8 dly[VOP2_DLY_MODE_MAX]; member
/openbmc/linux/arch/mips/boot/dts/cavium-octeon/
H A Docteon_3xxx.dtsi140 cavium,t-rd-dly = <0>;
157 cavium,t-rd-dly = <0>;
174 cavium,t-rd-dly = <0>;
191 cavium,t-rd-dly = <0>;
H A Docteon_68xx.dts476 cavium,t-rd-dly = <0>;
493 cavium,t-rd-dly = <0>;
510 cavium,t-rd-dly = <0>;
527 cavium,t-rd-dly = <0>;
/openbmc/linux/Documentation/devicetree/bindings/mips/cavium/
H A Dbootbus.txt50 - cavium,t-rd-dly: A cell specifying the RD_DLY timing (in nS).
97 cavium,t-rd-dly = <0>;
117 cavium,t-rd-dly = <0>;
/openbmc/u-boot/drivers/net/ti/
H A Ddavinci_emac.c542 dv_reg dly = 0xff; in davinci_eth_ch_teardown() local
558 dly--; in davinci_eth_ch_teardown()
560 if (dly == 0) in davinci_eth_ch_teardown()
577 dly--; in davinci_eth_ch_teardown()
579 if (dly == 0) in davinci_eth_ch_teardown()
/openbmc/linux/drivers/mmc/host/
H A Dmeson-gx-mmc.c529 unsigned int val, dly, max_dly, i; in meson_mmc_resampling_tuning() local
541 dly = FIELD_GET(ADJUST_ADJ_DELAY_MASK, val) + 1; in meson_mmc_resampling_tuning()
543 dly = 0; in meson_mmc_resampling_tuning()
547 val |= FIELD_PREP(ADJUST_ADJ_DELAY_MASK, (dly + i) % max_dly); in meson_mmc_resampling_tuning()
553 (dly + i) % max_dly); in meson_mmc_resampling_tuning()
H A Dsdhci-pci-core.c1000 u32 dly; in glk_rpm_retune_wa() local
1022 dly = FIELD_PREP(GLK_DLY, FIELD_GET(GLK_PATH_PLL, glk_rx_ctrl1) + in glk_rpm_retune_wa()
1024 if (dly == FIELD_GET(GLK_DLY, glk_rx_ctrl1)) in glk_rpm_retune_wa()
1027 glk_rx_ctrl1 = (glk_rx_ctrl1 & ~GLK_DLY) | dly; in glk_rpm_retune_wa()
/openbmc/linux/drivers/input/keyboard/
H A Dtegra-kbc.c252 unsigned long dly; in tegra_kbc_keypress_timer() local
260 dly = (val == 1) ? kbc->repoll_dly : 1; in tegra_kbc_keypress_timer()
261 mod_timer(&kbc->timer, jiffies + msecs_to_jiffies(dly)); in tegra_kbc_keypress_timer()
/openbmc/u-boot/arch/mips/mach-mscc/include/mach/
H A Dddr.h334 static inline void set_dly(u32 bytelane, u32 dly) in set_dly() argument
339 r |= ICPU_MEMCTRL_DQS_DLY_DQS_DLY(dly); in set_dly()
/openbmc/linux/drivers/soc/mediatek/
H A Dmtk-pmic-wrap.c1650 signed char dly[16] = { in pwrap_init_sidly() local
1664 if (dly[pass] < 0) { in pwrap_init_sidly()
1670 pwrap_writel(wrp, dly[pass], PWRAP_SIDLY); in pwrap_init_sidly()
/openbmc/linux/drivers/crypto/intel/qat/qat_common/
H A Dqat_hal.c1384 const unsigned short gprnum = 0, dly = num_inst * 0x5; in qat_hal_put_rel_wr_xfer() local
1422 code_off, dly, NULL); in qat_hal_put_rel_wr_xfer()
/openbmc/u-boot/arch/arm/include/asm/arch-mx31/
H A Dimx-regs.h526 u32 dly[5]; member