Home
last modified time | relevance | path

Searched refs:divf2 (Results 1 – 2 of 2) sorted by relevance

/openbmc/linux/drivers/clk/imx/
H A Dclk-sscg-pll.c73 int divr2, divf2; member
138 temp_setup->vco2 *= temp_setup->divf2 + 1; in clk_sscg_divq_lookup()
160 for (temp_setup->divf2 = 0; temp_setup->divf2 <= PLL_DIVF2_MAX; in clk_sscg_divf2_lookup()
161 temp_setup->divf2++) { in clk_sscg_divf2_lookup()
331 u32 val, divr1, divf1, divr2, divf2, divq; in clk_sscg_pll_recalc_rate() local
338 divf2 = FIELD_GET(PLL_DIVF2_MASK, val); in clk_sscg_pll_recalc_rate()
347 temp64 *= divf2; in clk_sscg_pll_recalc_rate()
351 temp64 *= (divf1 + 1) * (divf2 + 1); in clk_sscg_pll_recalc_rate()
375 val |= FIELD_PREP(PLL_DIVF2_MASK, setup->divf2); in clk_sscg_pll_set_rate()
/openbmc/u-boot/arch/arm/mach-imx/imx8m/
H A Dclock.c82 u32 divr1, divr2, divf1, divf2, divq, div; in decode_sscg_pll() local
230 divf2 = (pll_cfg2 & SSCG_PLL_FEEDBACK_DIV_F2_MASK) >> in decode_sscg_pll()
242 (divr2 + 1) * (divf2 + 1) / (divq + 1); in decode_sscg_pll()